VirtualBox

source: vbox/trunk/src/recompiler_new/VBoxRecompiler.c@ 13369

Last change on this file since 13369 was 13358, checked in by vboxsync, 16 years ago

fixed couple cosmetical issues

  • Property svn:eol-style set to native
  • Property svn:keywords set to Author Date Id Revision
File size: 156.8 KB
Line 
1/* $Id: VBoxRecompiler.c 13358 2008-10-16 21:35:59Z vboxsync $ */
2/** @file
3 * VBox Recompiler - QEMU.
4 */
5
6/*
7 * Copyright (C) 2006-2007 Sun Microsystems, Inc.
8 *
9 * This file is part of VirtualBox Open Source Edition (OSE), as
10 * available from http://www.virtualbox.org. This file is free software;
11 * you can redistribute it and/or modify it under the terms of the GNU
12 * General Public License (GPL) as published by the Free Software
13 * Foundation, in version 2 as it comes in the "COPYING" file of the
14 * VirtualBox OSE distribution. VirtualBox OSE is distributed in the
15 * hope that it will be useful, but WITHOUT ANY WARRANTY of any kind.
16 *
17 * Please contact Sun Microsystems, Inc., 4150 Network Circle, Santa
18 * Clara, CA 95054 USA or visit http://www.sun.com if you need
19 * additional information or have any questions.
20 */
21
22
23/*******************************************************************************
24* Header Files *
25*******************************************************************************/
26#define LOG_GROUP LOG_GROUP_REM
27#include "vl.h"
28#include "osdep.h"
29#include "exec-all.h"
30
31#include <VBox/rem.h>
32#include <VBox/vmapi.h>
33#include <VBox/tm.h>
34#include <VBox/ssm.h>
35#include <VBox/em.h>
36#include <VBox/trpm.h>
37#include <VBox/iom.h>
38#include <VBox/mm.h>
39#include <VBox/pgm.h>
40#include <VBox/pdm.h>
41#include <VBox/dbgf.h>
42#include <VBox/dbg.h>
43#include <VBox/hwaccm.h>
44#include <VBox/patm.h>
45#include <VBox/csam.h>
46#include "REMInternal.h"
47#include <VBox/vm.h>
48#include <VBox/param.h>
49#include <VBox/err.h>
50
51#include <VBox/log.h>
52#include <iprt/semaphore.h>
53#include <iprt/asm.h>
54#include <iprt/assert.h>
55#include <iprt/thread.h>
56#include <iprt/string.h>
57
58/* Don't wanna include everything. */
59extern void cpu_x86_update_cr3(CPUX86State *env, target_ulong new_cr3);
60extern void cpu_x86_update_cr0(CPUX86State *env, uint32_t new_cr0);
61extern void cpu_x86_update_cr4(CPUX86State *env, uint32_t new_cr4);
62extern void tlb_flush_page(CPUX86State *env, target_ulong addr);
63extern void tlb_flush(CPUState *env, int flush_global);
64extern void sync_seg(CPUX86State *env1, int seg_reg, int selector);
65extern void sync_ldtr(CPUX86State *env1, int selector);
66extern int sync_tr(CPUX86State *env1, int selector);
67
68#ifdef VBOX_STRICT
69unsigned long get_phys_page_offset(target_ulong addr);
70#endif
71
72
73/*******************************************************************************
74* Defined Constants And Macros *
75*******************************************************************************/
76
77/** Copy 80-bit fpu register at pSrc to pDst.
78 * This is probably faster than *calling* memcpy.
79 */
80#define REM_COPY_FPU_REG(pDst, pSrc) \
81 do { *(PX86FPUMMX)(pDst) = *(const X86FPUMMX *)(pSrc); } while (0)
82
83
84/*******************************************************************************
85* Internal Functions *
86*******************************************************************************/
87static DECLCALLBACK(int) remR3Save(PVM pVM, PSSMHANDLE pSSM);
88static DECLCALLBACK(int) remR3Load(PVM pVM, PSSMHANDLE pSSM, uint32_t u32Version);
89static void remR3StateUpdate(PVM pVM);
90
91static uint32_t remR3MMIOReadU8(void *pvVM, target_phys_addr_t GCPhys);
92static uint32_t remR3MMIOReadU16(void *pvVM, target_phys_addr_t GCPhys);
93static uint32_t remR3MMIOReadU32(void *pvVM, target_phys_addr_t GCPhys);
94static void remR3MMIOWriteU8(void *pvVM, target_phys_addr_t GCPhys, uint32_t u32);
95static void remR3MMIOWriteU16(void *pvVM, target_phys_addr_t GCPhys, uint32_t u32);
96static void remR3MMIOWriteU32(void *pvVM, target_phys_addr_t GCPhys, uint32_t u32);
97
98static uint32_t remR3HandlerReadU8(void *pvVM, target_phys_addr_t GCPhys);
99static uint32_t remR3HandlerReadU16(void *pvVM, target_phys_addr_t GCPhys);
100static uint32_t remR3HandlerReadU32(void *pvVM, target_phys_addr_t GCPhys);
101static void remR3HandlerWriteU8(void *pvVM, target_phys_addr_t GCPhys, uint32_t u32);
102static void remR3HandlerWriteU16(void *pvVM, target_phys_addr_t GCPhys, uint32_t u32);
103static void remR3HandlerWriteU32(void *pvVM, target_phys_addr_t GCPhys, uint32_t u32);
104
105
106/*******************************************************************************
107* Global Variables *
108*******************************************************************************/
109
110/** @todo Move stats to REM::s some rainy day we have nothing do to. */
111#ifdef VBOX_WITH_STATISTICS
112static STAMPROFILEADV gStatExecuteSingleInstr;
113static STAMPROFILEADV gStatCompilationQEmu;
114static STAMPROFILEADV gStatRunCodeQEmu;
115static STAMPROFILEADV gStatTotalTimeQEmu;
116static STAMPROFILEADV gStatTimers;
117static STAMPROFILEADV gStatTBLookup;
118static STAMPROFILEADV gStatIRQ;
119static STAMPROFILEADV gStatRawCheck;
120static STAMPROFILEADV gStatMemRead;
121static STAMPROFILEADV gStatMemWrite;
122static STAMPROFILE gStatGCPhys2HCVirt;
123static STAMPROFILE gStatHCVirt2GCPhys;
124static STAMCOUNTER gStatCpuGetTSC;
125static STAMCOUNTER gStatRefuseTFInhibit;
126static STAMCOUNTER gStatRefuseVM86;
127static STAMCOUNTER gStatRefusePaging;
128static STAMCOUNTER gStatRefusePAE;
129static STAMCOUNTER gStatRefuseIOPLNot0;
130static STAMCOUNTER gStatRefuseIF0;
131static STAMCOUNTER gStatRefuseCode16;
132static STAMCOUNTER gStatRefuseWP0;
133static STAMCOUNTER gStatRefuseRing1or2;
134static STAMCOUNTER gStatRefuseCanExecute;
135static STAMCOUNTER gStatREMGDTChange;
136static STAMCOUNTER gStatREMIDTChange;
137static STAMCOUNTER gStatREMLDTRChange;
138static STAMCOUNTER gStatREMTRChange;
139static STAMCOUNTER gStatSelOutOfSync[6];
140static STAMCOUNTER gStatSelOutOfSyncStateBack[6];
141static STAMCOUNTER gStatFlushTBs;
142#endif
143
144/*
145 * Global stuff.
146 */
147
148/** MMIO read callbacks. */
149CPUReadMemoryFunc *g_apfnMMIORead[3] =
150{
151 remR3MMIOReadU8,
152 remR3MMIOReadU16,
153 remR3MMIOReadU32
154};
155
156/** MMIO write callbacks. */
157CPUWriteMemoryFunc *g_apfnMMIOWrite[3] =
158{
159 remR3MMIOWriteU8,
160 remR3MMIOWriteU16,
161 remR3MMIOWriteU32
162};
163
164/** Handler read callbacks. */
165CPUReadMemoryFunc *g_apfnHandlerRead[3] =
166{
167 remR3HandlerReadU8,
168 remR3HandlerReadU16,
169 remR3HandlerReadU32
170};
171
172/** Handler write callbacks. */
173CPUWriteMemoryFunc *g_apfnHandlerWrite[3] =
174{
175 remR3HandlerWriteU8,
176 remR3HandlerWriteU16,
177 remR3HandlerWriteU32
178};
179
180
181#if defined(VBOX_WITH_DEBUGGER) && !(defined(RT_OS_WINDOWS) && defined(RT_ARCH_AMD64))
182/*
183 * Debugger commands.
184 */
185static DECLCALLBACK(int) remR3CmdDisasEnableStepping(PCDBGCCMD pCmd, PDBGCCMDHLP pCmdHlp, PVM pVM, PCDBGCVAR paArgs, unsigned cArgs, PDBGCVAR pResult);
186
187/** '.remstep' arguments. */
188static const DBGCVARDESC g_aArgRemStep[] =
189{
190 /* cTimesMin, cTimesMax, enmCategory, fFlags, pszName, pszDescription */
191 { 0, ~0, DBGCVAR_CAT_NUMBER, 0, "on/off", "Boolean value/mnemonic indicating the new state." },
192};
193
194/** Command descriptors. */
195static const DBGCCMD g_aCmds[] =
196{
197 {
198 .pszCmd ="remstep",
199 .cArgsMin = 0,
200 .cArgsMax = 1,
201 .paArgDescs = &g_aArgRemStep[0],
202 .cArgDescs = ELEMENTS(g_aArgRemStep),
203 .pResultDesc = NULL,
204 .fFlags = 0,
205 .pfnHandler = remR3CmdDisasEnableStepping,
206 .pszSyntax = "[on/off]",
207 .pszDescription = "Enable or disable the single stepping with logged disassembly. "
208 "If no arguments show the current state."
209 }
210};
211#endif
212
213
214/* Instantiate the structure signatures. */
215#define REM_STRUCT_OP 0
216#include "Sun/structs.h"
217
218
219
220/*******************************************************************************
221* Internal Functions *
222*******************************************************************************/
223static void remAbort(int rc, const char *pszTip);
224extern int testmath(void);
225
226/* Put them here to avoid unused variable warning. */
227AssertCompile(RT_SIZEOFMEMB(VM, rem.padding) >= RT_SIZEOFMEMB(VM, rem.s));
228#if !defined(IPRT_NO_CRT) && (defined(RT_OS_LINUX) || defined(RT_OS_DARWIN) || defined(RT_OS_WINDOWS))
229//AssertCompileMemberSize(REM, Env, REM_ENV_SIZE);
230/* Why did this have to be identical?? */
231AssertCompile(RT_SIZEOFMEMB(REM, Env) <= REM_ENV_SIZE);
232#else
233AssertCompile(RT_SIZEOFMEMB(REM, Env) <= REM_ENV_SIZE);
234#endif
235
236
237/**
238 * Initializes the REM.
239 *
240 * @returns VBox status code.
241 * @param pVM The VM to operate on.
242 */
243REMR3DECL(int) REMR3Init(PVM pVM)
244{
245 uint32_t u32Dummy;
246 unsigned i;
247
248 /*
249 * Assert sanity.
250 */
251 AssertReleaseMsg(sizeof(pVM->rem.padding) >= sizeof(pVM->rem.s), ("%#x >= %#x; sizeof(Env)=%#x\n", sizeof(pVM->rem.padding), sizeof(pVM->rem.s), sizeof(pVM->rem.s.Env)));
252 AssertReleaseMsg(sizeof(pVM->rem.s.Env) <= REM_ENV_SIZE, ("%#x == %#x\n", sizeof(pVM->rem.s.Env), REM_ENV_SIZE));
253 AssertReleaseMsg(!(RT_OFFSETOF(VM, rem) & 31), ("off=%#x\n", RT_OFFSETOF(VM, rem)));
254#if defined(DEBUG) && !defined(RT_OS_SOLARIS) /// @todo fix the solaris math stuff.
255 Assert(!testmath());
256#endif
257 ASSERT_STRUCT_TABLE(Misc);
258 ASSERT_STRUCT_TABLE(TLB);
259 ASSERT_STRUCT_TABLE(SegmentCache);
260 ASSERT_STRUCT_TABLE(XMMReg);
261 ASSERT_STRUCT_TABLE(MMXReg);
262 ASSERT_STRUCT_TABLE(float_status);
263 ASSERT_STRUCT_TABLE(float32u);
264 ASSERT_STRUCT_TABLE(float64u);
265 ASSERT_STRUCT_TABLE(floatx80u);
266 ASSERT_STRUCT_TABLE(CPUState);
267
268 /*
269 * Init some internal data members.
270 */
271 pVM->rem.s.offVM = RT_OFFSETOF(VM, rem.s);
272 pVM->rem.s.Env.pVM = pVM;
273#ifdef CPU_RAW_MODE_INIT
274 pVM->rem.s.state |= CPU_RAW_MODE_INIT;
275#endif
276
277 /* ctx. */
278 int rc = CPUMQueryGuestCtxPtr(pVM, &pVM->rem.s.pCtx);
279 if (VBOX_FAILURE(rc))
280 {
281 AssertMsgFailed(("Failed to obtain guest ctx pointer. rc=%Vrc\n", rc));
282 return rc;
283 }
284 AssertMsg(MMR3PhysGetRamSize(pVM) == 0, ("Init order have changed! REM depends on notification about ALL physical memory registrations\n"));
285
286 /* ignore all notifications */
287 pVM->rem.s.fIgnoreAll = true;
288
289 /*
290 * Init the recompiler.
291 */
292 if (!cpu_x86_init(&pVM->rem.s.Env, "vbox"))
293 {
294 AssertMsgFailed(("cpu_x86_init failed - impossible!\n"));
295 return VERR_GENERAL_FAILURE;
296 }
297 CPUMGetGuestCpuId(pVM, 1, &u32Dummy, &u32Dummy, &pVM->rem.s.Env.cpuid_ext_features, &pVM->rem.s.Env.cpuid_features);
298 CPUMGetGuestCpuId(pVM, 0x80000001, &u32Dummy, &u32Dummy, &pVM->rem.s.Env.cpuid_ext3_features, &pVM->rem.s.Env.cpuid_ext2_features);
299
300 /* allocate code buffer for single instruction emulation. */
301 pVM->rem.s.Env.cbCodeBuffer = 4096;
302 pVM->rem.s.Env.pvCodeBuffer = RTMemExecAlloc(pVM->rem.s.Env.cbCodeBuffer);
303 AssertMsgReturn(pVM->rem.s.Env.pvCodeBuffer, ("Failed to allocate code buffer!\n"), VERR_NO_MEMORY);
304
305 /* finally, set the cpu_single_env global. */
306 cpu_single_env = &pVM->rem.s.Env;
307
308 /* Nothing is pending by default */
309 pVM->rem.s.u32PendingInterrupt = REM_NO_PENDING_IRQ;
310
311 /*
312 * Register ram types.
313 */
314 pVM->rem.s.iMMIOMemType = cpu_register_io_memory(-1, g_apfnMMIORead, g_apfnMMIOWrite, pVM);
315 AssertReleaseMsg(pVM->rem.s.iMMIOMemType >= 0, ("pVM->rem.s.iMMIOMemType=%d\n", pVM->rem.s.iMMIOMemType));
316 pVM->rem.s.iHandlerMemType = cpu_register_io_memory(-1, g_apfnHandlerRead, g_apfnHandlerWrite, pVM);
317 AssertReleaseMsg(pVM->rem.s.iHandlerMemType >= 0, ("pVM->rem.s.iHandlerMemType=%d\n", pVM->rem.s.iHandlerMemType));
318 Log2(("REM: iMMIOMemType=%d iHandlerMemType=%d\n", pVM->rem.s.iMMIOMemType, pVM->rem.s.iHandlerMemType));
319
320 /* stop ignoring. */
321 pVM->rem.s.fIgnoreAll = false;
322
323 /*
324 * Register the saved state data unit.
325 */
326 rc = SSMR3RegisterInternal(pVM, "rem", 1, REM_SAVED_STATE_VERSION, sizeof(uint32_t) * 10,
327 NULL, remR3Save, NULL,
328 NULL, remR3Load, NULL);
329 if (VBOX_FAILURE(rc))
330 return rc;
331
332#if defined(VBOX_WITH_DEBUGGER) && !(defined(RT_OS_WINDOWS) && defined(RT_ARCH_AMD64))
333 /*
334 * Debugger commands.
335 */
336 static bool fRegisteredCmds = false;
337 if (!fRegisteredCmds)
338 {
339 int rc = DBGCRegisterCommands(&g_aCmds[0], ELEMENTS(g_aCmds));
340 if (VBOX_SUCCESS(rc))
341 fRegisteredCmds = true;
342 }
343#endif
344
345#ifdef VBOX_WITH_STATISTICS
346 /*
347 * Statistics.
348 */
349 STAM_REG(pVM, &gStatExecuteSingleInstr, STAMTYPE_PROFILE, "/PROF/REM/SingleInstr",STAMUNIT_TICKS_PER_CALL, "Profiling single instruction emulation.");
350 STAM_REG(pVM, &gStatCompilationQEmu, STAMTYPE_PROFILE, "/PROF/REM/Compile", STAMUNIT_TICKS_PER_CALL, "Profiling QEmu compilation.");
351 STAM_REG(pVM, &gStatRunCodeQEmu, STAMTYPE_PROFILE, "/PROF/REM/Runcode", STAMUNIT_TICKS_PER_CALL, "Profiling QEmu code execution.");
352 STAM_REG(pVM, &gStatTotalTimeQEmu, STAMTYPE_PROFILE, "/PROF/REM/Emulate", STAMUNIT_TICKS_PER_CALL, "Profiling code emulation.");
353 STAM_REG(pVM, &gStatTimers, STAMTYPE_PROFILE, "/PROF/REM/Timers", STAMUNIT_TICKS_PER_CALL, "Profiling timer scheduling.");
354 STAM_REG(pVM, &gStatTBLookup, STAMTYPE_PROFILE, "/PROF/REM/TBLookup", STAMUNIT_TICKS_PER_CALL, "Profiling timer scheduling.");
355 STAM_REG(pVM, &gStatIRQ, STAMTYPE_PROFILE, "/PROF/REM/IRQ", STAMUNIT_TICKS_PER_CALL, "Profiling timer scheduling.");
356 STAM_REG(pVM, &gStatRawCheck, STAMTYPE_PROFILE, "/PROF/REM/RawCheck", STAMUNIT_TICKS_PER_CALL, "Profiling timer scheduling.");
357 STAM_REG(pVM, &gStatMemRead, STAMTYPE_PROFILE, "/PROF/REM/MemRead", STAMUNIT_TICKS_PER_CALL, "Profiling memory access.");
358 STAM_REG(pVM, &gStatMemWrite, STAMTYPE_PROFILE, "/PROF/REM/MemWrite", STAMUNIT_TICKS_PER_CALL, "Profiling memory access.");
359 STAM_REG(pVM, &gStatHCVirt2GCPhys, STAMTYPE_PROFILE, "/PROF/REM/HCVirt2GCPhys", STAMUNIT_TICKS_PER_CALL, "Profiling memory convertion.");
360 STAM_REG(pVM, &gStatGCPhys2HCVirt, STAMTYPE_PROFILE, "/PROF/REM/GCPhys2HCVirt", STAMUNIT_TICKS_PER_CALL, "Profiling memory convertion.");
361
362 STAM_REG(pVM, &gStatCpuGetTSC, STAMTYPE_COUNTER, "/REM/CpuGetTSC", STAMUNIT_OCCURENCES, "cpu_get_tsc calls");
363
364 STAM_REG(pVM, &gStatRefuseTFInhibit, STAMTYPE_COUNTER, "/REM/Refuse/TFInibit", STAMUNIT_OCCURENCES, "Raw mode refused because of TF or irq inhibit");
365 STAM_REG(pVM, &gStatRefuseVM86, STAMTYPE_COUNTER, "/REM/Refuse/VM86", STAMUNIT_OCCURENCES, "Raw mode refused because of VM86");
366 STAM_REG(pVM, &gStatRefusePaging, STAMTYPE_COUNTER, "/REM/Refuse/Paging", STAMUNIT_OCCURENCES, "Raw mode refused because of disabled paging/pm");
367 STAM_REG(pVM, &gStatRefusePAE, STAMTYPE_COUNTER, "/REM/Refuse/PAE", STAMUNIT_OCCURENCES, "Raw mode refused because of PAE");
368 STAM_REG(pVM, &gStatRefuseIOPLNot0, STAMTYPE_COUNTER, "/REM/Refuse/IOPLNot0", STAMUNIT_OCCURENCES, "Raw mode refused because of IOPL != 0");
369 STAM_REG(pVM, &gStatRefuseIF0, STAMTYPE_COUNTER, "/REM/Refuse/IF0", STAMUNIT_OCCURENCES, "Raw mode refused because of IF=0");
370 STAM_REG(pVM, &gStatRefuseCode16, STAMTYPE_COUNTER, "/REM/Refuse/Code16", STAMUNIT_OCCURENCES, "Raw mode refused because of 16 bit code");
371 STAM_REG(pVM, &gStatRefuseWP0, STAMTYPE_COUNTER, "/REM/Refuse/WP0", STAMUNIT_OCCURENCES, "Raw mode refused because of WP=0");
372 STAM_REG(pVM, &gStatRefuseRing1or2, STAMTYPE_COUNTER, "/REM/Refuse/Ring1or2", STAMUNIT_OCCURENCES, "Raw mode refused because of ring 1/2 execution");
373 STAM_REG(pVM, &gStatRefuseCanExecute, STAMTYPE_COUNTER, "/REM/Refuse/CanExecuteRaw", STAMUNIT_OCCURENCES, "Raw mode refused because of cCanExecuteRaw");
374 STAM_REG(pVM, &gStatFlushTBs, STAMTYPE_COUNTER, "/REM/FlushTB", STAMUNIT_OCCURENCES, "Number of TB flushes");
375
376 STAM_REG(pVM, &gStatREMGDTChange, STAMTYPE_COUNTER, "/REM/Change/GDTBase", STAMUNIT_OCCURENCES, "GDT base changes");
377 STAM_REG(pVM, &gStatREMLDTRChange, STAMTYPE_COUNTER, "/REM/Change/LDTR", STAMUNIT_OCCURENCES, "LDTR changes");
378 STAM_REG(pVM, &gStatREMIDTChange, STAMTYPE_COUNTER, "/REM/Change/IDTBase", STAMUNIT_OCCURENCES, "IDT base changes");
379 STAM_REG(pVM, &gStatREMTRChange, STAMTYPE_COUNTER, "/REM/Change/TR", STAMUNIT_OCCURENCES, "TR selector changes");
380
381 STAM_REG(pVM, &gStatSelOutOfSync[0], STAMTYPE_COUNTER, "/REM/State/SelOutOfSync/ES", STAMUNIT_OCCURENCES, "ES out of sync");
382 STAM_REG(pVM, &gStatSelOutOfSync[1], STAMTYPE_COUNTER, "/REM/State/SelOutOfSync/CS", STAMUNIT_OCCURENCES, "CS out of sync");
383 STAM_REG(pVM, &gStatSelOutOfSync[2], STAMTYPE_COUNTER, "/REM/State/SelOutOfSync/SS", STAMUNIT_OCCURENCES, "SS out of sync");
384 STAM_REG(pVM, &gStatSelOutOfSync[3], STAMTYPE_COUNTER, "/REM/State/SelOutOfSync/DS", STAMUNIT_OCCURENCES, "DS out of sync");
385 STAM_REG(pVM, &gStatSelOutOfSync[4], STAMTYPE_COUNTER, "/REM/State/SelOutOfSync/FS", STAMUNIT_OCCURENCES, "FS out of sync");
386 STAM_REG(pVM, &gStatSelOutOfSync[5], STAMTYPE_COUNTER, "/REM/State/SelOutOfSync/GS", STAMUNIT_OCCURENCES, "GS out of sync");
387
388 STAM_REG(pVM, &gStatSelOutOfSyncStateBack[0], STAMTYPE_COUNTER, "/REM/StateBack/SelOutOfSync/ES", STAMUNIT_OCCURENCES, "ES out of sync");
389 STAM_REG(pVM, &gStatSelOutOfSyncStateBack[1], STAMTYPE_COUNTER, "/REM/StateBack/SelOutOfSync/CS", STAMUNIT_OCCURENCES, "CS out of sync");
390 STAM_REG(pVM, &gStatSelOutOfSyncStateBack[2], STAMTYPE_COUNTER, "/REM/StateBack/SelOutOfSync/SS", STAMUNIT_OCCURENCES, "SS out of sync");
391 STAM_REG(pVM, &gStatSelOutOfSyncStateBack[3], STAMTYPE_COUNTER, "/REM/StateBack/SelOutOfSync/DS", STAMUNIT_OCCURENCES, "DS out of sync");
392 STAM_REG(pVM, &gStatSelOutOfSyncStateBack[4], STAMTYPE_COUNTER, "/REM/StateBack/SelOutOfSync/FS", STAMUNIT_OCCURENCES, "FS out of sync");
393 STAM_REG(pVM, &gStatSelOutOfSyncStateBack[5], STAMTYPE_COUNTER, "/REM/StateBack/SelOutOfSync/GS", STAMUNIT_OCCURENCES, "GS out of sync");
394
395
396#endif
397
398#ifdef DEBUG_ALL_LOGGING
399 loglevel = ~0;
400#endif
401
402 return rc;
403}
404
405
406/**
407 * Terminates the REM.
408 *
409 * Termination means cleaning up and freeing all resources,
410 * the VM it self is at this point powered off or suspended.
411 *
412 * @returns VBox status code.
413 * @param pVM The VM to operate on.
414 */
415REMR3DECL(int) REMR3Term(PVM pVM)
416{
417 return VINF_SUCCESS;
418}
419
420
421/**
422 * The VM is being reset.
423 *
424 * For the REM component this means to call the cpu_reset() and
425 * reinitialize some state variables.
426 *
427 * @param pVM VM handle.
428 */
429REMR3DECL(void) REMR3Reset(PVM pVM)
430{
431 /*
432 * Reset the REM cpu.
433 */
434 pVM->rem.s.fIgnoreAll = true;
435 cpu_reset(&pVM->rem.s.Env);
436 pVM->rem.s.cInvalidatedPages = 0;
437 pVM->rem.s.fIgnoreAll = false;
438
439 /* Clear raw ring 0 init state */
440 pVM->rem.s.Env.state &= ~CPU_RAW_RING0;
441}
442
443
444/**
445 * Execute state save operation.
446 *
447 * @returns VBox status code.
448 * @param pVM VM Handle.
449 * @param pSSM SSM operation handle.
450 */
451static DECLCALLBACK(int) remR3Save(PVM pVM, PSSMHANDLE pSSM)
452{
453 LogFlow(("remR3Save:\n"));
454
455 /*
456 * Save the required CPU Env bits.
457 * (Not much because we're never in REM when doing the save.)
458 */
459 PREM pRem = &pVM->rem.s;
460 Assert(!pRem->fInREM);
461 SSMR3PutU32(pSSM, pRem->Env.hflags);
462 SSMR3PutU32(pSSM, ~0); /* separator */
463
464 /* Remember if we've entered raw mode (vital for ring 1 checks in e.g. iret emulation). */
465 SSMR3PutU32(pSSM, !!(pRem->Env.state & CPU_RAW_RING0));
466 SSMR3PutUInt(pSSM, pVM->rem.s.u32PendingInterrupt);
467
468 return SSMR3PutU32(pSSM, ~0); /* terminator */
469}
470
471
472/**
473 * Execute state load operation.
474 *
475 * @returns VBox status code.
476 * @param pVM VM Handle.
477 * @param pSSM SSM operation handle.
478 * @param u32Version Data layout version.
479 */
480static DECLCALLBACK(int) remR3Load(PVM pVM, PSSMHANDLE pSSM, uint32_t u32Version)
481{
482 uint32_t u32Dummy;
483 uint32_t fRawRing0 = false;
484 LogFlow(("remR3Load:\n"));
485
486 /*
487 * Validate version.
488 */
489 if ( u32Version != REM_SAVED_STATE_VERSION
490 && u32Version != REM_SAVED_STATE_VERSION_VER1_6)
491 {
492 AssertMsgFailed(("remR3Load: Invalid version u32Version=%d!\n", u32Version));
493 return VERR_SSM_UNSUPPORTED_DATA_UNIT_VERSION;
494 }
495
496 /*
497 * Do a reset to be on the safe side...
498 */
499 REMR3Reset(pVM);
500
501 /*
502 * Ignore all ignorable notifications.
503 * (Not doing this will cause serious trouble.)
504 */
505 pVM->rem.s.fIgnoreAll = true;
506
507 /*
508 * Load the required CPU Env bits.
509 * (Not much because we're never in REM when doing the save.)
510 */
511 PREM pRem = &pVM->rem.s;
512 Assert(!pRem->fInREM);
513 SSMR3GetU32(pSSM, &pRem->Env.hflags);
514 if (u32Version == REM_SAVED_STATE_VERSION_VER1_6)
515 {
516 /* Redundant REM CPU state has to be loaded, but can be ignored. */
517 CPUX86State_Ver16 temp;
518 SSMR3GetMem(pSSM, &temp, RT_OFFSETOF(CPUX86State_Ver16, jmp_env));
519 }
520
521 uint32_t u32Sep;
522 int rc = SSMR3GetU32(pSSM, &u32Sep); /* separator */
523 if (VBOX_FAILURE(rc))
524 return rc;
525 if (u32Sep != ~0U)
526 {
527 AssertMsgFailed(("u32Sep=%#x\n", u32Sep));
528 return VERR_SSM_DATA_UNIT_FORMAT_CHANGED;
529 }
530
531 /* Remember if we've entered raw mode (vital for ring 1 checks in e.g. iret emulation). */
532 SSMR3GetUInt(pSSM, &fRawRing0);
533 if (fRawRing0)
534 pRem->Env.state |= CPU_RAW_RING0;
535
536 if (u32Version == REM_SAVED_STATE_VERSION_VER1_6)
537 {
538 /*
539 * Load the REM stuff.
540 */
541 rc = SSMR3GetUInt(pSSM, &pRem->cInvalidatedPages);
542 if (VBOX_FAILURE(rc))
543 return rc;
544 if (pRem->cInvalidatedPages > ELEMENTS(pRem->aGCPtrInvalidatedPages))
545 {
546 AssertMsgFailed(("cInvalidatedPages=%#x\n", pRem->cInvalidatedPages));
547 return VERR_SSM_DATA_UNIT_FORMAT_CHANGED;
548 }
549 unsigned i;
550 for (i = 0; i < pRem->cInvalidatedPages; i++)
551 SSMR3GetGCPtr(pSSM, &pRem->aGCPtrInvalidatedPages[i]);
552 }
553
554 rc = SSMR3GetUInt(pSSM, &pVM->rem.s.u32PendingInterrupt);
555 if (VBOX_FAILURE(rc))
556 return rc;
557
558 /* check the terminator. */
559 rc = SSMR3GetU32(pSSM, &u32Sep);
560 if (VBOX_FAILURE(rc))
561 return rc;
562 if (u32Sep != ~0U)
563 {
564 AssertMsgFailed(("u32Sep=%#x (term)\n", u32Sep));
565 return VERR_SSM_DATA_UNIT_FORMAT_CHANGED;
566 }
567
568 /*
569 * Get the CPUID features.
570 */
571 CPUMGetGuestCpuId(pVM, 1, &u32Dummy, &u32Dummy, &pVM->rem.s.Env.cpuid_ext_features, &pVM->rem.s.Env.cpuid_features);
572 CPUMGetGuestCpuId(pVM, 0x80000001, &u32Dummy, &u32Dummy, &u32Dummy, &pVM->rem.s.Env.cpuid_ext2_features);
573
574 /*
575 * Sync the Load Flush the TLB
576 */
577 tlb_flush(&pRem->Env, 1);
578
579 /*
580 * Stop ignoring ignornable notifications.
581 */
582 pVM->rem.s.fIgnoreAll = false;
583
584 /*
585 * Sync the whole CPU state when executing code in the recompiler.
586 */
587 CPUMSetChangedFlags(pVM, CPUM_CHANGED_ALL);
588 return VINF_SUCCESS;
589}
590
591
592
593#undef LOG_GROUP
594#define LOG_GROUP LOG_GROUP_REM_RUN
595
596/**
597 * Single steps an instruction in recompiled mode.
598 *
599 * Before calling this function the REM state needs to be in sync with
600 * the VM. Call REMR3State() to perform the sync. It's only necessary
601 * (and permitted) to sync at the first call to REMR3Step()/REMR3Run()
602 * and after calling REMR3StateBack().
603 *
604 * @returns VBox status code.
605 *
606 * @param pVM VM Handle.
607 */
608REMR3DECL(int) REMR3Step(PVM pVM)
609{
610 /*
611 * Lock the REM - we don't wanna have anyone interrupting us
612 * while stepping - and enabled single stepping. We also ignore
613 * pending interrupts and suchlike.
614 */
615 int interrupt_request = pVM->rem.s.Env.interrupt_request;
616 Assert(!(interrupt_request & ~(CPU_INTERRUPT_HARD | CPU_INTERRUPT_EXIT | CPU_INTERRUPT_EXITTB | CPU_INTERRUPT_TIMER | CPU_INTERRUPT_EXTERNAL_HARD | CPU_INTERRUPT_EXTERNAL_EXIT | CPU_INTERRUPT_EXTERNAL_TIMER)));
617 pVM->rem.s.Env.interrupt_request = 0;
618 cpu_single_step(&pVM->rem.s.Env, 1);
619
620 /*
621 * If we're standing at a breakpoint, that have to be disabled before we start stepping.
622 */
623 RTGCPTR GCPtrPC = pVM->rem.s.Env.eip + pVM->rem.s.Env.segs[R_CS].base;
624 bool fBp = !cpu_breakpoint_remove(&pVM->rem.s.Env, GCPtrPC);
625
626 /*
627 * Execute and handle the return code.
628 * We execute without enabling the cpu tick, so on success we'll
629 * just flip it on and off to make sure it moves
630 */
631 int rc = cpu_exec(&pVM->rem.s.Env);
632 if (rc == EXCP_DEBUG)
633 {
634 TMCpuTickResume(pVM);
635 TMCpuTickPause(pVM);
636 TMVirtualResume(pVM);
637 TMVirtualPause(pVM);
638 rc = VINF_EM_DBG_STEPPED;
639 }
640 else
641 {
642 AssertMsgFailed(("Damn, this shouldn't happen! cpu_exec returned %d while singlestepping\n", rc));
643 switch (rc)
644 {
645 case EXCP_INTERRUPT: rc = VINF_SUCCESS; break;
646 case EXCP_HLT:
647 case EXCP_HALTED: rc = VINF_EM_HALT; break;
648 case EXCP_RC:
649 rc = pVM->rem.s.rc;
650 pVM->rem.s.rc = VERR_INTERNAL_ERROR;
651 break;
652 default:
653 AssertReleaseMsgFailed(("This really shouldn't happen, rc=%d!\n", rc));
654 rc = VERR_INTERNAL_ERROR;
655 break;
656 }
657 }
658
659 /*
660 * Restore the stuff we changed to prevent interruption.
661 * Unlock the REM.
662 */
663 if (fBp)
664 {
665 int rc2 = cpu_breakpoint_insert(&pVM->rem.s.Env, GCPtrPC);
666 Assert(rc2 == 0); NOREF(rc2);
667 }
668 cpu_single_step(&pVM->rem.s.Env, 0);
669 pVM->rem.s.Env.interrupt_request = interrupt_request;
670
671 return rc;
672}
673
674
675/**
676 * Set a breakpoint using the REM facilities.
677 *
678 * @returns VBox status code.
679 * @param pVM The VM handle.
680 * @param Address The breakpoint address.
681 * @thread The emulation thread.
682 */
683REMR3DECL(int) REMR3BreakpointSet(PVM pVM, RTGCUINTPTR Address)
684{
685 VM_ASSERT_EMT(pVM);
686 if (!cpu_breakpoint_insert(&pVM->rem.s.Env, Address))
687 {
688 LogFlow(("REMR3BreakpointSet: Address=%VGv\n", Address));
689 return VINF_SUCCESS;
690 }
691 LogFlow(("REMR3BreakpointSet: Address=%VGv - failed!\n", Address));
692 return VERR_REM_NO_MORE_BP_SLOTS;
693}
694
695
696/**
697 * Clears a breakpoint set by REMR3BreakpointSet().
698 *
699 * @returns VBox status code.
700 * @param pVM The VM handle.
701 * @param Address The breakpoint address.
702 * @thread The emulation thread.
703 */
704REMR3DECL(int) REMR3BreakpointClear(PVM pVM, RTGCUINTPTR Address)
705{
706 VM_ASSERT_EMT(pVM);
707 if (!cpu_breakpoint_remove(&pVM->rem.s.Env, Address))
708 {
709 LogFlow(("REMR3BreakpointClear: Address=%VGv\n", Address));
710 return VINF_SUCCESS;
711 }
712 LogFlow(("REMR3BreakpointClear: Address=%VGv - not found!\n", Address));
713 return VERR_REM_BP_NOT_FOUND;
714}
715
716
717/**
718 * Emulate an instruction.
719 *
720 * This function executes one instruction without letting anyone
721 * interrupt it. This is intended for being called while being in
722 * raw mode and thus will take care of all the state syncing between
723 * REM and the rest.
724 *
725 * @returns VBox status code.
726 * @param pVM VM handle.
727 */
728REMR3DECL(int) REMR3EmulateInstruction(PVM pVM)
729{
730 Log2(("REMR3EmulateInstruction: (cs:eip=%04x:%08x)\n", CPUMGetGuestCS(pVM), CPUMGetGuestEIP(pVM)));
731
732 /* Make sure this flag is set; we might never execute remR3CanExecuteRaw in the AMD-V case.
733 * CPU_RAW_HWACC makes sure we never execute interrupt handlers in the recompiler.
734 */
735 if (HWACCMIsEnabled(pVM))
736 pVM->rem.s.Env.state |= CPU_RAW_HWACC;
737
738 /*
739 * Sync the state and enable single instruction / single stepping.
740 */
741 int rc = REMR3State(pVM, false /* no need to flush the TBs; we always compile. */);
742 if (VBOX_SUCCESS(rc))
743 {
744 int interrupt_request = pVM->rem.s.Env.interrupt_request;
745 Assert(!(interrupt_request & ~(CPU_INTERRUPT_HARD | CPU_INTERRUPT_EXIT | CPU_INTERRUPT_EXITTB | CPU_INTERRUPT_TIMER | CPU_INTERRUPT_EXTERNAL_HARD | CPU_INTERRUPT_EXTERNAL_EXIT | CPU_INTERRUPT_EXTERNAL_TIMER)));
746 Assert(!pVM->rem.s.Env.singlestep_enabled);
747#if 1
748
749 /*
750 * Now we set the execute single instruction flag and enter the cpu_exec loop.
751 */
752 TMNotifyStartOfExecution(pVM);
753 pVM->rem.s.Env.interrupt_request = CPU_INTERRUPT_SINGLE_INSTR;
754 rc = cpu_exec(&pVM->rem.s.Env);
755 TMNotifyEndOfExecution(pVM);
756 switch (rc)
757 {
758 /*
759 * Executed without anything out of the way happening.
760 */
761 case EXCP_SINGLE_INSTR:
762 rc = VINF_EM_RESCHEDULE;
763 Log2(("REMR3EmulateInstruction: cpu_exec -> EXCP_SINGLE_INSTR\n"));
764 break;
765
766 /*
767 * If we take a trap or start servicing a pending interrupt, we might end up here.
768 * (Timer thread or some other thread wishing EMT's attention.)
769 */
770 case EXCP_INTERRUPT:
771 Log2(("REMR3EmulateInstruction: cpu_exec -> EXCP_INTERRUPT\n"));
772 rc = VINF_EM_RESCHEDULE;
773 break;
774
775 /*
776 * Single step, we assume!
777 * If there was a breakpoint there we're fucked now.
778 */
779 case EXCP_DEBUG:
780 {
781 /* breakpoint or single step? */
782 RTGCPTR GCPtrPC = pVM->rem.s.Env.eip + pVM->rem.s.Env.segs[R_CS].base;
783 int iBP;
784 rc = VINF_EM_DBG_STEPPED;
785 for (iBP = 0; iBP < pVM->rem.s.Env.nb_breakpoints; iBP++)
786 if (pVM->rem.s.Env.breakpoints[iBP] == GCPtrPC)
787 {
788 rc = VINF_EM_DBG_BREAKPOINT;
789 break;
790 }
791 Log2(("REMR3EmulateInstruction: cpu_exec -> EXCP_DEBUG rc=%Vrc iBP=%d GCPtrPC=%VGv\n", rc, iBP, GCPtrPC));
792 break;
793 }
794
795 /*
796 * hlt instruction.
797 */
798 case EXCP_HLT:
799 Log2(("REMR3EmulateInstruction: cpu_exec -> EXCP_HLT\n"));
800 rc = VINF_EM_HALT;
801 break;
802
803 /*
804 * The VM has halted.
805 */
806 case EXCP_HALTED:
807 Log2(("REMR3EmulateInstruction: cpu_exec -> EXCP_HALTED\n"));
808 rc = VINF_EM_HALT;
809 break;
810
811 /*
812 * Switch to RAW-mode.
813 */
814 case EXCP_EXECUTE_RAW:
815 Log2(("REMR3EmulateInstruction: cpu_exec -> EXCP_EXECUTE_RAW\n"));
816 rc = VINF_EM_RESCHEDULE_RAW;
817 break;
818
819 /*
820 * Switch to hardware accelerated RAW-mode.
821 */
822 case EXCP_EXECUTE_HWACC:
823 Log2(("REMR3EmulateInstruction: cpu_exec -> EXCP_EXECUTE_HWACC\n"));
824 rc = VINF_EM_RESCHEDULE_HWACC;
825 break;
826
827 /*
828 * An EM RC was raised (VMR3Reset/Suspend/PowerOff/some-fatal-error).
829 */
830 case EXCP_RC:
831 Log2(("REMR3EmulateInstruction: cpu_exec -> EXCP_RC\n"));
832 rc = pVM->rem.s.rc;
833 pVM->rem.s.rc = VERR_INTERNAL_ERROR;
834 break;
835
836 /*
837 * Figure out the rest when they arrive....
838 */
839 default:
840 AssertMsgFailed(("rc=%d\n", rc));
841 Log2(("REMR3EmulateInstruction: cpu_exec -> %d\n", rc));
842 rc = VINF_EM_RESCHEDULE;
843 break;
844 }
845
846 /*
847 * Switch back the state.
848 */
849#else
850 pVM->rem.s.Env.interrupt_request = 0;
851 cpu_single_step(&pVM->rem.s.Env, 1);
852
853 /*
854 * Execute and handle the return code.
855 * We execute without enabling the cpu tick, so on success we'll
856 * just flip it on and off to make sure it moves.
857 *
858 * (We do not use emulate_single_instr() because that doesn't enter the
859 * right way in will cause serious trouble if a longjmp was attempted.)
860 */
861# ifdef DEBUG_bird
862 remR3DisasInstr(&pVM->rem.s.Env, 1, "REMR3EmulateInstruction");
863# endif
864 TMNotifyStartOfExecution(pVM);
865 int cTimesMax = 16384;
866 uint32_t eip = pVM->rem.s.Env.eip;
867 do
868 {
869 rc = cpu_exec(&pVM->rem.s.Env);
870
871 } while ( eip == pVM->rem.s.Env.eip
872 && (rc == EXCP_DEBUG || rc == EXCP_EXECUTE_RAW)
873 && --cTimesMax > 0);
874 TMNotifyEndOfExecution(pVM);
875 switch (rc)
876 {
877 /*
878 * Single step, we assume!
879 * If there was a breakpoint there we're fucked now.
880 */
881 case EXCP_DEBUG:
882 {
883 Log2(("REMR3EmulateInstruction: cpu_exec -> EXCP_DEBUG\n"));
884 rc = VINF_EM_RESCHEDULE;
885 break;
886 }
887
888 /*
889 * We cannot be interrupted!
890 */
891 case EXCP_INTERRUPT:
892 AssertMsgFailed(("Shouldn't happen! Everything was locked!\n"));
893 rc = VERR_INTERNAL_ERROR;
894 break;
895
896 /*
897 * hlt instruction.
898 */
899 case EXCP_HLT:
900 Log2(("REMR3EmulateInstruction: cpu_exec -> EXCP_HLT\n"));
901 rc = VINF_EM_HALT;
902 break;
903
904 /*
905 * The VM has halted.
906 */
907 case EXCP_HALTED:
908 Log2(("REMR3EmulateInstruction: cpu_exec -> EXCP_HALTED\n"));
909 rc = VINF_EM_HALT;
910 break;
911
912 /*
913 * Switch to RAW-mode.
914 */
915 case EXCP_EXECUTE_RAW:
916 Log2(("REMR3EmulateInstruction: cpu_exec -> EXCP_EXECUTE_RAW\n"));
917 rc = VINF_EM_RESCHEDULE_RAW;
918 break;
919
920 /*
921 * Switch to hardware accelerated RAW-mode.
922 */
923 case EXCP_EXECUTE_HWACC:
924 Log2(("REMR3EmulateInstruction: cpu_exec -> EXCP_EXECUTE_HWACC\n"));
925 rc = VINF_EM_RESCHEDULE_HWACC;
926 break;
927
928 /*
929 * An EM RC was raised (VMR3Reset/Suspend/PowerOff/some-fatal-error).
930 */
931 case EXCP_RC:
932 Log2(("REMR3EmulateInstruction: cpu_exec -> EXCP_RC rc=%Vrc\n", pVM->rem.s.rc));
933 rc = pVM->rem.s.rc;
934 pVM->rem.s.rc = VERR_INTERNAL_ERROR;
935 break;
936
937 /*
938 * Figure out the rest when they arrive....
939 */
940 default:
941 AssertMsgFailed(("rc=%d\n", rc));
942 Log2(("REMR3EmulateInstruction: cpu_exec -> %d\n", rc));
943 rc = VINF_SUCCESS;
944 break;
945 }
946
947 /*
948 * Switch back the state.
949 */
950 cpu_single_step(&pVM->rem.s.Env, 0);
951#endif
952 pVM->rem.s.Env.interrupt_request = interrupt_request;
953 int rc2 = REMR3StateBack(pVM);
954 AssertRC(rc2);
955 }
956
957 Log2(("REMR3EmulateInstruction: returns %Vrc (cs:eip=%04x:%VGv)\n",
958 rc, pVM->rem.s.Env.segs[R_CS].selector, pVM->rem.s.Env.eip));
959 return rc;
960}
961
962
963/**
964 * Runs code in recompiled mode.
965 *
966 * Before calling this function the REM state needs to be in sync with
967 * the VM. Call REMR3State() to perform the sync. It's only necessary
968 * (and permitted) to sync at the first call to REMR3Step()/REMR3Run()
969 * and after calling REMR3StateBack().
970 *
971 * @returns VBox status code.
972 *
973 * @param pVM VM Handle.
974 */
975REMR3DECL(int) REMR3Run(PVM pVM)
976{
977 Log2(("REMR3Run: (cs:eip=%04x:%VGv)\n", pVM->rem.s.Env.segs[R_CS].selector, pVM->rem.s.Env.eip));
978 Assert(pVM->rem.s.fInREM);
979
980 TMNotifyStartOfExecution(pVM);
981 int rc = cpu_exec(&pVM->rem.s.Env);
982 TMNotifyEndOfExecution(pVM);
983 switch (rc)
984 {
985 /*
986 * This happens when the execution was interrupted
987 * by an external event, like pending timers.
988 */
989 case EXCP_INTERRUPT:
990 Log2(("REMR3Run: cpu_exec -> EXCP_INTERRUPT\n"));
991 rc = VINF_SUCCESS;
992 break;
993
994 /*
995 * hlt instruction.
996 */
997 case EXCP_HLT:
998 Log2(("REMR3Run: cpu_exec -> EXCP_HLT\n"));
999 rc = VINF_EM_HALT;
1000 break;
1001
1002 /*
1003 * The VM has halted.
1004 */
1005 case EXCP_HALTED:
1006 Log2(("REMR3Run: cpu_exec -> EXCP_HALTED\n"));
1007 rc = VINF_EM_HALT;
1008 break;
1009
1010 /*
1011 * Breakpoint/single step.
1012 */
1013 case EXCP_DEBUG:
1014 {
1015#if 0//def DEBUG_bird
1016 static int iBP = 0;
1017 printf("howdy, breakpoint! iBP=%d\n", iBP);
1018 switch (iBP)
1019 {
1020 case 0:
1021 cpu_breakpoint_remove(&pVM->rem.s.Env, pVM->rem.s.Env.eip + pVM->rem.s.Env.segs[R_CS].base);
1022 pVM->rem.s.Env.state |= CPU_EMULATE_SINGLE_STEP;
1023 //pVM->rem.s.Env.interrupt_request = 0;
1024 //pVM->rem.s.Env.exception_index = -1;
1025 //g_fInterruptDisabled = 1;
1026 rc = VINF_SUCCESS;
1027 asm("int3");
1028 break;
1029 default:
1030 asm("int3");
1031 break;
1032 }
1033 iBP++;
1034#else
1035 /* breakpoint or single step? */
1036 RTGCPTR GCPtrPC = pVM->rem.s.Env.eip + pVM->rem.s.Env.segs[R_CS].base;
1037 int iBP;
1038 rc = VINF_EM_DBG_STEPPED;
1039 for (iBP = 0; iBP < pVM->rem.s.Env.nb_breakpoints; iBP++)
1040 if (pVM->rem.s.Env.breakpoints[iBP] == GCPtrPC)
1041 {
1042 rc = VINF_EM_DBG_BREAKPOINT;
1043 break;
1044 }
1045 Log2(("REMR3Run: cpu_exec -> EXCP_DEBUG rc=%Vrc iBP=%d GCPtrPC=%VGv\n", rc, iBP, GCPtrPC));
1046#endif
1047 break;
1048 }
1049
1050 /*
1051 * Switch to RAW-mode.
1052 */
1053 case EXCP_EXECUTE_RAW:
1054 Log2(("REMR3Run: cpu_exec -> EXCP_EXECUTE_RAW\n"));
1055 rc = VINF_EM_RESCHEDULE_RAW;
1056 break;
1057
1058 /*
1059 * Switch to hardware accelerated RAW-mode.
1060 */
1061 case EXCP_EXECUTE_HWACC:
1062 Log2(("REMR3Run: cpu_exec -> EXCP_EXECUTE_HWACC\n"));
1063 rc = VINF_EM_RESCHEDULE_HWACC;
1064 break;
1065
1066 /*
1067 * An EM RC was raised (VMR3Reset/Suspend/PowerOff/some-fatal-error).
1068 */
1069 case EXCP_RC:
1070 Log2(("REMR3Run: cpu_exec -> EXCP_RC rc=%Vrc\n", pVM->rem.s.rc));
1071 rc = pVM->rem.s.rc;
1072 pVM->rem.s.rc = VERR_INTERNAL_ERROR;
1073 break;
1074
1075 /*
1076 * Figure out the rest when they arrive....
1077 */
1078 default:
1079 AssertMsgFailed(("rc=%d\n", rc));
1080 Log2(("REMR3Run: cpu_exec -> %d\n", rc));
1081 rc = VINF_SUCCESS;
1082 break;
1083 }
1084
1085 Log2(("REMR3Run: returns %Vrc (cs:eip=%04x:%VGv)\n", rc, pVM->rem.s.Env.segs[R_CS].selector, pVM->rem.s.Env.eip));
1086 return rc;
1087}
1088
1089
1090/**
1091 * Check if the cpu state is suitable for Raw execution.
1092 *
1093 * @returns boolean
1094 * @param env The CPU env struct.
1095 * @param eip The EIP to check this for (might differ from env->eip).
1096 * @param fFlags hflags OR'ed with IOPL, TF and VM from eflags.
1097 * @param piException Stores EXCP_EXECUTE_RAW/HWACC in case raw mode is supported in this context
1098 *
1099 * @remark This function must be kept in perfect sync with the scheduler in EM.cpp!
1100 */
1101bool remR3CanExecuteRaw(CPUState *env, RTGCPTR eip, unsigned fFlags, int *piException)
1102{
1103 /* !!! THIS MUST BE IN SYNC WITH emR3Reschedule !!! */
1104 /* !!! THIS MUST BE IN SYNC WITH emR3Reschedule !!! */
1105 /* !!! THIS MUST BE IN SYNC WITH emR3Reschedule !!! */
1106
1107 /* Update counter. */
1108 env->pVM->rem.s.cCanExecuteRaw++;
1109
1110 if (HWACCMIsEnabled(env->pVM))
1111 {
1112 env->state |= CPU_RAW_HWACC;
1113
1114 /*
1115 * Create partial context for HWACCMR3CanExecuteGuest
1116 */
1117 CPUMCTX Ctx;
1118 Ctx.cr0 = env->cr[0];
1119 Ctx.cr3 = env->cr[3];
1120 Ctx.cr4 = env->cr[4];
1121
1122 Ctx.tr = env->tr.selector;
1123 Ctx.trHid.u64Base = env->tr.base;
1124 Ctx.trHid.u32Limit = env->tr.limit;
1125 Ctx.trHid.Attr.u = (env->tr.flags >> 8) & 0xF0FF;
1126
1127 Ctx.idtr.cbIdt = env->idt.limit;
1128 Ctx.idtr.pIdt = env->idt.base;
1129
1130 Ctx.eflags.u32 = env->eflags;
1131
1132 Ctx.cs = env->segs[R_CS].selector;
1133 Ctx.csHid.u64Base = env->segs[R_CS].base;
1134 Ctx.csHid.u32Limit = env->segs[R_CS].limit;
1135 Ctx.csHid.Attr.u = (env->segs[R_CS].flags >> 8) & 0xF0FF;
1136
1137 Ctx.ds = env->segs[R_DS].selector;
1138 Ctx.dsHid.u64Base = env->segs[R_DS].base;
1139 Ctx.dsHid.u32Limit = env->segs[R_DS].limit;
1140 Ctx.dsHid.Attr.u = (env->segs[R_DS].flags >> 8) & 0xF0FF;
1141
1142 Ctx.es = env->segs[R_ES].selector;
1143 Ctx.esHid.u64Base = env->segs[R_ES].base;
1144 Ctx.esHid.u32Limit = env->segs[R_ES].limit;
1145 Ctx.esHid.Attr.u = (env->segs[R_ES].flags >> 8) & 0xF0FF;
1146
1147 Ctx.fs = env->segs[R_FS].selector;
1148 Ctx.fsHid.u64Base = env->segs[R_FS].base;
1149 Ctx.fsHid.u32Limit = env->segs[R_FS].limit;
1150 Ctx.fsHid.Attr.u = (env->segs[R_FS].flags >> 8) & 0xF0FF;
1151
1152 Ctx.gs = env->segs[R_GS].selector;
1153 Ctx.gsHid.u64Base = env->segs[R_GS].base;
1154 Ctx.gsHid.u32Limit = env->segs[R_GS].limit;
1155 Ctx.gsHid.Attr.u = (env->segs[R_GS].flags >> 8) & 0xF0FF;
1156
1157 Ctx.ss = env->segs[R_SS].selector;
1158 Ctx.ssHid.u64Base = env->segs[R_SS].base;
1159 Ctx.ssHid.u32Limit = env->segs[R_SS].limit;
1160 Ctx.ssHid.Attr.u = (env->segs[R_SS].flags >> 8) & 0xF0FF;
1161
1162 Ctx.msrEFER = env->efer;
1163
1164 /* Hardware accelerated raw-mode:
1165 *
1166 * Typically only 32-bits protected mode, with paging enabled, code is allowed here.
1167 */
1168 if (HWACCMR3CanExecuteGuest(env->pVM, &Ctx) == true)
1169 {
1170 *piException = EXCP_EXECUTE_HWACC;
1171 return true;
1172 }
1173 return false;
1174 }
1175
1176 /*
1177 * Here we only support 16 & 32 bits protected mode ring 3 code that has no IO privileges
1178 * or 32 bits protected mode ring 0 code
1179 *
1180 * The tests are ordered by the likelyhood of being true during normal execution.
1181 */
1182 if (fFlags & (HF_TF_MASK | HF_INHIBIT_IRQ_MASK))
1183 {
1184 STAM_COUNTER_INC(&gStatRefuseTFInhibit);
1185 Log2(("raw mode refused: fFlags=%#x\n", fFlags));
1186 return false;
1187 }
1188
1189#ifndef VBOX_RAW_V86
1190 if (fFlags & VM_MASK) {
1191 STAM_COUNTER_INC(&gStatRefuseVM86);
1192 Log2(("raw mode refused: VM_MASK\n"));
1193 return false;
1194 }
1195#endif
1196
1197 if (env->state & CPU_EMULATE_SINGLE_INSTR)
1198 {
1199#ifndef DEBUG_bird
1200 Log2(("raw mode refused: CPU_EMULATE_SINGLE_INSTR\n"));
1201#endif
1202 return false;
1203 }
1204
1205 if (env->singlestep_enabled)
1206 {
1207 //Log2(("raw mode refused: Single step\n"));
1208 return false;
1209 }
1210
1211 if (env->nb_breakpoints > 0)
1212 {
1213 //Log2(("raw mode refused: Breakpoints\n"));
1214 return false;
1215 }
1216
1217 uint32_t u32CR0 = env->cr[0];
1218 if ((u32CR0 & (X86_CR0_PG | X86_CR0_PE)) != (X86_CR0_PG | X86_CR0_PE))
1219 {
1220 STAM_COUNTER_INC(&gStatRefusePaging);
1221 //Log2(("raw mode refused: %s%s%s\n", (u32CR0 & X86_CR0_PG) ? "" : " !PG", (u32CR0 & X86_CR0_PE) ? "" : " !PE", (u32CR0 & X86_CR0_AM) ? "" : " !AM"));
1222 return false;
1223 }
1224
1225 if (env->cr[4] & CR4_PAE_MASK)
1226 {
1227 if (!(env->cpuid_features & X86_CPUID_FEATURE_EDX_PAE))
1228 {
1229 STAM_COUNTER_INC(&gStatRefusePAE);
1230 return false;
1231 }
1232 }
1233
1234 if (((fFlags >> HF_CPL_SHIFT) & 3) == 3)
1235 {
1236 if (!EMIsRawRing3Enabled(env->pVM))
1237 return false;
1238
1239 if (!(env->eflags & IF_MASK))
1240 {
1241 STAM_COUNTER_INC(&gStatRefuseIF0);
1242 Log2(("raw mode refused: IF (RawR3)\n"));
1243 return false;
1244 }
1245
1246 if (!(u32CR0 & CR0_WP_MASK) && EMIsRawRing0Enabled(env->pVM))
1247 {
1248 STAM_COUNTER_INC(&gStatRefuseWP0);
1249 Log2(("raw mode refused: CR0.WP + RawR0\n"));
1250 return false;
1251 }
1252 }
1253 else
1254 {
1255 if (!EMIsRawRing0Enabled(env->pVM))
1256 return false;
1257
1258 // Let's start with pure 32 bits ring 0 code first
1259 if ((fFlags & (HF_SS32_MASK | HF_CS32_MASK)) != (HF_SS32_MASK | HF_CS32_MASK))
1260 {
1261 STAM_COUNTER_INC(&gStatRefuseCode16);
1262 Log2(("raw r0 mode refused: HF_[S|C]S32_MASK fFlags=%#x\n", fFlags));
1263 return false;
1264 }
1265
1266 // Only R0
1267 if (((fFlags >> HF_CPL_SHIFT) & 3) != 0)
1268 {
1269 STAM_COUNTER_INC(&gStatRefuseRing1or2);
1270 Log2(("raw r0 mode refused: CPL %d\n", ((fFlags >> HF_CPL_SHIFT) & 3) ));
1271 return false;
1272 }
1273
1274 if (!(u32CR0 & CR0_WP_MASK))
1275 {
1276 STAM_COUNTER_INC(&gStatRefuseWP0);
1277 Log2(("raw r0 mode refused: CR0.WP=0!\n"));
1278 return false;
1279 }
1280
1281 if (PATMIsPatchGCAddr(env->pVM, eip))
1282 {
1283 Log2(("raw r0 mode forced: patch code\n"));
1284 *piException = EXCP_EXECUTE_RAW;
1285 return true;
1286 }
1287
1288#if !defined(VBOX_ALLOW_IF0) && !defined(VBOX_RUN_INTERRUPT_GATE_HANDLERS)
1289 if (!(env->eflags & IF_MASK))
1290 {
1291 STAM_COUNTER_INC(&gStatRefuseIF0);
1292 ////Log2(("R0: IF=0 VIF=%d %08X\n", eip, *env->pVMeflags));
1293 //Log2(("RR0: Interrupts turned off; fall back to emulation\n"));
1294 return false;
1295 }
1296#endif
1297
1298 env->state |= CPU_RAW_RING0;
1299 }
1300
1301 /*
1302 * Don't reschedule the first time we're called, because there might be
1303 * special reasons why we're here that is not covered by the above checks.
1304 */
1305 if (env->pVM->rem.s.cCanExecuteRaw == 1)
1306 {
1307 Log2(("raw mode refused: first scheduling\n"));
1308 STAM_COUNTER_INC(&gStatRefuseCanExecute);
1309 return false;
1310 }
1311
1312 Assert(PGMPhysIsA20Enabled(env->pVM));
1313 *piException = EXCP_EXECUTE_RAW;
1314 return true;
1315}
1316
1317
1318/**
1319 * Fetches a code byte.
1320 *
1321 * @returns Success indicator (bool) for ease of use.
1322 * @param env The CPU environment structure.
1323 * @param GCPtrInstr Where to fetch code.
1324 * @param pu8Byte Where to store the byte on success
1325 */
1326bool remR3GetOpcode(CPUState *env, RTGCPTR GCPtrInstr, uint8_t *pu8Byte)
1327{
1328 int rc = PATMR3QueryOpcode(env->pVM, GCPtrInstr, pu8Byte);
1329 if (VBOX_SUCCESS(rc))
1330 return true;
1331 return false;
1332}
1333
1334
1335/**
1336 * Flush (or invalidate if you like) page table/dir entry.
1337 *
1338 * (invlpg instruction; tlb_flush_page)
1339 *
1340 * @param env Pointer to cpu environment.
1341 * @param GCPtr The virtual address which page table/dir entry should be invalidated.
1342 */
1343void remR3FlushPage(CPUState *env, RTGCPTR GCPtr)
1344{
1345 PVM pVM = env->pVM;
1346
1347 /*
1348 * When we're replaying invlpg instructions or restoring a saved
1349 * state we disable this path.
1350 */
1351 if (pVM->rem.s.fIgnoreInvlPg || pVM->rem.s.fIgnoreAll)
1352 return;
1353 Log(("remR3FlushPage: GCPtr=%VGv\n", GCPtr));
1354 Assert(pVM->rem.s.fInREM || pVM->rem.s.fInStateSync);
1355
1356 //RAWEx_ProfileStop(env, STATS_QEMU_TOTAL);
1357
1358 /*
1359 * Update the control registers before calling PGMFlushPage.
1360 */
1361 PCPUMCTX pCtx = (PCPUMCTX)pVM->rem.s.pCtx;
1362 pCtx->cr0 = env->cr[0];
1363 pCtx->cr3 = env->cr[3];
1364 pCtx->cr4 = env->cr[4];
1365
1366 /*
1367 * Let PGM do the rest.
1368 */
1369 int rc = PGMInvalidatePage(pVM, GCPtr);
1370 if (VBOX_FAILURE(rc))
1371 {
1372 AssertMsgFailed(("remR3FlushPage %VGv failed with %d!!\n", GCPtr, rc));
1373 VM_FF_SET(pVM, VM_FF_PGM_SYNC_CR3);
1374 }
1375 //RAWEx_ProfileStart(env, STATS_QEMU_TOTAL);
1376}
1377
1378
1379/**
1380 * Called from tlb_protect_code in order to write monitor a code page.
1381 *
1382 * @param env Pointer to the CPU environment.
1383 * @param GCPtr Code page to monitor
1384 */
1385void remR3ProtectCode(CPUState *env, RTGCPTR GCPtr)
1386{
1387#ifdef VBOX_REM_PROTECT_PAGES_FROM_SMC
1388 Assert(env->pVM->rem.s.fInREM);
1389 if ( (env->cr[0] & X86_CR0_PG) /* paging must be enabled */
1390 && !(env->state & CPU_EMULATE_SINGLE_INSTR) /* ignore during single instruction execution */
1391 && (((env->hflags >> HF_CPL_SHIFT) & 3) == 0) /* supervisor mode only */
1392 && !(env->eflags & VM_MASK) /* no V86 mode */
1393 && !HWACCMIsEnabled(env->pVM))
1394 CSAMR3MonitorPage(env->pVM, GCPtr, CSAM_TAG_REM);
1395#endif
1396}
1397
1398/**
1399 * Called from tlb_unprotect_code in order to clear write monitoring for a code page.
1400 *
1401 * @param env Pointer to the CPU environment.
1402 * @param GCPtr Code page to monitor
1403 */
1404void remR3UnprotectCode(CPUState *env, RTGCPTR GCPtr)
1405{
1406 Assert(env->pVM->rem.s.fInREM);
1407#ifdef VBOX_REM_PROTECT_PAGES_FROM_SMC
1408 if ( (env->cr[0] & X86_CR0_PG) /* paging must be enabled */
1409 && !(env->state & CPU_EMULATE_SINGLE_INSTR) /* ignore during single instruction execution */
1410 && (((env->hflags >> HF_CPL_SHIFT) & 3) == 0) /* supervisor mode only */
1411 && !(env->eflags & VM_MASK) /* no V86 mode */
1412 && !HWACCMIsEnabled(env->pVM))
1413 CSAMR3UnmonitorPage(env->pVM, GCPtr, CSAM_TAG_REM);
1414#endif
1415}
1416
1417
1418/**
1419 * Called when the CPU is initialized, any of the CRx registers are changed or
1420 * when the A20 line is modified.
1421 *
1422 * @param env Pointer to the CPU environment.
1423 * @param fGlobal Set if the flush is global.
1424 */
1425void remR3FlushTLB(CPUState *env, bool fGlobal)
1426{
1427 PVM pVM = env->pVM;
1428
1429 /*
1430 * When we're replaying invlpg instructions or restoring a saved
1431 * state we disable this path.
1432 */
1433 if (pVM->rem.s.fIgnoreCR3Load || pVM->rem.s.fIgnoreAll)
1434 return;
1435 Assert(pVM->rem.s.fInREM);
1436
1437 /*
1438 * The caller doesn't check cr4, so we have to do that for ourselves.
1439 */
1440 if (!fGlobal && !(env->cr[4] & X86_CR4_PGE))
1441 fGlobal = true;
1442 Log(("remR3FlushTLB: CR0=%RGr CR3=%RGr CR4=%RGr %s\n", env->cr[0], env->cr[3], env->cr[4], fGlobal ? " global" : ""));
1443
1444 /*
1445 * Update the control registers before calling PGMR3FlushTLB.
1446 */
1447 PCPUMCTX pCtx = (PCPUMCTX)pVM->rem.s.pCtx;
1448 pCtx->cr0 = env->cr[0];
1449 pCtx->cr3 = env->cr[3];
1450 pCtx->cr4 = env->cr[4];
1451
1452 /*
1453 * Let PGM do the rest.
1454 */
1455 PGMFlushTLB(pVM, env->cr[3], fGlobal);
1456}
1457
1458
1459/**
1460 * Called when any of the cr0, cr4 or efer registers is updated.
1461 *
1462 * @param env Pointer to the CPU environment.
1463 */
1464void remR3ChangeCpuMode(CPUState *env)
1465{
1466 int rc;
1467 PVM pVM = env->pVM;
1468
1469 /*
1470 * When we're replaying loads or restoring a saved
1471 * state this path is disabled.
1472 */
1473 if (pVM->rem.s.fIgnoreCpuMode || pVM->rem.s.fIgnoreAll)
1474 return;
1475 Assert(pVM->rem.s.fInREM);
1476
1477 /*
1478 * Update the control registers before calling PGMChangeMode()
1479 * as it may need to map whatever cr3 is pointing to.
1480 */
1481 PCPUMCTX pCtx = (PCPUMCTX)pVM->rem.s.pCtx;
1482 pCtx->cr0 = env->cr[0];
1483 pCtx->cr3 = env->cr[3];
1484 pCtx->cr4 = env->cr[4];
1485
1486#ifdef TARGET_X86_64
1487 rc = PGMChangeMode(pVM, env->cr[0], env->cr[4], env->efer);
1488 if (rc != VINF_SUCCESS)
1489 cpu_abort(env, "PGMChangeMode(, %RX64, %RX64, %RX64) -> %Vrc\n", env->cr[0], env->cr[4], env->efer, rc);
1490#else
1491 rc = PGMChangeMode(pVM, env->cr[0], env->cr[4], 0);
1492 if (rc != VINF_SUCCESS)
1493 cpu_abort(env, "PGMChangeMode(, %RX64, %RX64, %RX64) -> %Vrc\n", env->cr[0], env->cr[4], 0LL, rc);
1494#endif
1495}
1496
1497
1498/**
1499 * Called from compiled code to run dma.
1500 *
1501 * @param env Pointer to the CPU environment.
1502 */
1503void remR3DmaRun(CPUState *env)
1504{
1505 remR3ProfileStop(STATS_QEMU_RUN_EMULATED_CODE);
1506 PDMR3DmaRun(env->pVM);
1507 remR3ProfileStart(STATS_QEMU_RUN_EMULATED_CODE);
1508}
1509
1510
1511/**
1512 * Called from compiled code to schedule pending timers in VMM
1513 *
1514 * @param env Pointer to the CPU environment.
1515 */
1516void remR3TimersRun(CPUState *env)
1517{
1518 remR3ProfileStop(STATS_QEMU_RUN_EMULATED_CODE);
1519 remR3ProfileStart(STATS_QEMU_RUN_TIMERS);
1520 TMR3TimerQueuesDo(env->pVM);
1521 remR3ProfileStop(STATS_QEMU_RUN_TIMERS);
1522 remR3ProfileStart(STATS_QEMU_RUN_EMULATED_CODE);
1523}
1524
1525
1526/**
1527 * Record trap occurance
1528 *
1529 * @returns VBox status code
1530 * @param env Pointer to the CPU environment.
1531 * @param uTrap Trap nr
1532 * @param uErrorCode Error code
1533 * @param pvNextEIP Next EIP
1534 */
1535int remR3NotifyTrap(CPUState *env, uint32_t uTrap, uint32_t uErrorCode, uint32_t pvNextEIP)
1536{
1537 PVM pVM = env->pVM;
1538#ifdef VBOX_WITH_STATISTICS
1539 static STAMCOUNTER s_aStatTrap[255];
1540 static bool s_aRegisters[RT_ELEMENTS(s_aStatTrap)];
1541#endif
1542
1543#ifdef VBOX_WITH_STATISTICS
1544 if (uTrap < 255)
1545 {
1546 if (!s_aRegisters[uTrap])
1547 {
1548 s_aRegisters[uTrap] = true;
1549 char szStatName[64];
1550 RTStrPrintf(szStatName, sizeof(szStatName), "/REM/Trap/0x%02X", uTrap);
1551 STAM_REG(env->pVM, &s_aStatTrap[uTrap], STAMTYPE_COUNTER, szStatName, STAMUNIT_OCCURENCES, "Trap stats.");
1552 }
1553 STAM_COUNTER_INC(&s_aStatTrap[uTrap]);
1554 }
1555#endif
1556 Log(("remR3NotifyTrap: uTrap=%x error=%x next_eip=%VGv eip=%VGv cr2=%VGv\n", uTrap, uErrorCode, pvNextEIP, env->eip, env->cr[2]));
1557 if( uTrap < 0x20
1558 && (env->cr[0] & X86_CR0_PE)
1559 && !(env->eflags & X86_EFL_VM))
1560 {
1561#ifdef DEBUG
1562 remR3DisasInstr(env, 1, "remR3NotifyTrap: ");
1563#endif
1564 if(pVM->rem.s.uPendingException == uTrap && ++pVM->rem.s.cPendingExceptions > 512)
1565 {
1566 LogRel(("VERR_REM_TOO_MANY_TRAPS -> uTrap=%x error=%x next_eip=%VGv eip=%VGv cr2=%VGv\n", uTrap, uErrorCode, pvNextEIP, env->eip, env->cr[2]));
1567 remR3RaiseRC(env->pVM, VERR_REM_TOO_MANY_TRAPS);
1568 return VERR_REM_TOO_MANY_TRAPS;
1569 }
1570 if(pVM->rem.s.uPendingException != uTrap || pVM->rem.s.uPendingExcptEIP != env->eip || pVM->rem.s.uPendingExcptCR2 != env->cr[2])
1571 pVM->rem.s.cPendingExceptions = 1;
1572 pVM->rem.s.uPendingException = uTrap;
1573 pVM->rem.s.uPendingExcptEIP = env->eip;
1574 pVM->rem.s.uPendingExcptCR2 = env->cr[2];
1575 }
1576 else
1577 {
1578 pVM->rem.s.cPendingExceptions = 0;
1579 pVM->rem.s.uPendingException = uTrap;
1580 pVM->rem.s.uPendingExcptEIP = env->eip;
1581 pVM->rem.s.uPendingExcptCR2 = env->cr[2];
1582 }
1583 return VINF_SUCCESS;
1584}
1585
1586
1587/*
1588 * Clear current active trap
1589 *
1590 * @param pVM VM Handle.
1591 */
1592void remR3TrapClear(PVM pVM)
1593{
1594 pVM->rem.s.cPendingExceptions = 0;
1595 pVM->rem.s.uPendingException = 0;
1596 pVM->rem.s.uPendingExcptEIP = 0;
1597 pVM->rem.s.uPendingExcptCR2 = 0;
1598}
1599
1600
1601/*
1602 * Record previous call instruction addresses
1603 *
1604 * @param env Pointer to the CPU environment.
1605 */
1606void remR3RecordCall(CPUState *env)
1607{
1608 CSAMR3RecordCallAddress(env->pVM, env->eip);
1609}
1610
1611
1612/**
1613 * Syncs the internal REM state with the VM.
1614 *
1615 * This must be called before REMR3Run() is invoked whenever when the REM
1616 * state is not up to date. Calling it several times in a row is not
1617 * permitted.
1618 *
1619 * @returns VBox status code.
1620 *
1621 * @param pVM VM Handle.
1622 * @param fFlushTBs Flush all translation blocks before executing code
1623 *
1624 * @remark The caller has to check for important FFs before calling REMR3Run. REMR3State will
1625 * no do this since the majority of the callers don't want any unnecessary of events
1626 * pending that would immediatly interrupt execution.
1627 */
1628REMR3DECL(int) REMR3State(PVM pVM, bool fFlushTBs)
1629{
1630 Log2(("REMR3State:\n"));
1631 STAM_PROFILE_START(&pVM->rem.s.StatsState, a);
1632 register const CPUMCTX *pCtx = pVM->rem.s.pCtx;
1633 register unsigned fFlags;
1634 bool fHiddenSelRegsValid = CPUMAreHiddenSelRegsValid(pVM);
1635 unsigned i;
1636
1637 Assert(!pVM->rem.s.fInREM);
1638 pVM->rem.s.fInStateSync = true;
1639
1640 if (fFlushTBs)
1641 {
1642 STAM_COUNTER_INC(&gStatFlushTBs);
1643 tb_flush(&pVM->rem.s.Env);
1644 }
1645
1646 /*
1647 * Copy the registers which require no special handling.
1648 */
1649#ifdef TARGET_X86_64
1650 /* Note that the high dwords of 64 bits registers are undefined in 32 bits mode and are undefined after a mode change. */
1651 Assert(R_EAX == 0);
1652 pVM->rem.s.Env.regs[R_EAX] = pCtx->rax;
1653 Assert(R_ECX == 1);
1654 pVM->rem.s.Env.regs[R_ECX] = pCtx->rcx;
1655 Assert(R_EDX == 2);
1656 pVM->rem.s.Env.regs[R_EDX] = pCtx->rdx;
1657 Assert(R_EBX == 3);
1658 pVM->rem.s.Env.regs[R_EBX] = pCtx->rbx;
1659 Assert(R_ESP == 4);
1660 pVM->rem.s.Env.regs[R_ESP] = pCtx->rsp;
1661 Assert(R_EBP == 5);
1662 pVM->rem.s.Env.regs[R_EBP] = pCtx->rbp;
1663 Assert(R_ESI == 6);
1664 pVM->rem.s.Env.regs[R_ESI] = pCtx->rsi;
1665 Assert(R_EDI == 7);
1666 pVM->rem.s.Env.regs[R_EDI] = pCtx->rdi;
1667 pVM->rem.s.Env.regs[8] = pCtx->r8;
1668 pVM->rem.s.Env.regs[9] = pCtx->r9;
1669 pVM->rem.s.Env.regs[10] = pCtx->r10;
1670 pVM->rem.s.Env.regs[11] = pCtx->r11;
1671 pVM->rem.s.Env.regs[12] = pCtx->r12;
1672 pVM->rem.s.Env.regs[13] = pCtx->r13;
1673 pVM->rem.s.Env.regs[14] = pCtx->r14;
1674 pVM->rem.s.Env.regs[15] = pCtx->r15;
1675
1676 pVM->rem.s.Env.eip = pCtx->rip;
1677
1678 pVM->rem.s.Env.eflags = pCtx->rflags.u64;
1679#else
1680 Assert(R_EAX == 0);
1681 pVM->rem.s.Env.regs[R_EAX] = pCtx->eax;
1682 Assert(R_ECX == 1);
1683 pVM->rem.s.Env.regs[R_ECX] = pCtx->ecx;
1684 Assert(R_EDX == 2);
1685 pVM->rem.s.Env.regs[R_EDX] = pCtx->edx;
1686 Assert(R_EBX == 3);
1687 pVM->rem.s.Env.regs[R_EBX] = pCtx->ebx;
1688 Assert(R_ESP == 4);
1689 pVM->rem.s.Env.regs[R_ESP] = pCtx->esp;
1690 Assert(R_EBP == 5);
1691 pVM->rem.s.Env.regs[R_EBP] = pCtx->ebp;
1692 Assert(R_ESI == 6);
1693 pVM->rem.s.Env.regs[R_ESI] = pCtx->esi;
1694 Assert(R_EDI == 7);
1695 pVM->rem.s.Env.regs[R_EDI] = pCtx->edi;
1696 pVM->rem.s.Env.eip = pCtx->eip;
1697
1698 pVM->rem.s.Env.eflags = pCtx->eflags.u32;
1699#endif
1700
1701 pVM->rem.s.Env.cr[2] = pCtx->cr2;
1702
1703 /** @todo we could probably benefit from using a CPUM_CHANGED_DRx flag too! */
1704 for (i=0;i<8;i++)
1705 pVM->rem.s.Env.dr[i] = pCtx->dr[i];
1706
1707 /*
1708 * Clear the halted hidden flag (the interrupt waking up the CPU can
1709 * have been dispatched in raw mode).
1710 */
1711 pVM->rem.s.Env.hflags &= ~HF_HALTED_MASK;
1712
1713 /*
1714 * Replay invlpg?
1715 */
1716 if (pVM->rem.s.cInvalidatedPages)
1717 {
1718 pVM->rem.s.fIgnoreInvlPg = true;
1719 RTUINT i;
1720 for (i = 0; i < pVM->rem.s.cInvalidatedPages; i++)
1721 {
1722 Log2(("REMR3State: invlpg %VGv\n", pVM->rem.s.aGCPtrInvalidatedPages[i]));
1723 tlb_flush_page(&pVM->rem.s.Env, pVM->rem.s.aGCPtrInvalidatedPages[i]);
1724 }
1725 pVM->rem.s.fIgnoreInvlPg = false;
1726 pVM->rem.s.cInvalidatedPages = 0;
1727 }
1728
1729 /* Replay notification changes? */
1730 if (pVM->rem.s.cHandlerNotifications)
1731 REMR3ReplayHandlerNotifications(pVM);
1732
1733 /* Update MSRs; before CRx registers! */
1734 pVM->rem.s.Env.efer = pCtx->msrEFER;
1735 pVM->rem.s.Env.star = pCtx->msrSTAR;
1736 pVM->rem.s.Env.pat = pCtx->msrPAT;
1737#ifdef TARGET_X86_64
1738 pVM->rem.s.Env.lstar = pCtx->msrLSTAR;
1739 pVM->rem.s.Env.cstar = pCtx->msrCSTAR;
1740 pVM->rem.s.Env.fmask = pCtx->msrSFMASK;
1741 pVM->rem.s.Env.kernelgsbase = pCtx->msrKERNELGSBASE;
1742
1743 /* Update the internal long mode activate flag according to the new EFER value. */
1744 if (pCtx->msrEFER & MSR_K6_EFER_LMA)
1745 pVM->rem.s.Env.hflags |= HF_LMA_MASK;
1746 else
1747 pVM->rem.s.Env.hflags &= ~(HF_LMA_MASK | HF_CS64_MASK);
1748#endif
1749
1750
1751 /*
1752 * Registers which are rarely changed and require special handling / order when changed.
1753 */
1754 fFlags = CPUMGetAndClearChangedFlagsREM(pVM);
1755 LogFlow(("CPUMGetAndClearChangedFlagsREM %x\n", fFlags));
1756 if (fFlags & ( CPUM_CHANGED_CR4 | CPUM_CHANGED_CR3 | CPUM_CHANGED_CR0
1757 | CPUM_CHANGED_GDTR | CPUM_CHANGED_IDTR | CPUM_CHANGED_LDTR | CPUM_CHANGED_TR
1758 | CPUM_CHANGED_FPU_REM | CPUM_CHANGED_SYSENTER_MSR | CPUM_CHANGED_CPUID))
1759 {
1760 if (fFlags & CPUM_CHANGED_FPU_REM)
1761 save_raw_fp_state(&pVM->rem.s.Env, (uint8_t *)&pCtx->fpu); /* 'save' is an excellent name. */
1762
1763 if (fFlags & CPUM_CHANGED_GLOBAL_TLB_FLUSH)
1764 {
1765 pVM->rem.s.fIgnoreCR3Load = true;
1766 tlb_flush(&pVM->rem.s.Env, true);
1767 pVM->rem.s.fIgnoreCR3Load = false;
1768 }
1769
1770 /* CR4 before CR0! */
1771 if (fFlags & CPUM_CHANGED_CR4)
1772 {
1773 pVM->rem.s.fIgnoreCR3Load = true;
1774 pVM->rem.s.fIgnoreCpuMode = true;
1775 cpu_x86_update_cr4(&pVM->rem.s.Env, pCtx->cr4);
1776 pVM->rem.s.fIgnoreCpuMode = false;
1777 pVM->rem.s.fIgnoreCR3Load = false;
1778 }
1779
1780 if (fFlags & CPUM_CHANGED_CR0)
1781 {
1782 pVM->rem.s.fIgnoreCR3Load = true;
1783 pVM->rem.s.fIgnoreCpuMode = true;
1784 cpu_x86_update_cr0(&pVM->rem.s.Env, pCtx->cr0);
1785 pVM->rem.s.fIgnoreCpuMode = false;
1786 pVM->rem.s.fIgnoreCR3Load = false;
1787 }
1788
1789 if (fFlags & CPUM_CHANGED_CR3)
1790 {
1791 pVM->rem.s.fIgnoreCR3Load = true;
1792 cpu_x86_update_cr3(&pVM->rem.s.Env, pCtx->cr3);
1793 pVM->rem.s.fIgnoreCR3Load = false;
1794 }
1795
1796 if (fFlags & CPUM_CHANGED_GDTR)
1797 {
1798 pVM->rem.s.Env.gdt.base = pCtx->gdtr.pGdt;
1799 pVM->rem.s.Env.gdt.limit = pCtx->gdtr.cbGdt;
1800 }
1801
1802 if (fFlags & CPUM_CHANGED_IDTR)
1803 {
1804 pVM->rem.s.Env.idt.base = pCtx->idtr.pIdt;
1805 pVM->rem.s.Env.idt.limit = pCtx->idtr.cbIdt;
1806 }
1807
1808 if (fFlags & CPUM_CHANGED_SYSENTER_MSR)
1809 {
1810 pVM->rem.s.Env.sysenter_cs = pCtx->SysEnter.cs;
1811 pVM->rem.s.Env.sysenter_eip = pCtx->SysEnter.eip;
1812 pVM->rem.s.Env.sysenter_esp = pCtx->SysEnter.esp;
1813 }
1814
1815 if (fFlags & CPUM_CHANGED_LDTR)
1816 {
1817 if (fHiddenSelRegsValid)
1818 {
1819 pVM->rem.s.Env.ldt.selector = pCtx->ldtr;
1820 pVM->rem.s.Env.ldt.base = pCtx->ldtrHid.u64Base;
1821 pVM->rem.s.Env.ldt.limit = pCtx->ldtrHid.u32Limit;
1822 pVM->rem.s.Env.ldt.flags = (pCtx->ldtrHid.Attr.u << 8) & 0xFFFFFF;;
1823 }
1824 else
1825 sync_ldtr(&pVM->rem.s.Env, pCtx->ldtr);
1826 }
1827
1828 if (fFlags & CPUM_CHANGED_TR)
1829 {
1830 if (fHiddenSelRegsValid)
1831 {
1832 pVM->rem.s.Env.tr.selector = pCtx->tr;
1833 pVM->rem.s.Env.tr.base = pCtx->trHid.u64Base;
1834 pVM->rem.s.Env.tr.limit = pCtx->trHid.u32Limit;
1835 pVM->rem.s.Env.tr.flags = (pCtx->trHid.Attr.u << 8) & 0xFFFFFF;;
1836 }
1837 else
1838 sync_tr(&pVM->rem.s.Env, pCtx->tr);
1839
1840 /** @note do_interrupt will fault if the busy flag is still set.... */
1841 pVM->rem.s.Env.tr.flags &= ~DESC_TSS_BUSY_MASK;
1842 }
1843
1844 if (fFlags & CPUM_CHANGED_CPUID)
1845 {
1846 uint32_t u32Dummy;
1847
1848 /*
1849 * Get the CPUID features.
1850 */
1851 CPUMGetGuestCpuId(pVM, 1, &u32Dummy, &u32Dummy, &pVM->rem.s.Env.cpuid_ext_features, &pVM->rem.s.Env.cpuid_features);
1852 CPUMGetGuestCpuId(pVM, 0x80000001, &u32Dummy, &u32Dummy, &u32Dummy, &pVM->rem.s.Env.cpuid_ext2_features);
1853 }
1854 }
1855
1856 /*
1857 * Update selector registers.
1858 * This must be done *after* we've synced gdt, ldt and crX registers
1859 * since we're reading the GDT/LDT om sync_seg. This will happen with
1860 * saved state which takes a quick dip into rawmode for instance.
1861 */
1862 /*
1863 * Stack; Note first check this one as the CPL might have changed. The
1864 * wrong CPL can cause QEmu to raise an exception in sync_seg!!
1865 */
1866
1867 if (fHiddenSelRegsValid)
1868 {
1869 /* The hidden selector registers are valid in the CPU context. */
1870 /** @note QEmu saves the 2nd dword of the descriptor; we should convert the attribute word back! */
1871
1872 /* Set current CPL */
1873 cpu_x86_set_cpl(&pVM->rem.s.Env, CPUMGetGuestCPL(pVM, CPUMCTX2CORE(pCtx)));
1874
1875 cpu_x86_load_seg_cache(&pVM->rem.s.Env, R_CS, pCtx->cs, pCtx->csHid.u64Base, pCtx->csHid.u32Limit, (pCtx->csHid.Attr.u << 8) & 0xFFFFFF);
1876 cpu_x86_load_seg_cache(&pVM->rem.s.Env, R_SS, pCtx->ss, pCtx->ssHid.u64Base, pCtx->ssHid.u32Limit, (pCtx->ssHid.Attr.u << 8) & 0xFFFFFF);
1877 cpu_x86_load_seg_cache(&pVM->rem.s.Env, R_DS, pCtx->ds, pCtx->dsHid.u64Base, pCtx->dsHid.u32Limit, (pCtx->dsHid.Attr.u << 8) & 0xFFFFFF);
1878 cpu_x86_load_seg_cache(&pVM->rem.s.Env, R_ES, pCtx->es, pCtx->esHid.u64Base, pCtx->esHid.u32Limit, (pCtx->esHid.Attr.u << 8) & 0xFFFFFF);
1879 cpu_x86_load_seg_cache(&pVM->rem.s.Env, R_FS, pCtx->fs, pCtx->fsHid.u64Base, pCtx->fsHid.u32Limit, (pCtx->fsHid.Attr.u << 8) & 0xFFFFFF);
1880 cpu_x86_load_seg_cache(&pVM->rem.s.Env, R_GS, pCtx->gs, pCtx->gsHid.u64Base, pCtx->gsHid.u32Limit, (pCtx->gsHid.Attr.u << 8) & 0xFFFFFF);
1881 }
1882 else
1883 {
1884 /* In 'normal' raw mode we don't have access to the hidden selector registers. */
1885 if (pVM->rem.s.Env.segs[R_SS].selector != (uint16_t)pCtx->ss)
1886 {
1887 Log2(("REMR3State: SS changed from %04x to %04x!\n", pVM->rem.s.Env.segs[R_SS].selector, pCtx->ss));
1888
1889 cpu_x86_set_cpl(&pVM->rem.s.Env, CPUMGetGuestCPL(pVM, CPUMCTX2CORE(pCtx)));
1890 sync_seg(&pVM->rem.s.Env, R_SS, pCtx->ss);
1891#ifdef VBOX_WITH_STATISTICS
1892 if (pVM->rem.s.Env.segs[R_SS].newselector)
1893 {
1894 STAM_COUNTER_INC(&gStatSelOutOfSync[R_SS]);
1895 }
1896#endif
1897 }
1898 else
1899 pVM->rem.s.Env.segs[R_SS].newselector = 0;
1900
1901 if (pVM->rem.s.Env.segs[R_ES].selector != pCtx->es)
1902 {
1903 Log2(("REMR3State: ES changed from %04x to %04x!\n", pVM->rem.s.Env.segs[R_ES].selector, pCtx->es));
1904 sync_seg(&pVM->rem.s.Env, R_ES, pCtx->es);
1905#ifdef VBOX_WITH_STATISTICS
1906 if (pVM->rem.s.Env.segs[R_ES].newselector)
1907 {
1908 STAM_COUNTER_INC(&gStatSelOutOfSync[R_ES]);
1909 }
1910#endif
1911 }
1912 else
1913 pVM->rem.s.Env.segs[R_ES].newselector = 0;
1914
1915 if (pVM->rem.s.Env.segs[R_CS].selector != pCtx->cs)
1916 {
1917 Log2(("REMR3State: CS changed from %04x to %04x!\n", pVM->rem.s.Env.segs[R_CS].selector, pCtx->cs));
1918 sync_seg(&pVM->rem.s.Env, R_CS, pCtx->cs);
1919#ifdef VBOX_WITH_STATISTICS
1920 if (pVM->rem.s.Env.segs[R_CS].newselector)
1921 {
1922 STAM_COUNTER_INC(&gStatSelOutOfSync[R_CS]);
1923 }
1924#endif
1925 }
1926 else
1927 pVM->rem.s.Env.segs[R_CS].newselector = 0;
1928
1929 if (pVM->rem.s.Env.segs[R_DS].selector != pCtx->ds)
1930 {
1931 Log2(("REMR3State: DS changed from %04x to %04x!\n", pVM->rem.s.Env.segs[R_DS].selector, pCtx->ds));
1932 sync_seg(&pVM->rem.s.Env, R_DS, pCtx->ds);
1933#ifdef VBOX_WITH_STATISTICS
1934 if (pVM->rem.s.Env.segs[R_DS].newselector)
1935 {
1936 STAM_COUNTER_INC(&gStatSelOutOfSync[R_DS]);
1937 }
1938#endif
1939 }
1940 else
1941 pVM->rem.s.Env.segs[R_DS].newselector = 0;
1942
1943 /** @todo need to find a way to communicate potential GDT/LDT changes and thread switches. The selector might
1944 * be the same but not the base/limit. */
1945 if (pVM->rem.s.Env.segs[R_FS].selector != pCtx->fs)
1946 {
1947 Log2(("REMR3State: FS changed from %04x to %04x!\n", pVM->rem.s.Env.segs[R_FS].selector, pCtx->fs));
1948 sync_seg(&pVM->rem.s.Env, R_FS, pCtx->fs);
1949#ifdef VBOX_WITH_STATISTICS
1950 if (pVM->rem.s.Env.segs[R_FS].newselector)
1951 {
1952 STAM_COUNTER_INC(&gStatSelOutOfSync[R_FS]);
1953 }
1954#endif
1955 }
1956 else
1957 pVM->rem.s.Env.segs[R_FS].newselector = 0;
1958
1959 if (pVM->rem.s.Env.segs[R_GS].selector != pCtx->gs)
1960 {
1961 Log2(("REMR3State: GS changed from %04x to %04x!\n", pVM->rem.s.Env.segs[R_GS].selector, pCtx->gs));
1962 sync_seg(&pVM->rem.s.Env, R_GS, pCtx->gs);
1963#ifdef VBOX_WITH_STATISTICS
1964 if (pVM->rem.s.Env.segs[R_GS].newselector)
1965 {
1966 STAM_COUNTER_INC(&gStatSelOutOfSync[R_GS]);
1967 }
1968#endif
1969 }
1970 else
1971 pVM->rem.s.Env.segs[R_GS].newselector = 0;
1972 }
1973
1974 /*
1975 * Check for traps.
1976 */
1977 pVM->rem.s.Env.exception_index = -1; /** @todo this won't work :/ */
1978 TRPMEVENT enmType;
1979 uint8_t u8TrapNo;
1980 int rc = TRPMQueryTrap(pVM, &u8TrapNo, &enmType);
1981 if (VBOX_SUCCESS(rc))
1982 {
1983#ifdef DEBUG
1984 if (u8TrapNo == 0x80)
1985 {
1986 remR3DumpLnxSyscall(pVM);
1987 remR3DumpOBsdSyscall(pVM);
1988 }
1989#endif
1990
1991 pVM->rem.s.Env.exception_index = u8TrapNo;
1992 if (enmType != TRPM_SOFTWARE_INT)
1993 {
1994 pVM->rem.s.Env.exception_is_int = 0;
1995 pVM->rem.s.Env.exception_next_eip = pVM->rem.s.Env.eip;
1996 }
1997 else
1998 {
1999 /*
2000 * The there are two 1 byte opcodes and one 2 byte opcode for software interrupts.
2001 * We ASSUME that there are no prefixes and sets the default to 2 byte, and checks
2002 * for int03 and into.
2003 */
2004 pVM->rem.s.Env.exception_is_int = 1;
2005 pVM->rem.s.Env.exception_next_eip = pCtx->rip + 2;
2006 /* int 3 may be generated by one-byte 0xcc */
2007 if (u8TrapNo == 3)
2008 {
2009 if (read_byte(&pVM->rem.s.Env, pVM->rem.s.Env.segs[R_CS].base + pCtx->rip) == 0xcc)
2010 pVM->rem.s.Env.exception_next_eip = pCtx->rip + 1;
2011 }
2012 /* int 4 may be generated by one-byte 0xce */
2013 else if (u8TrapNo == 4)
2014 {
2015 if (read_byte(&pVM->rem.s.Env, pVM->rem.s.Env.segs[R_CS].base + pCtx->rip) == 0xce)
2016 pVM->rem.s.Env.exception_next_eip = pCtx->rip + 1;
2017 }
2018 }
2019
2020 /* get error code and cr2 if needed. */
2021 switch (u8TrapNo)
2022 {
2023 case 0x0e:
2024 pVM->rem.s.Env.cr[2] = TRPMGetFaultAddress(pVM);
2025 /* fallthru */
2026 case 0x0a: case 0x0b: case 0x0c: case 0x0d:
2027 pVM->rem.s.Env.error_code = TRPMGetErrorCode(pVM);
2028 break;
2029
2030 case 0x11: case 0x08:
2031 default:
2032 pVM->rem.s.Env.error_code = 0;
2033 break;
2034 }
2035
2036 /*
2037 * We can now reset the active trap since the recompiler is gonna have a go at it.
2038 */
2039 rc = TRPMResetTrap(pVM);
2040 AssertRC(rc);
2041 Log2(("REMR3State: trap=%02x errcd=%VGv cr2=%VGv nexteip=%VGv%s\n", pVM->rem.s.Env.exception_index, pVM->rem.s.Env.error_code,
2042 pVM->rem.s.Env.cr[2], pVM->rem.s.Env.exception_next_eip, pVM->rem.s.Env.exception_is_int ? " software" : ""));
2043 }
2044
2045 /*
2046 * Clear old interrupt request flags; Check for pending hardware interrupts.
2047 * (See @remark for why we don't check for other FFs.)
2048 */
2049 pVM->rem.s.Env.interrupt_request &= ~(CPU_INTERRUPT_HARD | CPU_INTERRUPT_EXIT | CPU_INTERRUPT_EXITTB | CPU_INTERRUPT_TIMER);
2050 if ( pVM->rem.s.u32PendingInterrupt != REM_NO_PENDING_IRQ
2051 || VM_FF_ISPENDING(pVM, VM_FF_INTERRUPT_APIC | VM_FF_INTERRUPT_PIC))
2052 pVM->rem.s.Env.interrupt_request |= CPU_INTERRUPT_HARD;
2053
2054 /*
2055 * We're now in REM mode.
2056 */
2057 pVM->rem.s.fInREM = true;
2058 pVM->rem.s.fInStateSync = false;
2059 pVM->rem.s.cCanExecuteRaw = 0;
2060 STAM_PROFILE_STOP(&pVM->rem.s.StatsState, a);
2061 Log2(("REMR3State: returns VINF_SUCCESS\n"));
2062 return VINF_SUCCESS;
2063}
2064
2065
2066/**
2067 * Syncs back changes in the REM state to the the VM state.
2068 *
2069 * This must be called after invoking REMR3Run().
2070 * Calling it several times in a row is not permitted.
2071 *
2072 * @returns VBox status code.
2073 *
2074 * @param pVM VM Handle.
2075 */
2076REMR3DECL(int) REMR3StateBack(PVM pVM)
2077{
2078 Log2(("REMR3StateBack:\n"));
2079 Assert(pVM->rem.s.fInREM);
2080 STAM_PROFILE_START(&pVM->rem.s.StatsStateBack, a);
2081 register PCPUMCTX pCtx = pVM->rem.s.pCtx;
2082 unsigned i;
2083
2084 /*
2085 * Copy back the registers.
2086 * This is done in the order they are declared in the CPUMCTX structure.
2087 */
2088
2089 /** @todo FOP */
2090 /** @todo FPUIP */
2091 /** @todo CS */
2092 /** @todo FPUDP */
2093 /** @todo DS */
2094 /** @todo Fix MXCSR support in QEMU so we don't overwrite MXCSR with 0 when we shouldn't! */
2095 pCtx->fpu.MXCSR = 0;
2096 pCtx->fpu.MXCSR_MASK = 0;
2097
2098 /** @todo check if FPU/XMM was actually used in the recompiler */
2099 restore_raw_fp_state(&pVM->rem.s.Env, (uint8_t *)&pCtx->fpu);
2100//// dprintf2(("FPU state CW=%04X TT=%04X SW=%04X (%04X)\n", env->fpuc, env->fpstt, env->fpus, pVMCtx->fpu.FSW));
2101
2102#ifdef TARGET_X86_64
2103 /* Note that the high dwords of 64 bits registers are undefined in 32 bits mode and are undefined after a mode change. */
2104 pCtx->rdi = pVM->rem.s.Env.regs[R_EDI];
2105 pCtx->rsi = pVM->rem.s.Env.regs[R_ESI];
2106 pCtx->rbp = pVM->rem.s.Env.regs[R_EBP];
2107 pCtx->rax = pVM->rem.s.Env.regs[R_EAX];
2108 pCtx->rbx = pVM->rem.s.Env.regs[R_EBX];
2109 pCtx->rdx = pVM->rem.s.Env.regs[R_EDX];
2110 pCtx->rcx = pVM->rem.s.Env.regs[R_ECX];
2111 pCtx->r8 = pVM->rem.s.Env.regs[8];
2112 pCtx->r9 = pVM->rem.s.Env.regs[9];
2113 pCtx->r10 = pVM->rem.s.Env.regs[10];
2114 pCtx->r11 = pVM->rem.s.Env.regs[11];
2115 pCtx->r12 = pVM->rem.s.Env.regs[12];
2116 pCtx->r13 = pVM->rem.s.Env.regs[13];
2117 pCtx->r14 = pVM->rem.s.Env.regs[14];
2118 pCtx->r15 = pVM->rem.s.Env.regs[15];
2119
2120 pCtx->rsp = pVM->rem.s.Env.regs[R_ESP];
2121
2122#else
2123 pCtx->edi = pVM->rem.s.Env.regs[R_EDI];
2124 pCtx->esi = pVM->rem.s.Env.regs[R_ESI];
2125 pCtx->ebp = pVM->rem.s.Env.regs[R_EBP];
2126 pCtx->eax = pVM->rem.s.Env.regs[R_EAX];
2127 pCtx->ebx = pVM->rem.s.Env.regs[R_EBX];
2128 pCtx->edx = pVM->rem.s.Env.regs[R_EDX];
2129 pCtx->ecx = pVM->rem.s.Env.regs[R_ECX];
2130
2131 pCtx->esp = pVM->rem.s.Env.regs[R_ESP];
2132#endif
2133
2134 pCtx->ss = pVM->rem.s.Env.segs[R_SS].selector;
2135
2136#ifdef VBOX_WITH_STATISTICS
2137 if (pVM->rem.s.Env.segs[R_SS].newselector)
2138 {
2139 STAM_COUNTER_INC(&gStatSelOutOfSyncStateBack[R_SS]);
2140 }
2141 if (pVM->rem.s.Env.segs[R_GS].newselector)
2142 {
2143 STAM_COUNTER_INC(&gStatSelOutOfSyncStateBack[R_GS]);
2144 }
2145 if (pVM->rem.s.Env.segs[R_FS].newselector)
2146 {
2147 STAM_COUNTER_INC(&gStatSelOutOfSyncStateBack[R_FS]);
2148 }
2149 if (pVM->rem.s.Env.segs[R_ES].newselector)
2150 {
2151 STAM_COUNTER_INC(&gStatSelOutOfSyncStateBack[R_ES]);
2152 }
2153 if (pVM->rem.s.Env.segs[R_DS].newselector)
2154 {
2155 STAM_COUNTER_INC(&gStatSelOutOfSyncStateBack[R_DS]);
2156 }
2157 if (pVM->rem.s.Env.segs[R_CS].newselector)
2158 {
2159 STAM_COUNTER_INC(&gStatSelOutOfSyncStateBack[R_CS]);
2160 }
2161#endif
2162 pCtx->gs = pVM->rem.s.Env.segs[R_GS].selector;
2163 pCtx->fs = pVM->rem.s.Env.segs[R_FS].selector;
2164 pCtx->es = pVM->rem.s.Env.segs[R_ES].selector;
2165 pCtx->ds = pVM->rem.s.Env.segs[R_DS].selector;
2166 pCtx->cs = pVM->rem.s.Env.segs[R_CS].selector;
2167
2168#ifdef TARGET_X86_64
2169 pCtx->rip = pVM->rem.s.Env.eip;
2170 pCtx->rflags.u64 = pVM->rem.s.Env.eflags;
2171#else
2172 pCtx->eip = pVM->rem.s.Env.eip;
2173 pCtx->eflags.u32 = pVM->rem.s.Env.eflags;
2174#endif
2175
2176 pCtx->cr0 = pVM->rem.s.Env.cr[0];
2177 pCtx->cr2 = pVM->rem.s.Env.cr[2];
2178 pCtx->cr3 = pVM->rem.s.Env.cr[3];
2179 pCtx->cr4 = pVM->rem.s.Env.cr[4];
2180
2181 for (i=0;i<8;i++)
2182 pCtx->dr[i] = pVM->rem.s.Env.dr[i];
2183
2184 pCtx->gdtr.cbGdt = pVM->rem.s.Env.gdt.limit;
2185 if (pCtx->gdtr.pGdt != pVM->rem.s.Env.gdt.base)
2186 {
2187 pCtx->gdtr.pGdt = pVM->rem.s.Env.gdt.base;
2188 STAM_COUNTER_INC(&gStatREMGDTChange);
2189 VM_FF_SET(pVM, VM_FF_SELM_SYNC_GDT);
2190 }
2191
2192 pCtx->idtr.cbIdt = pVM->rem.s.Env.idt.limit;
2193 if (pCtx->idtr.pIdt != pVM->rem.s.Env.idt.base)
2194 {
2195 pCtx->idtr.pIdt = pVM->rem.s.Env.idt.base;
2196 STAM_COUNTER_INC(&gStatREMIDTChange);
2197 VM_FF_SET(pVM, VM_FF_TRPM_SYNC_IDT);
2198 }
2199
2200 if (pCtx->ldtr != pVM->rem.s.Env.ldt.selector)
2201 {
2202 pCtx->ldtr = pVM->rem.s.Env.ldt.selector;
2203 STAM_COUNTER_INC(&gStatREMLDTRChange);
2204 VM_FF_SET(pVM, VM_FF_SELM_SYNC_LDT);
2205 }
2206 if (pCtx->tr != pVM->rem.s.Env.tr.selector)
2207 {
2208 pCtx->tr = pVM->rem.s.Env.tr.selector;
2209 STAM_COUNTER_INC(&gStatREMTRChange);
2210 VM_FF_SET(pVM, VM_FF_SELM_SYNC_TSS);
2211 }
2212
2213 /** @todo These values could still be out of sync! */
2214 pCtx->csHid.u64Base = pVM->rem.s.Env.segs[R_CS].base;
2215 pCtx->csHid.u32Limit = pVM->rem.s.Env.segs[R_CS].limit;
2216 /** @note QEmu saves the 2nd dword of the descriptor; we should store the attribute word only! */
2217 pCtx->csHid.Attr.u = (pVM->rem.s.Env.segs[R_CS].flags >> 8) & 0xF0FF;
2218
2219 pCtx->dsHid.u64Base = pVM->rem.s.Env.segs[R_DS].base;
2220 pCtx->dsHid.u32Limit = pVM->rem.s.Env.segs[R_DS].limit;
2221 pCtx->dsHid.Attr.u = (pVM->rem.s.Env.segs[R_DS].flags >> 8) & 0xF0FF;
2222
2223 pCtx->esHid.u64Base = pVM->rem.s.Env.segs[R_ES].base;
2224 pCtx->esHid.u32Limit = pVM->rem.s.Env.segs[R_ES].limit;
2225 pCtx->esHid.Attr.u = (pVM->rem.s.Env.segs[R_ES].flags >> 8) & 0xF0FF;
2226
2227 pCtx->fsHid.u64Base = pVM->rem.s.Env.segs[R_FS].base;
2228 pCtx->fsHid.u32Limit = pVM->rem.s.Env.segs[R_FS].limit;
2229 pCtx->fsHid.Attr.u = (pVM->rem.s.Env.segs[R_FS].flags >> 8) & 0xF0FF;
2230
2231 pCtx->gsHid.u64Base = pVM->rem.s.Env.segs[R_GS].base;
2232 pCtx->gsHid.u32Limit = pVM->rem.s.Env.segs[R_GS].limit;
2233 pCtx->gsHid.Attr.u = (pVM->rem.s.Env.segs[R_GS].flags >> 8) & 0xF0FF;
2234
2235 pCtx->ssHid.u64Base = pVM->rem.s.Env.segs[R_SS].base;
2236 pCtx->ssHid.u32Limit = pVM->rem.s.Env.segs[R_SS].limit;
2237 pCtx->ssHid.Attr.u = (pVM->rem.s.Env.segs[R_SS].flags >> 8) & 0xF0FF;
2238
2239 pCtx->ldtrHid.u64Base = pVM->rem.s.Env.ldt.base;
2240 pCtx->ldtrHid.u32Limit = pVM->rem.s.Env.ldt.limit;
2241 pCtx->ldtrHid.Attr.u = (pVM->rem.s.Env.ldt.flags >> 8) & 0xF0FF;
2242
2243 pCtx->trHid.u64Base = pVM->rem.s.Env.tr.base;
2244 pCtx->trHid.u32Limit = pVM->rem.s.Env.tr.limit;
2245 pCtx->trHid.Attr.u = (pVM->rem.s.Env.tr.flags >> 8) & 0xF0FF;
2246
2247 /* Sysenter MSR */
2248 pCtx->SysEnter.cs = pVM->rem.s.Env.sysenter_cs;
2249 pCtx->SysEnter.eip = pVM->rem.s.Env.sysenter_eip;
2250 pCtx->SysEnter.esp = pVM->rem.s.Env.sysenter_esp;
2251
2252 /* System MSRs. */
2253 pCtx->msrEFER = pVM->rem.s.Env.efer;
2254 pCtx->msrSTAR = pVM->rem.s.Env.star;
2255 pCtx->msrPAT = pVM->rem.s.Env.pat;
2256#ifdef TARGET_X86_64
2257 pCtx->msrLSTAR = pVM->rem.s.Env.lstar;
2258 pCtx->msrCSTAR = pVM->rem.s.Env.cstar;
2259 pCtx->msrSFMASK = pVM->rem.s.Env.fmask;
2260 pCtx->msrKERNELGSBASE = pVM->rem.s.Env.kernelgsbase;
2261#endif
2262
2263 remR3TrapClear(pVM);
2264
2265 /*
2266 * Check for traps.
2267 */
2268 if ( pVM->rem.s.Env.exception_index >= 0
2269 && pVM->rem.s.Env.exception_index < 256)
2270 {
2271 Log(("REMR3StateBack: Pending trap %x %d\n", pVM->rem.s.Env.exception_index, pVM->rem.s.Env.exception_is_int));
2272 int rc = TRPMAssertTrap(pVM, pVM->rem.s.Env.exception_index, (pVM->rem.s.Env.exception_is_int) ? TRPM_SOFTWARE_INT : TRPM_HARDWARE_INT);
2273 AssertRC(rc);
2274 switch (pVM->rem.s.Env.exception_index)
2275 {
2276 case 0x0e:
2277 TRPMSetFaultAddress(pVM, pCtx->cr2);
2278 /* fallthru */
2279 case 0x0a: case 0x0b: case 0x0c: case 0x0d:
2280 case 0x11: case 0x08: /* 0 */
2281 TRPMSetErrorCode(pVM, pVM->rem.s.Env.error_code);
2282 break;
2283 }
2284
2285 }
2286
2287 /*
2288 * We're not longer in REM mode.
2289 */
2290 pVM->rem.s.fInREM = false;
2291 STAM_PROFILE_STOP(&pVM->rem.s.StatsStateBack, a);
2292 Log2(("REMR3StateBack: returns VINF_SUCCESS\n"));
2293 return VINF_SUCCESS;
2294}
2295
2296
2297/**
2298 * This is called by the disassembler when it wants to update the cpu state
2299 * before for instance doing a register dump.
2300 */
2301static void remR3StateUpdate(PVM pVM)
2302{
2303 Assert(pVM->rem.s.fInREM);
2304 register PCPUMCTX pCtx = pVM->rem.s.pCtx;
2305 unsigned i;
2306
2307 /*
2308 * Copy back the registers.
2309 * This is done in the order they are declared in the CPUMCTX structure.
2310 */
2311
2312 /** @todo FOP */
2313 /** @todo FPUIP */
2314 /** @todo CS */
2315 /** @todo FPUDP */
2316 /** @todo DS */
2317 /** @todo Fix MXCSR support in QEMU so we don't overwrite MXCSR with 0 when we shouldn't! */
2318 pCtx->fpu.MXCSR = 0;
2319 pCtx->fpu.MXCSR_MASK = 0;
2320
2321 /** @todo check if FPU/XMM was actually used in the recompiler */
2322 restore_raw_fp_state(&pVM->rem.s.Env, (uint8_t *)&pCtx->fpu);
2323//// dprintf2(("FPU state CW=%04X TT=%04X SW=%04X (%04X)\n", env->fpuc, env->fpstt, env->fpus, pVMCtx->fpu.FSW));
2324
2325#ifdef TARGET_X86_64
2326 pCtx->rdi = pVM->rem.s.Env.regs[R_EDI];
2327 pCtx->rsi = pVM->rem.s.Env.regs[R_ESI];
2328 pCtx->rbp = pVM->rem.s.Env.regs[R_EBP];
2329 pCtx->rax = pVM->rem.s.Env.regs[R_EAX];
2330 pCtx->rbx = pVM->rem.s.Env.regs[R_EBX];
2331 pCtx->rdx = pVM->rem.s.Env.regs[R_EDX];
2332 pCtx->rcx = pVM->rem.s.Env.regs[R_ECX];
2333 pCtx->r8 = pVM->rem.s.Env.regs[8];
2334 pCtx->r9 = pVM->rem.s.Env.regs[9];
2335 pCtx->r10 = pVM->rem.s.Env.regs[10];
2336 pCtx->r11 = pVM->rem.s.Env.regs[11];
2337 pCtx->r12 = pVM->rem.s.Env.regs[12];
2338 pCtx->r13 = pVM->rem.s.Env.regs[13];
2339 pCtx->r14 = pVM->rem.s.Env.regs[14];
2340 pCtx->r15 = pVM->rem.s.Env.regs[15];
2341
2342 pCtx->rsp = pVM->rem.s.Env.regs[R_ESP];
2343#else
2344 pCtx->edi = pVM->rem.s.Env.regs[R_EDI];
2345 pCtx->esi = pVM->rem.s.Env.regs[R_ESI];
2346 pCtx->ebp = pVM->rem.s.Env.regs[R_EBP];
2347 pCtx->eax = pVM->rem.s.Env.regs[R_EAX];
2348 pCtx->ebx = pVM->rem.s.Env.regs[R_EBX];
2349 pCtx->edx = pVM->rem.s.Env.regs[R_EDX];
2350 pCtx->ecx = pVM->rem.s.Env.regs[R_ECX];
2351
2352 pCtx->esp = pVM->rem.s.Env.regs[R_ESP];
2353#endif
2354
2355 pCtx->ss = pVM->rem.s.Env.segs[R_SS].selector;
2356
2357 pCtx->gs = pVM->rem.s.Env.segs[R_GS].selector;
2358 pCtx->fs = pVM->rem.s.Env.segs[R_FS].selector;
2359 pCtx->es = pVM->rem.s.Env.segs[R_ES].selector;
2360 pCtx->ds = pVM->rem.s.Env.segs[R_DS].selector;
2361 pCtx->cs = pVM->rem.s.Env.segs[R_CS].selector;
2362
2363#ifdef TARGET_X86_64
2364 pCtx->rip = pVM->rem.s.Env.eip;
2365 pCtx->rflags.u64 = pVM->rem.s.Env.eflags;
2366#else
2367 pCtx->eip = pVM->rem.s.Env.eip;
2368 pCtx->eflags.u32 = pVM->rem.s.Env.eflags;
2369#endif
2370
2371 pCtx->cr0 = pVM->rem.s.Env.cr[0];
2372 pCtx->cr2 = pVM->rem.s.Env.cr[2];
2373 pCtx->cr3 = pVM->rem.s.Env.cr[3];
2374 pCtx->cr4 = pVM->rem.s.Env.cr[4];
2375
2376 for (i=0;i<8;i++)
2377 pCtx->dr[i] = pVM->rem.s.Env.dr[i];
2378
2379 pCtx->gdtr.cbGdt = pVM->rem.s.Env.gdt.limit;
2380 if (pCtx->gdtr.pGdt != (uint32_t)pVM->rem.s.Env.gdt.base)
2381 {
2382 pCtx->gdtr.pGdt = (uint32_t)pVM->rem.s.Env.gdt.base;
2383 STAM_COUNTER_INC(&gStatREMGDTChange);
2384 VM_FF_SET(pVM, VM_FF_SELM_SYNC_GDT);
2385 }
2386
2387 pCtx->idtr.cbIdt = pVM->rem.s.Env.idt.limit;
2388 if (pCtx->idtr.pIdt != (uint32_t)pVM->rem.s.Env.idt.base)
2389 {
2390 pCtx->idtr.pIdt = (uint32_t)pVM->rem.s.Env.idt.base;
2391 STAM_COUNTER_INC(&gStatREMIDTChange);
2392 VM_FF_SET(pVM, VM_FF_TRPM_SYNC_IDT);
2393 }
2394
2395 if (pCtx->ldtr != pVM->rem.s.Env.ldt.selector)
2396 {
2397 pCtx->ldtr = pVM->rem.s.Env.ldt.selector;
2398 STAM_COUNTER_INC(&gStatREMLDTRChange);
2399 VM_FF_SET(pVM, VM_FF_SELM_SYNC_LDT);
2400 }
2401 if (pCtx->tr != pVM->rem.s.Env.tr.selector)
2402 {
2403 pCtx->tr = pVM->rem.s.Env.tr.selector;
2404 STAM_COUNTER_INC(&gStatREMTRChange);
2405 VM_FF_SET(pVM, VM_FF_SELM_SYNC_TSS);
2406 }
2407
2408 /** @todo These values could still be out of sync! */
2409 pCtx->csHid.u64Base = pVM->rem.s.Env.segs[R_CS].base;
2410 pCtx->csHid.u32Limit = pVM->rem.s.Env.segs[R_CS].limit;
2411 /** @note QEmu saves the 2nd dword of the descriptor; we should store the attribute word only! */
2412 pCtx->csHid.Attr.u = (pVM->rem.s.Env.segs[R_CS].flags >> 8) & 0xFFFF;
2413
2414 pCtx->dsHid.u64Base = pVM->rem.s.Env.segs[R_DS].base;
2415 pCtx->dsHid.u32Limit = pVM->rem.s.Env.segs[R_DS].limit;
2416 pCtx->dsHid.Attr.u = (pVM->rem.s.Env.segs[R_DS].flags >> 8) & 0xFFFF;
2417
2418 pCtx->esHid.u64Base = pVM->rem.s.Env.segs[R_ES].base;
2419 pCtx->esHid.u32Limit = pVM->rem.s.Env.segs[R_ES].limit;
2420 pCtx->esHid.Attr.u = (pVM->rem.s.Env.segs[R_ES].flags >> 8) & 0xFFFF;
2421
2422 pCtx->fsHid.u64Base = pVM->rem.s.Env.segs[R_FS].base;
2423 pCtx->fsHid.u32Limit = pVM->rem.s.Env.segs[R_FS].limit;
2424 pCtx->fsHid.Attr.u = (pVM->rem.s.Env.segs[R_FS].flags >> 8) & 0xFFFF;
2425
2426 pCtx->gsHid.u64Base = pVM->rem.s.Env.segs[R_GS].base;
2427 pCtx->gsHid.u32Limit = pVM->rem.s.Env.segs[R_GS].limit;
2428 pCtx->gsHid.Attr.u = (pVM->rem.s.Env.segs[R_GS].flags >> 8) & 0xFFFF;
2429
2430 pCtx->ssHid.u64Base = pVM->rem.s.Env.segs[R_SS].base;
2431 pCtx->ssHid.u32Limit = pVM->rem.s.Env.segs[R_SS].limit;
2432 pCtx->ssHid.Attr.u = (pVM->rem.s.Env.segs[R_SS].flags >> 8) & 0xFFFF;
2433
2434 pCtx->ldtrHid.u64Base = pVM->rem.s.Env.ldt.base;
2435 pCtx->ldtrHid.u32Limit = pVM->rem.s.Env.ldt.limit;
2436 pCtx->ldtrHid.Attr.u = (pVM->rem.s.Env.ldt.flags >> 8) & 0xFFFF;
2437
2438 pCtx->trHid.u64Base = pVM->rem.s.Env.tr.base;
2439 pCtx->trHid.u32Limit = pVM->rem.s.Env.tr.limit;
2440 pCtx->trHid.Attr.u = (pVM->rem.s.Env.tr.flags >> 8) & 0xFFFF;
2441
2442 /* Sysenter MSR */
2443 pCtx->SysEnter.cs = pVM->rem.s.Env.sysenter_cs;
2444 pCtx->SysEnter.eip = pVM->rem.s.Env.sysenter_eip;
2445 pCtx->SysEnter.esp = pVM->rem.s.Env.sysenter_esp;
2446
2447 /* System MSRs. */
2448 pCtx->msrEFER = pVM->rem.s.Env.efer;
2449 pCtx->msrSTAR = pVM->rem.s.Env.star;
2450 pCtx->msrPAT = pVM->rem.s.Env.pat;
2451#ifdef TARGET_X86_64
2452 pCtx->msrLSTAR = pVM->rem.s.Env.lstar;
2453 pCtx->msrCSTAR = pVM->rem.s.Env.cstar;
2454 pCtx->msrSFMASK = pVM->rem.s.Env.fmask;
2455 pCtx->msrKERNELGSBASE = pVM->rem.s.Env.kernelgsbase;
2456#endif
2457
2458}
2459
2460
2461/**
2462 * Update the VMM state information if we're currently in REM.
2463 *
2464 * This method is used by the DBGF and PDMDevice when there is any uncertainty of whether
2465 * we're currently executing in REM and the VMM state is invalid. This method will of
2466 * course check that we're executing in REM before syncing any data over to the VMM.
2467 *
2468 * @param pVM The VM handle.
2469 */
2470REMR3DECL(void) REMR3StateUpdate(PVM pVM)
2471{
2472 if (pVM->rem.s.fInREM)
2473 remR3StateUpdate(pVM);
2474}
2475
2476
2477#undef LOG_GROUP
2478#define LOG_GROUP LOG_GROUP_REM
2479
2480
2481/**
2482 * Notify the recompiler about Address Gate 20 state change.
2483 *
2484 * This notification is required since A20 gate changes are
2485 * initialized from a device driver and the VM might just as
2486 * well be in REM mode as in RAW mode.
2487 *
2488 * @param pVM VM handle.
2489 * @param fEnable True if the gate should be enabled.
2490 * False if the gate should be disabled.
2491 */
2492REMR3DECL(void) REMR3A20Set(PVM pVM, bool fEnable)
2493{
2494 LogFlow(("REMR3A20Set: fEnable=%d\n", fEnable));
2495 VM_ASSERT_EMT(pVM);
2496
2497 bool fSaved = pVM->rem.s.fIgnoreAll; /* just in case. */
2498 pVM->rem.s.fIgnoreAll = fSaved || !pVM->rem.s.fInREM;
2499
2500 cpu_x86_set_a20(&pVM->rem.s.Env, fEnable);
2501
2502 pVM->rem.s.fIgnoreAll = fSaved;
2503}
2504
2505
2506/**
2507 * Replays the invalidated recorded pages.
2508 * Called in response to VERR_REM_FLUSHED_PAGES_OVERFLOW from the RAW execution loop.
2509 *
2510 * @param pVM VM handle.
2511 */
2512REMR3DECL(void) REMR3ReplayInvalidatedPages(PVM pVM)
2513{
2514 VM_ASSERT_EMT(pVM);
2515
2516 /*
2517 * Sync the required registers.
2518 */
2519 pVM->rem.s.Env.cr[0] = pVM->rem.s.pCtx->cr0;
2520 pVM->rem.s.Env.cr[2] = pVM->rem.s.pCtx->cr2;
2521 pVM->rem.s.Env.cr[3] = pVM->rem.s.pCtx->cr3;
2522 pVM->rem.s.Env.cr[4] = pVM->rem.s.pCtx->cr4;
2523
2524 /*
2525 * Replay the flushes.
2526 */
2527 pVM->rem.s.fIgnoreInvlPg = true;
2528 RTUINT i;
2529 for (i = 0; i < pVM->rem.s.cInvalidatedPages; i++)
2530 {
2531 Log2(("REMR3ReplayInvalidatedPages: invlpg %VGv\n", pVM->rem.s.aGCPtrInvalidatedPages[i]));
2532 tlb_flush_page(&pVM->rem.s.Env, pVM->rem.s.aGCPtrInvalidatedPages[i]);
2533 }
2534 pVM->rem.s.fIgnoreInvlPg = false;
2535 pVM->rem.s.cInvalidatedPages = 0;
2536}
2537
2538
2539/**
2540 * Replays the handler notification changes
2541 * Called in response to VM_FF_REM_HANDLER_NOTIFY from the RAW execution loop.
2542 *
2543 * @param pVM VM handle.
2544 */
2545REMR3DECL(void) REMR3ReplayHandlerNotifications(PVM pVM)
2546{
2547 LogFlow(("REMR3ReplayInvalidatedPages:\n"));
2548 VM_ASSERT_EMT(pVM);
2549
2550 /*
2551 * Replay the flushes.
2552 */
2553 RTUINT i;
2554 const RTUINT c = pVM->rem.s.cHandlerNotifications;
2555 pVM->rem.s.cHandlerNotifications = 0;
2556 for (i = 0; i < c; i++)
2557 {
2558 PREMHANDLERNOTIFICATION pRec = &pVM->rem.s.aHandlerNotifications[i];
2559 switch (pRec->enmKind)
2560 {
2561 case REMHANDLERNOTIFICATIONKIND_PHYSICAL_REGISTER:
2562 REMR3NotifyHandlerPhysicalRegister(pVM,
2563 pRec->u.PhysicalRegister.enmType,
2564 pRec->u.PhysicalRegister.GCPhys,
2565 pRec->u.PhysicalRegister.cb,
2566 pRec->u.PhysicalRegister.fHasHCHandler);
2567 break;
2568
2569 case REMHANDLERNOTIFICATIONKIND_PHYSICAL_DEREGISTER:
2570 REMR3NotifyHandlerPhysicalDeregister(pVM,
2571 pRec->u.PhysicalDeregister.enmType,
2572 pRec->u.PhysicalDeregister.GCPhys,
2573 pRec->u.PhysicalDeregister.cb,
2574 pRec->u.PhysicalDeregister.fHasHCHandler,
2575 pRec->u.PhysicalDeregister.fRestoreAsRAM);
2576 break;
2577
2578 case REMHANDLERNOTIFICATIONKIND_PHYSICAL_MODIFY:
2579 REMR3NotifyHandlerPhysicalModify(pVM,
2580 pRec->u.PhysicalModify.enmType,
2581 pRec->u.PhysicalModify.GCPhysOld,
2582 pRec->u.PhysicalModify.GCPhysNew,
2583 pRec->u.PhysicalModify.cb,
2584 pRec->u.PhysicalModify.fHasHCHandler,
2585 pRec->u.PhysicalModify.fRestoreAsRAM);
2586 break;
2587
2588 default:
2589 AssertReleaseMsgFailed(("enmKind=%d\n", pRec->enmKind));
2590 break;
2591 }
2592 }
2593 VM_FF_CLEAR(pVM, VM_FF_REM_HANDLER_NOTIFY);
2594}
2595
2596
2597/**
2598 * Notify REM about changed code page.
2599 *
2600 * @returns VBox status code.
2601 * @param pVM VM handle.
2602 * @param pvCodePage Code page address
2603 */
2604REMR3DECL(int) REMR3NotifyCodePageChanged(PVM pVM, RTGCPTR pvCodePage)
2605{
2606#ifdef VBOX_REM_PROTECT_PAGES_FROM_SMC
2607 int rc;
2608 RTGCPHYS PhysGC;
2609 uint64_t flags;
2610
2611 VM_ASSERT_EMT(pVM);
2612
2613 /*
2614 * Get the physical page address.
2615 */
2616 rc = PGMGstGetPage(pVM, pvCodePage, &flags, &PhysGC);
2617 if (rc == VINF_SUCCESS)
2618 {
2619 /*
2620 * Sync the required registers and flush the whole page.
2621 * (Easier to do the whole page than notifying it about each physical
2622 * byte that was changed.
2623 */
2624 pVM->rem.s.Env.cr[0] = pVM->rem.s.pCtx->cr0;
2625 pVM->rem.s.Env.cr[2] = pVM->rem.s.pCtx->cr2;
2626 pVM->rem.s.Env.cr[3] = pVM->rem.s.pCtx->cr3;
2627 pVM->rem.s.Env.cr[4] = pVM->rem.s.pCtx->cr4;
2628
2629 tb_invalidate_phys_page_range(PhysGC, PhysGC + PAGE_SIZE - 1, 0);
2630 }
2631#endif
2632 return VINF_SUCCESS;
2633}
2634
2635
2636/**
2637 * Notification about a successful MMR3PhysRegister() call.
2638 *
2639 * @param pVM VM handle.
2640 * @param GCPhys The physical address the RAM.
2641 * @param cb Size of the memory.
2642 * @param fFlags Flags of the MM_RAM_FLAGS_* defines.
2643 */
2644REMR3DECL(void) REMR3NotifyPhysRamRegister(PVM pVM, RTGCPHYS GCPhys, RTUINT cb, unsigned fFlags)
2645{
2646 Log(("REMR3NotifyPhysRamRegister: GCPhys=%VGp cb=%d fFlags=%d\n", GCPhys, cb, fFlags));
2647 VM_ASSERT_EMT(pVM);
2648
2649 /*
2650 * Validate input - we trust the caller.
2651 */
2652 Assert(RT_ALIGN_T(GCPhys, PAGE_SIZE, RTGCPHYS) == GCPhys);
2653 Assert(cb);
2654 Assert(RT_ALIGN_Z(cb, PAGE_SIZE) == cb);
2655
2656 /*
2657 * Base ram?
2658 */
2659 if (!GCPhys)
2660 {
2661 phys_ram_size = cb;
2662 phys_ram_dirty_size = cb >> PAGE_SHIFT;
2663#ifndef VBOX_STRICT
2664 phys_ram_dirty = MMR3HeapAlloc(pVM, MM_TAG_REM, phys_ram_dirty_size);
2665 AssertReleaseMsg(phys_ram_dirty, ("failed to allocate %d bytes of dirty bytes\n", phys_ram_dirty_size));
2666#else /* VBOX_STRICT: allocate a full map and make the out of bounds pages invalid. */
2667 phys_ram_dirty = RTMemPageAlloc(_4G >> PAGE_SHIFT);
2668 AssertReleaseMsg(phys_ram_dirty, ("failed to allocate %d bytes of dirty bytes\n", _4G >> PAGE_SHIFT));
2669 uint32_t cbBitmap = RT_ALIGN_32(phys_ram_dirty_size, PAGE_SIZE);
2670 int rc = RTMemProtect(phys_ram_dirty + cbBitmap, (_4G >> PAGE_SHIFT) - cbBitmap, RTMEM_PROT_NONE);
2671 AssertRC(rc);
2672 phys_ram_dirty += cbBitmap - phys_ram_dirty_size;
2673#endif
2674 memset(phys_ram_dirty, 0xff, phys_ram_dirty_size);
2675 }
2676
2677 /*
2678 * Register the ram.
2679 */
2680 Assert(!pVM->rem.s.fIgnoreAll);
2681 pVM->rem.s.fIgnoreAll = true;
2682
2683#ifdef VBOX_WITH_NEW_PHYS_CODE
2684 if (fFlags & MM_RAM_FLAGS_RESERVED)
2685 cpu_register_physical_memory(GCPhys, cb, IO_MEM_UNASSIGNED);
2686 else
2687 cpu_register_physical_memory(GCPhys, cb, GCPhys);
2688#else
2689 if (!GCPhys)
2690 cpu_register_physical_memory(GCPhys, cb, GCPhys | IO_MEM_RAM_MISSING);
2691 else
2692 {
2693 if (fFlags & MM_RAM_FLAGS_RESERVED)
2694 cpu_register_physical_memory(GCPhys, cb, IO_MEM_UNASSIGNED);
2695 else
2696 cpu_register_physical_memory(GCPhys, cb, GCPhys);
2697 }
2698#endif
2699 Assert(pVM->rem.s.fIgnoreAll);
2700 pVM->rem.s.fIgnoreAll = false;
2701}
2702
2703#ifndef VBOX_WITH_NEW_PHYS_CODE
2704
2705/**
2706 * Notification about a successful PGMR3PhysRegisterChunk() call.
2707 *
2708 * @param pVM VM handle.
2709 * @param GCPhys The physical address the RAM.
2710 * @param cb Size of the memory.
2711 * @param pvRam The HC address of the RAM.
2712 * @param fFlags Flags of the MM_RAM_FLAGS_* defines.
2713 */
2714REMR3DECL(void) REMR3NotifyPhysRamChunkRegister(PVM pVM, RTGCPHYS GCPhys, RTUINT cb, RTHCUINTPTR pvRam, unsigned fFlags)
2715{
2716 Log(("REMR3NotifyPhysRamChunkRegister: GCPhys=%VGp cb=%d pvRam=%p fFlags=%d\n", GCPhys, cb, pvRam, fFlags));
2717 VM_ASSERT_EMT(pVM);
2718
2719 /*
2720 * Validate input - we trust the caller.
2721 */
2722 Assert(pvRam);
2723 Assert(RT_ALIGN(pvRam, PAGE_SIZE) == pvRam);
2724 Assert(RT_ALIGN_T(GCPhys, PAGE_SIZE, RTGCPHYS) == GCPhys);
2725 Assert(cb == PGM_DYNAMIC_CHUNK_SIZE);
2726 Assert(fFlags == 0 /* normal RAM */);
2727 Assert(!pVM->rem.s.fIgnoreAll);
2728 pVM->rem.s.fIgnoreAll = true;
2729
2730 cpu_register_physical_memory(GCPhys, cb, GCPhys);
2731
2732 Assert(pVM->rem.s.fIgnoreAll);
2733 pVM->rem.s.fIgnoreAll = false;
2734}
2735
2736
2737/**
2738 * Grows dynamically allocated guest RAM.
2739 * Will raise a fatal error if the operation fails.
2740 *
2741 * @param physaddr The physical address.
2742 */
2743void remR3GrowDynRange(unsigned long physaddr)
2744{
2745 int rc;
2746 PVM pVM = cpu_single_env->pVM;
2747
2748 LogFlow(("remR3GrowDynRange %VGp\n", physaddr));
2749 const RTGCPHYS GCPhys = physaddr;
2750 rc = PGM3PhysGrowRange(pVM, &GCPhys);
2751 if (VBOX_SUCCESS(rc))
2752 return;
2753
2754 LogRel(("\nUnable to allocate guest RAM chunk at %VGp\n", physaddr));
2755 cpu_abort(cpu_single_env, "Unable to allocate guest RAM chunk at %VGp\n", physaddr);
2756 AssertFatalFailed();
2757}
2758
2759#endif /* !VBOX_WITH_NEW_PHYS_CODE */
2760
2761/**
2762 * Notification about a successful MMR3PhysRomRegister() call.
2763 *
2764 * @param pVM VM handle.
2765 * @param GCPhys The physical address of the ROM.
2766 * @param cb The size of the ROM.
2767 * @param pvCopy Pointer to the ROM copy.
2768 * @param fShadow Whether it's currently writable shadow ROM or normal readonly ROM.
2769 * This function will be called when ever the protection of the
2770 * shadow ROM changes (at reset and end of POST).
2771 */
2772REMR3DECL(void) REMR3NotifyPhysRomRegister(PVM pVM, RTGCPHYS GCPhys, RTUINT cb, void *pvCopy, bool fShadow)
2773{
2774 Log(("REMR3NotifyPhysRomRegister: GCPhys=%VGp cb=%d pvCopy=%p fShadow=%RTbool\n", GCPhys, cb, pvCopy, fShadow));
2775 VM_ASSERT_EMT(pVM);
2776
2777 /*
2778 * Validate input - we trust the caller.
2779 */
2780 Assert(RT_ALIGN_T(GCPhys, PAGE_SIZE, RTGCPHYS) == GCPhys);
2781 Assert(cb);
2782 Assert(RT_ALIGN_Z(cb, PAGE_SIZE) == cb);
2783 Assert(pvCopy);
2784 Assert(RT_ALIGN_P(pvCopy, PAGE_SIZE) == pvCopy);
2785
2786 /*
2787 * Register the rom.
2788 */
2789 Assert(!pVM->rem.s.fIgnoreAll);
2790 pVM->rem.s.fIgnoreAll = true;
2791
2792 cpu_register_physical_memory(GCPhys, cb, GCPhys | (fShadow ? 0 : IO_MEM_ROM));
2793
2794 Log2(("%.64Vhxd\n", (char *)pvCopy + cb - 64));
2795
2796 Assert(pVM->rem.s.fIgnoreAll);
2797 pVM->rem.s.fIgnoreAll = false;
2798}
2799
2800
2801/**
2802 * Notification about a successful memory deregistration or reservation.
2803 *
2804 * @param pVM VM Handle.
2805 * @param GCPhys Start physical address.
2806 * @param cb The size of the range.
2807 * @todo Rename to REMR3NotifyPhysRamDeregister (for MMIO2) as we won't
2808 * reserve any memory soon.
2809 */
2810REMR3DECL(void) REMR3NotifyPhysReserve(PVM pVM, RTGCPHYS GCPhys, RTUINT cb)
2811{
2812 Log(("REMR3NotifyPhysReserve: GCPhys=%VGp cb=%d\n", GCPhys, cb));
2813 VM_ASSERT_EMT(pVM);
2814
2815 /*
2816 * Validate input - we trust the caller.
2817 */
2818 Assert(RT_ALIGN_T(GCPhys, PAGE_SIZE, RTGCPHYS) == GCPhys);
2819 Assert(cb);
2820 Assert(RT_ALIGN_Z(cb, PAGE_SIZE) == cb);
2821
2822 /*
2823 * Unassigning the memory.
2824 */
2825 Assert(!pVM->rem.s.fIgnoreAll);
2826 pVM->rem.s.fIgnoreAll = true;
2827
2828 cpu_register_physical_memory(GCPhys, cb, IO_MEM_UNASSIGNED);
2829
2830 Assert(pVM->rem.s.fIgnoreAll);
2831 pVM->rem.s.fIgnoreAll = false;
2832}
2833
2834
2835/**
2836 * Notification about a successful PGMR3HandlerPhysicalRegister() call.
2837 *
2838 * @param pVM VM Handle.
2839 * @param enmType Handler type.
2840 * @param GCPhys Handler range address.
2841 * @param cb Size of the handler range.
2842 * @param fHasHCHandler Set if the handler has a HC callback function.
2843 *
2844 * @remark MMR3PhysRomRegister assumes that this function will not apply the
2845 * Handler memory type to memory which has no HC handler.
2846 */
2847REMR3DECL(void) REMR3NotifyHandlerPhysicalRegister(PVM pVM, PGMPHYSHANDLERTYPE enmType, RTGCPHYS GCPhys, RTGCPHYS cb, bool fHasHCHandler)
2848{
2849 Log(("REMR3NotifyHandlerPhysicalRegister: enmType=%d GCPhys=%VGp cb=%VGp fHasHCHandler=%d\n",
2850 enmType, GCPhys, cb, fHasHCHandler));
2851 VM_ASSERT_EMT(pVM);
2852 Assert(RT_ALIGN_T(GCPhys, PAGE_SIZE, RTGCPHYS) == GCPhys);
2853 Assert(RT_ALIGN_T(cb, PAGE_SIZE, RTGCPHYS) == cb);
2854
2855 if (pVM->rem.s.cHandlerNotifications)
2856 REMR3ReplayHandlerNotifications(pVM);
2857
2858 Assert(!pVM->rem.s.fIgnoreAll);
2859 pVM->rem.s.fIgnoreAll = true;
2860
2861 if (enmType == PGMPHYSHANDLERTYPE_MMIO)
2862 cpu_register_physical_memory(GCPhys, cb, pVM->rem.s.iMMIOMemType);
2863 else if (fHasHCHandler)
2864 cpu_register_physical_memory(GCPhys, cb, pVM->rem.s.iHandlerMemType);
2865
2866 Assert(pVM->rem.s.fIgnoreAll);
2867 pVM->rem.s.fIgnoreAll = false;
2868}
2869
2870
2871/**
2872 * Notification about a successful PGMR3HandlerPhysicalDeregister() operation.
2873 *
2874 * @param pVM VM Handle.
2875 * @param enmType Handler type.
2876 * @param GCPhys Handler range address.
2877 * @param cb Size of the handler range.
2878 * @param fHasHCHandler Set if the handler has a HC callback function.
2879 * @param fRestoreAsRAM Whether the to restore it as normal RAM or as unassigned memory.
2880 */
2881REMR3DECL(void) REMR3NotifyHandlerPhysicalDeregister(PVM pVM, PGMPHYSHANDLERTYPE enmType, RTGCPHYS GCPhys, RTGCPHYS cb, bool fHasHCHandler, bool fRestoreAsRAM)
2882{
2883 Log(("REMR3NotifyHandlerPhysicalDeregister: enmType=%d GCPhys=%VGp cb=%VGp fHasHCHandler=%RTbool fRestoreAsRAM=%RTbool RAM=%08x\n",
2884 enmType, GCPhys, cb, fHasHCHandler, fRestoreAsRAM, MMR3PhysGetRamSize(pVM)));
2885 VM_ASSERT_EMT(pVM);
2886
2887 if (pVM->rem.s.cHandlerNotifications)
2888 REMR3ReplayHandlerNotifications(pVM);
2889
2890 Assert(!pVM->rem.s.fIgnoreAll);
2891 pVM->rem.s.fIgnoreAll = true;
2892
2893/** @todo this isn't right, MMIO can (in theory) be restored as RAM. */
2894 if (enmType == PGMPHYSHANDLERTYPE_MMIO)
2895 cpu_register_physical_memory(GCPhys, cb, IO_MEM_UNASSIGNED);
2896 else if (fHasHCHandler)
2897 {
2898 if (!fRestoreAsRAM)
2899 {
2900 Assert(GCPhys > MMR3PhysGetRamSize(pVM));
2901 cpu_register_physical_memory(GCPhys, cb, IO_MEM_UNASSIGNED);
2902 }
2903 else
2904 {
2905 Assert(RT_ALIGN_T(GCPhys, PAGE_SIZE, RTGCPHYS) == GCPhys);
2906 Assert(RT_ALIGN_T(cb, PAGE_SIZE, RTGCPHYS) == cb);
2907 cpu_register_physical_memory(GCPhys, cb, GCPhys);
2908 }
2909 }
2910
2911 Assert(pVM->rem.s.fIgnoreAll);
2912 pVM->rem.s.fIgnoreAll = false;
2913}
2914
2915
2916/**
2917 * Notification about a successful PGMR3HandlerPhysicalModify() call.
2918 *
2919 * @param pVM VM Handle.
2920 * @param enmType Handler type.
2921 * @param GCPhysOld Old handler range address.
2922 * @param GCPhysNew New handler range address.
2923 * @param cb Size of the handler range.
2924 * @param fHasHCHandler Set if the handler has a HC callback function.
2925 * @param fRestoreAsRAM Whether the to restore it as normal RAM or as unassigned memory.
2926 */
2927REMR3DECL(void) REMR3NotifyHandlerPhysicalModify(PVM pVM, PGMPHYSHANDLERTYPE enmType, RTGCPHYS GCPhysOld, RTGCPHYS GCPhysNew, RTGCPHYS cb, bool fHasHCHandler, bool fRestoreAsRAM)
2928{
2929 Log(("REMR3NotifyHandlerPhysicalModify: enmType=%d GCPhysOld=%VGp GCPhysNew=%VGp cb=%VGp fHasHCHandler=%RTbool fRestoreAsRAM=%RTbool\n",
2930 enmType, GCPhysOld, GCPhysNew, cb, fHasHCHandler, fRestoreAsRAM));
2931 VM_ASSERT_EMT(pVM);
2932 AssertReleaseMsg(enmType != PGMPHYSHANDLERTYPE_MMIO, ("enmType=%d\n", enmType));
2933
2934 if (pVM->rem.s.cHandlerNotifications)
2935 REMR3ReplayHandlerNotifications(pVM);
2936
2937 if (fHasHCHandler)
2938 {
2939 Assert(!pVM->rem.s.fIgnoreAll);
2940 pVM->rem.s.fIgnoreAll = true;
2941
2942 /*
2943 * Reset the old page.
2944 */
2945 if (!fRestoreAsRAM)
2946 cpu_register_physical_memory(GCPhysOld, cb, IO_MEM_UNASSIGNED);
2947 else
2948 {
2949 /* This is not perfect, but it'll do for PD monitoring... */
2950 Assert(cb == PAGE_SIZE);
2951 Assert(RT_ALIGN_T(GCPhysOld, PAGE_SIZE, RTGCPHYS) == GCPhysOld);
2952 cpu_register_physical_memory(GCPhysOld, cb, GCPhysOld);
2953 }
2954
2955 /*
2956 * Update the new page.
2957 */
2958 Assert(RT_ALIGN_T(GCPhysNew, PAGE_SIZE, RTGCPHYS) == GCPhysNew);
2959 Assert(RT_ALIGN_T(cb, PAGE_SIZE, RTGCPHYS) == cb);
2960 cpu_register_physical_memory(GCPhysNew, cb, pVM->rem.s.iHandlerMemType);
2961
2962 Assert(pVM->rem.s.fIgnoreAll);
2963 pVM->rem.s.fIgnoreAll = false;
2964 }
2965}
2966
2967
2968/**
2969 * Checks if we're handling access to this page or not.
2970 *
2971 * @returns true if we're trapping access.
2972 * @returns false if we aren't.
2973 * @param pVM The VM handle.
2974 * @param GCPhys The physical address.
2975 *
2976 * @remark This function will only work correctly in VBOX_STRICT builds!
2977 */
2978REMR3DECL(bool) REMR3IsPageAccessHandled(PVM pVM, RTGCPHYS GCPhys)
2979{
2980#ifdef VBOX_STRICT
2981 if (pVM->rem.s.cHandlerNotifications)
2982 REMR3ReplayHandlerNotifications(pVM);
2983
2984 unsigned long off = get_phys_page_offset(GCPhys);
2985 return (off & PAGE_OFFSET_MASK) == pVM->rem.s.iHandlerMemType
2986 || (off & PAGE_OFFSET_MASK) == pVM->rem.s.iMMIOMemType
2987 || (off & PAGE_OFFSET_MASK) == IO_MEM_ROM;
2988#else
2989 return false;
2990#endif
2991}
2992
2993
2994/**
2995 * Deals with a rare case in get_phys_addr_code where the code
2996 * is being monitored.
2997 *
2998 * It could also be an MMIO page, in which case we will raise a fatal error.
2999 *
3000 * @returns The physical address corresponding to addr.
3001 * @param env The cpu environment.
3002 * @param addr The virtual address.
3003 * @param pTLBEntry The TLB entry.
3004 */
3005target_ulong remR3PhysGetPhysicalAddressCode(CPUState *env, target_ulong addr, CPUTLBEntry *pTLBEntry)
3006{
3007 PVM pVM = env->pVM;
3008 if ((pTLBEntry->addr_code & ~TARGET_PAGE_MASK) == pVM->rem.s.iHandlerMemType)
3009 {
3010 target_ulong ret = pTLBEntry->addend + addr;
3011 AssertMsg2("remR3PhysGetPhysicalAddressCode: addr=%VGv addr_code=%VGv addend=%VGp ret=%VGp\n",
3012 (RTGCPTR)addr, (RTGCPTR)pTLBEntry->addr_code, (RTGCPHYS)pTLBEntry->addend, ret);
3013 return ret;
3014 }
3015 LogRel(("\nTrying to execute code with memory type addr_code=%VGv addend=%VGp at %VGv! (iHandlerMemType=%#x iMMIOMemType=%#x)\n"
3016 "*** handlers\n",
3017 (RTGCPTR)pTLBEntry->addr_code, (RTGCPHYS)pTLBEntry->addend, (RTGCPTR)addr, pVM->rem.s.iHandlerMemType, pVM->rem.s.iMMIOMemType));
3018 DBGFR3Info(pVM, "handlers", NULL, DBGFR3InfoLogRelHlp());
3019 LogRel(("*** mmio\n"));
3020 DBGFR3Info(pVM, "mmio", NULL, DBGFR3InfoLogRelHlp());
3021 LogRel(("*** phys\n"));
3022 DBGFR3Info(pVM, "phys", NULL, DBGFR3InfoLogRelHlp());
3023 cpu_abort(env, "Trying to execute code with memory type addr_code=%VGv addend=%VGp at %VGv. (iHandlerMemType=%#x iMMIOMemType=%#x)\n",
3024 (RTGCPTR)pTLBEntry->addr_code, (RTGCPHYS)pTLBEntry->addend, (RTGCPTR)addr, pVM->rem.s.iHandlerMemType, pVM->rem.s.iMMIOMemType);
3025 AssertFatalFailed();
3026}
3027
3028
3029/** Validate the physical address passed to the read functions.
3030 * Useful for finding non-guest-ram reads/writes. */
3031#if 0 //1 /* disable if it becomes bothersome... */
3032# define VBOX_CHECK_ADDR(GCPhys) AssertMsg(PGMPhysIsGCPhysValid(cpu_single_env->pVM, (GCPhys)), ("%VGp\n", (GCPhys)))
3033#else
3034# define VBOX_CHECK_ADDR(GCPhys) do { } while (0)
3035#endif
3036
3037/**
3038 * Read guest RAM and ROM.
3039 *
3040 * @param SrcGCPhys The source address (guest physical).
3041 * @param pvDst The destination address.
3042 * @param cb Number of bytes
3043 */
3044void remR3PhysRead(RTGCPHYS SrcGCPhys, void *pvDst, unsigned cb)
3045{
3046 STAM_PROFILE_ADV_START(&gStatMemRead, a);
3047 VBOX_CHECK_ADDR(SrcGCPhys);
3048 PGMPhysRead(cpu_single_env->pVM, SrcGCPhys, pvDst, cb);
3049 STAM_PROFILE_ADV_STOP(&gStatMemRead, a);
3050}
3051
3052
3053/**
3054 * Read guest RAM and ROM, unsigned 8-bit.
3055 *
3056 * @param SrcGCPhys The source address (guest physical).
3057 */
3058uint8_t remR3PhysReadU8(RTGCPHYS SrcGCPhys)
3059{
3060 uint8_t val;
3061 STAM_PROFILE_ADV_START(&gStatMemRead, a);
3062 VBOX_CHECK_ADDR(SrcGCPhys);
3063 val = PGMR3PhysReadU8(cpu_single_env->pVM, SrcGCPhys);
3064 STAM_PROFILE_ADV_STOP(&gStatMemRead, a);
3065 return val;
3066}
3067
3068
3069/**
3070 * Read guest RAM and ROM, signed 8-bit.
3071 *
3072 * @param SrcGCPhys The source address (guest physical).
3073 */
3074int8_t remR3PhysReadS8(RTGCPHYS SrcGCPhys)
3075{
3076 int8_t val;
3077 STAM_PROFILE_ADV_START(&gStatMemRead, a);
3078 VBOX_CHECK_ADDR(SrcGCPhys);
3079 val = PGMR3PhysReadU8(cpu_single_env->pVM, SrcGCPhys);
3080 STAM_PROFILE_ADV_STOP(&gStatMemRead, a);
3081 return val;
3082}
3083
3084
3085/**
3086 * Read guest RAM and ROM, unsigned 16-bit.
3087 *
3088 * @param SrcGCPhys The source address (guest physical).
3089 */
3090uint16_t remR3PhysReadU16(RTGCPHYS SrcGCPhys)
3091{
3092 uint16_t val;
3093 STAM_PROFILE_ADV_START(&gStatMemRead, a);
3094 VBOX_CHECK_ADDR(SrcGCPhys);
3095 val = PGMR3PhysReadU16(cpu_single_env->pVM, SrcGCPhys);
3096 STAM_PROFILE_ADV_STOP(&gStatMemRead, a);
3097 return val;
3098}
3099
3100
3101/**
3102 * Read guest RAM and ROM, signed 16-bit.
3103 *
3104 * @param SrcGCPhys The source address (guest physical).
3105 */
3106int16_t remR3PhysReadS16(RTGCPHYS SrcGCPhys)
3107{
3108 uint16_t val;
3109 STAM_PROFILE_ADV_START(&gStatMemRead, a);
3110 VBOX_CHECK_ADDR(SrcGCPhys);
3111 val = PGMR3PhysReadU16(cpu_single_env->pVM, SrcGCPhys);
3112 STAM_PROFILE_ADV_STOP(&gStatMemRead, a);
3113 return val;
3114}
3115
3116
3117/**
3118 * Read guest RAM and ROM, unsigned 32-bit.
3119 *
3120 * @param SrcGCPhys The source address (guest physical).
3121 */
3122uint32_t remR3PhysReadU32(RTGCPHYS SrcGCPhys)
3123{
3124 uint32_t val;
3125 STAM_PROFILE_ADV_START(&gStatMemRead, a);
3126 VBOX_CHECK_ADDR(SrcGCPhys);
3127 val = PGMR3PhysReadU32(cpu_single_env->pVM, SrcGCPhys);
3128 STAM_PROFILE_ADV_STOP(&gStatMemRead, a);
3129 return val;
3130}
3131
3132
3133/**
3134 * Read guest RAM and ROM, signed 32-bit.
3135 *
3136 * @param SrcGCPhys The source address (guest physical).
3137 */
3138int32_t remR3PhysReadS32(RTGCPHYS SrcGCPhys)
3139{
3140 int32_t val;
3141 STAM_PROFILE_ADV_START(&gStatMemRead, a);
3142 VBOX_CHECK_ADDR(SrcGCPhys);
3143 val = PGMR3PhysReadU32(cpu_single_env->pVM, SrcGCPhys);
3144 STAM_PROFILE_ADV_STOP(&gStatMemRead, a);
3145 return val;
3146}
3147
3148
3149/**
3150 * Read guest RAM and ROM, unsigned 64-bit.
3151 *
3152 * @param SrcGCPhys The source address (guest physical).
3153 */
3154uint64_t remR3PhysReadU64(RTGCPHYS SrcGCPhys)
3155{
3156 uint64_t val;
3157 STAM_PROFILE_ADV_START(&gStatMemRead, a);
3158 VBOX_CHECK_ADDR(SrcGCPhys);
3159 val = PGMR3PhysReadU64(cpu_single_env->pVM, SrcGCPhys);
3160 STAM_PROFILE_ADV_STOP(&gStatMemRead, a);
3161 return val;
3162}
3163
3164
3165/**
3166 * Write guest RAM.
3167 *
3168 * @param DstGCPhys The destination address (guest physical).
3169 * @param pvSrc The source address.
3170 * @param cb Number of bytes to write
3171 */
3172void remR3PhysWrite(RTGCPHYS DstGCPhys, const void *pvSrc, unsigned cb)
3173{
3174 STAM_PROFILE_ADV_START(&gStatMemWrite, a);
3175 VBOX_CHECK_ADDR(DstGCPhys);
3176 PGMPhysWrite(cpu_single_env->pVM, DstGCPhys, pvSrc, cb);
3177 STAM_PROFILE_ADV_STOP(&gStatMemWrite, a);
3178}
3179
3180
3181/**
3182 * Write guest RAM, unsigned 8-bit.
3183 *
3184 * @param DstGCPhys The destination address (guest physical).
3185 * @param val Value
3186 */
3187void remR3PhysWriteU8(RTGCPHYS DstGCPhys, uint8_t val)
3188{
3189 STAM_PROFILE_ADV_START(&gStatMemWrite, a);
3190 VBOX_CHECK_ADDR(DstGCPhys);
3191 PGMR3PhysWriteU8(cpu_single_env->pVM, DstGCPhys, val);
3192 STAM_PROFILE_ADV_STOP(&gStatMemWrite, a);
3193}
3194
3195
3196/**
3197 * Write guest RAM, unsigned 8-bit.
3198 *
3199 * @param DstGCPhys The destination address (guest physical).
3200 * @param val Value
3201 */
3202void remR3PhysWriteU16(RTGCPHYS DstGCPhys, uint16_t val)
3203{
3204 STAM_PROFILE_ADV_START(&gStatMemWrite, a);
3205 VBOX_CHECK_ADDR(DstGCPhys);
3206 PGMR3PhysWriteU16(cpu_single_env->pVM, DstGCPhys, val);
3207 STAM_PROFILE_ADV_STOP(&gStatMemWrite, a);
3208}
3209
3210
3211/**
3212 * Write guest RAM, unsigned 32-bit.
3213 *
3214 * @param DstGCPhys The destination address (guest physical).
3215 * @param val Value
3216 */
3217void remR3PhysWriteU32(RTGCPHYS DstGCPhys, uint32_t val)
3218{
3219 STAM_PROFILE_ADV_START(&gStatMemWrite, a);
3220 VBOX_CHECK_ADDR(DstGCPhys);
3221 PGMR3PhysWriteU32(cpu_single_env->pVM, DstGCPhys, val);
3222 STAM_PROFILE_ADV_STOP(&gStatMemWrite, a);
3223}
3224
3225
3226/**
3227 * Write guest RAM, unsigned 64-bit.
3228 *
3229 * @param DstGCPhys The destination address (guest physical).
3230 * @param val Value
3231 */
3232void remR3PhysWriteU64(RTGCPHYS DstGCPhys, uint64_t val)
3233{
3234 STAM_PROFILE_ADV_START(&gStatMemWrite, a);
3235 VBOX_CHECK_ADDR(DstGCPhys);
3236 PGMR3PhysWriteU64(cpu_single_env->pVM, DstGCPhys, val);
3237 STAM_PROFILE_ADV_STOP(&gStatMemWrite, a);
3238}
3239
3240#undef LOG_GROUP
3241#define LOG_GROUP LOG_GROUP_REM_MMIO
3242
3243/** Read MMIO memory. */
3244static uint32_t remR3MMIOReadU8(void *pvVM, target_phys_addr_t GCPhys)
3245{
3246 uint32_t u32 = 0;
3247 int rc = IOMMMIORead((PVM)pvVM, GCPhys, &u32, 1);
3248 AssertMsg(rc == VINF_SUCCESS, ("rc=%Vrc\n", rc)); NOREF(rc);
3249 Log2(("remR3MMIOReadU8: GCPhys=%VGp -> %02x\n", GCPhys, u32));
3250 return u32;
3251}
3252
3253/** Read MMIO memory. */
3254static uint32_t remR3MMIOReadU16(void *pvVM, target_phys_addr_t GCPhys)
3255{
3256 uint32_t u32 = 0;
3257 int rc = IOMMMIORead((PVM)pvVM, GCPhys, &u32, 2);
3258 AssertMsg(rc == VINF_SUCCESS, ("rc=%Vrc\n", rc)); NOREF(rc);
3259 Log2(("remR3MMIOReadU16: GCPhys=%VGp -> %04x\n", GCPhys, u32));
3260 return u32;
3261}
3262
3263/** Read MMIO memory. */
3264static uint32_t remR3MMIOReadU32(void *pvVM, target_phys_addr_t GCPhys)
3265{
3266 uint32_t u32 = 0;
3267 int rc = IOMMMIORead((PVM)pvVM, GCPhys, &u32, 4);
3268 AssertMsg(rc == VINF_SUCCESS, ("rc=%Vrc\n", rc)); NOREF(rc);
3269 Log2(("remR3MMIOReadU32: GCPhys=%VGp -> %08x\n", GCPhys, u32));
3270 return u32;
3271}
3272
3273/** Write to MMIO memory. */
3274static void remR3MMIOWriteU8(void *pvVM, target_phys_addr_t GCPhys, uint32_t u32)
3275{
3276 Log2(("remR3MMIOWriteU8: GCPhys=%VGp u32=%#x\n", GCPhys, u32));
3277 int rc = IOMMMIOWrite((PVM)pvVM, GCPhys, u32, 1);
3278 AssertMsg(rc == VINF_SUCCESS, ("rc=%Vrc\n", rc)); NOREF(rc);
3279}
3280
3281/** Write to MMIO memory. */
3282static void remR3MMIOWriteU16(void *pvVM, target_phys_addr_t GCPhys, uint32_t u32)
3283{
3284 Log2(("remR3MMIOWriteU16: GCPhys=%VGp u32=%#x\n", GCPhys, u32));
3285 int rc = IOMMMIOWrite((PVM)pvVM, GCPhys, u32, 2);
3286 AssertMsg(rc == VINF_SUCCESS, ("rc=%Vrc\n", rc)); NOREF(rc);
3287}
3288
3289/** Write to MMIO memory. */
3290static void remR3MMIOWriteU32(void *pvVM, target_phys_addr_t GCPhys, uint32_t u32)
3291{
3292 Log2(("remR3MMIOWriteU32: GCPhys=%VGp u32=%#x\n", GCPhys, u32));
3293 int rc = IOMMMIOWrite((PVM)pvVM, GCPhys, u32, 4);
3294 AssertMsg(rc == VINF_SUCCESS, ("rc=%Vrc\n", rc)); NOREF(rc);
3295}
3296
3297
3298#undef LOG_GROUP
3299#define LOG_GROUP LOG_GROUP_REM_HANDLER
3300
3301/* !!!WARNING!!! This is extremely hackish right now, we assume it's only for LFB access! !!!WARNING!!! */
3302
3303static uint32_t remR3HandlerReadU8(void *pvVM, target_phys_addr_t GCPhys)
3304{
3305 Log2(("remR3HandlerReadU8: GCPhys=%VGp\n", GCPhys));
3306 uint8_t u8;
3307 PGMPhysRead((PVM)pvVM, GCPhys, &u8, sizeof(u8));
3308 return u8;
3309}
3310
3311static uint32_t remR3HandlerReadU16(void *pvVM, target_phys_addr_t GCPhys)
3312{
3313 Log2(("remR3HandlerReadU16: GCPhys=%VGp\n", GCPhys));
3314 uint16_t u16;
3315 PGMPhysRead((PVM)pvVM, GCPhys, &u16, sizeof(u16));
3316 return u16;
3317}
3318
3319static uint32_t remR3HandlerReadU32(void *pvVM, target_phys_addr_t GCPhys)
3320{
3321 Log2(("remR3HandlerReadU32: GCPhys=%VGp\n", GCPhys));
3322 uint32_t u32;
3323 PGMPhysRead((PVM)pvVM, GCPhys, &u32, sizeof(u32));
3324 return u32;
3325}
3326
3327static void remR3HandlerWriteU8(void *pvVM, target_phys_addr_t GCPhys, uint32_t u32)
3328{
3329 Log2(("remR3HandlerWriteU8: GCPhys=%VGp u32=%#x\n", GCPhys, u32));
3330 PGMPhysWrite((PVM)pvVM, GCPhys, &u32, sizeof(uint8_t));
3331}
3332
3333static void remR3HandlerWriteU16(void *pvVM, target_phys_addr_t GCPhys, uint32_t u32)
3334{
3335 Log2(("remR3HandlerWriteU16: GCPhys=%VGp u32=%#x\n", GCPhys, u32));
3336 PGMPhysWrite((PVM)pvVM, GCPhys, &u32, sizeof(uint16_t));
3337}
3338
3339static void remR3HandlerWriteU32(void *pvVM, target_phys_addr_t GCPhys, uint32_t u32)
3340{
3341 Log2(("remR3HandlerWriteU32: GCPhys=%VGp u32=%#x\n", GCPhys, u32));
3342 PGMPhysWrite((PVM)pvVM, GCPhys, &u32, sizeof(uint32_t));
3343}
3344
3345/* -+- disassembly -+- */
3346
3347#undef LOG_GROUP
3348#define LOG_GROUP LOG_GROUP_REM_DISAS
3349
3350
3351/**
3352 * Enables or disables singled stepped disassembly.
3353 *
3354 * @returns VBox status code.
3355 * @param pVM VM handle.
3356 * @param fEnable To enable set this flag, to disable clear it.
3357 */
3358static DECLCALLBACK(int) remR3DisasEnableStepping(PVM pVM, bool fEnable)
3359{
3360 LogFlow(("remR3DisasEnableStepping: fEnable=%d\n", fEnable));
3361 VM_ASSERT_EMT(pVM);
3362
3363 if (fEnable)
3364 pVM->rem.s.Env.state |= CPU_EMULATE_SINGLE_STEP;
3365 else
3366 pVM->rem.s.Env.state &= ~CPU_EMULATE_SINGLE_STEP;
3367 return VINF_SUCCESS;
3368}
3369
3370
3371/**
3372 * Enables or disables singled stepped disassembly.
3373 *
3374 * @returns VBox status code.
3375 * @param pVM VM handle.
3376 * @param fEnable To enable set this flag, to disable clear it.
3377 */
3378REMR3DECL(int) REMR3DisasEnableStepping(PVM pVM, bool fEnable)
3379{
3380 PVMREQ pReq;
3381 int rc;
3382
3383 LogFlow(("REMR3DisasEnableStepping: fEnable=%d\n", fEnable));
3384 if (VM_IS_EMT(pVM))
3385 return remR3DisasEnableStepping(pVM, fEnable);
3386
3387 rc = VMR3ReqCall(pVM, &pReq, RT_INDEFINITE_WAIT, (PFNRT)remR3DisasEnableStepping, 2, pVM, fEnable);
3388 AssertRC(rc);
3389 if (VBOX_SUCCESS(rc))
3390 rc = pReq->iStatus;
3391 VMR3ReqFree(pReq);
3392 return rc;
3393}
3394
3395
3396#if defined(VBOX_WITH_DEBUGGER) && !(defined(RT_OS_WINDOWS) && defined(RT_ARCH_AMD64))
3397/**
3398 * External Debugger Command: .remstep [on|off|1|0]
3399 */
3400static DECLCALLBACK(int) remR3CmdDisasEnableStepping(PCDBGCCMD pCmd, PDBGCCMDHLP pCmdHlp, PVM pVM, PCDBGCVAR paArgs, unsigned cArgs, PDBGCVAR pResult)
3401{
3402 bool fEnable;
3403 int rc;
3404
3405 /* print status */
3406 if (cArgs == 0)
3407 return pCmdHlp->pfnPrintf(pCmdHlp, NULL, "DisasStepping is %s\n",
3408 pVM->rem.s.Env.state & CPU_EMULATE_SINGLE_STEP ? "enabled" : "disabled");
3409
3410 /* convert the argument and change the mode. */
3411 rc = pCmdHlp->pfnVarToBool(pCmdHlp, &paArgs[0], &fEnable);
3412 if (VBOX_FAILURE(rc))
3413 return pCmdHlp->pfnVBoxError(pCmdHlp, rc, "boolean conversion failed!\n");
3414 rc = REMR3DisasEnableStepping(pVM, fEnable);
3415 if (VBOX_FAILURE(rc))
3416 return pCmdHlp->pfnVBoxError(pCmdHlp, rc, "REMR3DisasEnableStepping failed!\n");
3417 return rc;
3418}
3419#endif
3420
3421
3422/**
3423 * Disassembles n instructions and prints them to the log.
3424 *
3425 * @returns Success indicator.
3426 * @param env Pointer to the recompiler CPU structure.
3427 * @param f32BitCode Indicates that whether or not the code should
3428 * be disassembled as 16 or 32 bit. If -1 the CS
3429 * selector will be inspected.
3430 * @param nrInstructions Nr of instructions to disassemble
3431 * @param pszPrefix
3432 * @remark not currently used for anything but ad-hoc debugging.
3433 */
3434bool remR3DisasBlock(CPUState *env, int f32BitCode, int nrInstructions, char *pszPrefix)
3435{
3436 int i;
3437
3438 /*
3439 * Determin 16/32 bit mode.
3440 */
3441 if (f32BitCode == -1)
3442 f32BitCode = !!(env->segs[R_CS].flags & X86_DESC_DB); /** @todo is this right?!!?!?!?!? */
3443
3444 /*
3445 * Convert cs:eip to host context address.
3446 * We don't care to much about cross page correctness presently.
3447 */
3448 RTGCPTR GCPtrPC = env->segs[R_CS].base + env->eip;
3449 void *pvPC;
3450 if (f32BitCode && (env->cr[0] & (X86_CR0_PE | X86_CR0_PG)) == (X86_CR0_PE | X86_CR0_PG))
3451 {
3452 Assert(PGMGetGuestMode(env->pVM) < PGMMODE_AMD64);
3453
3454 /* convert eip to physical address. */
3455 int rc = PGMPhysGCPtr2HCPtrByGstCR3(env->pVM,
3456 GCPtrPC,
3457 env->cr[3],
3458 env->cr[4] & (X86_CR4_PSE | X86_CR4_PAE), /** @todo add longmode flag */
3459 &pvPC);
3460 if (VBOX_FAILURE(rc))
3461 {
3462 if (!PATMIsPatchGCAddr(env->pVM, GCPtrPC))
3463 return false;
3464 pvPC = (char *)PATMR3QueryPatchMemHC(env->pVM, NULL)
3465 + (GCPtrPC - PATMR3QueryPatchMemGC(env->pVM, NULL));
3466 }
3467 }
3468 else
3469 {
3470 /* physical address */
3471 int rc = PGMPhysGCPhys2HCPtr(env->pVM, (RTGCPHYS)GCPtrPC, nrInstructions * 16, &pvPC);
3472 if (VBOX_FAILURE(rc))
3473 return false;
3474 }
3475
3476 /*
3477 * Disassemble.
3478 */
3479 RTINTPTR off = env->eip - (RTGCUINTPTR)pvPC;
3480 DISCPUSTATE Cpu;
3481 Cpu.mode = f32BitCode ? CPUMODE_32BIT : CPUMODE_16BIT;
3482 Cpu.pfnReadBytes = NULL; /** @todo make cs:eip reader for the disassembler. */
3483 //Cpu.dwUserData[0] = (uintptr_t)pVM;
3484 //Cpu.dwUserData[1] = (uintptr_t)pvPC;
3485 //Cpu.dwUserData[2] = GCPtrPC;
3486
3487 for (i=0;i<nrInstructions;i++)
3488 {
3489 char szOutput[256];
3490 uint32_t cbOp;
3491 if (RT_FAILURE(DISInstr(&Cpu, (uintptr_t)pvPC, off, &cbOp, &szOutput[0])))
3492 return false;
3493 if (pszPrefix)
3494 Log(("%s: %s", pszPrefix, szOutput));
3495 else
3496 Log(("%s", szOutput));
3497
3498 pvPC += cbOp;
3499 }
3500 return true;
3501}
3502
3503
3504/** @todo need to test the new code, using the old code in the mean while. */
3505#define USE_OLD_DUMP_AND_DISASSEMBLY
3506
3507/**
3508 * Disassembles one instruction and prints it to the log.
3509 *
3510 * @returns Success indicator.
3511 * @param env Pointer to the recompiler CPU structure.
3512 * @param f32BitCode Indicates that whether or not the code should
3513 * be disassembled as 16 or 32 bit. If -1 the CS
3514 * selector will be inspected.
3515 * @param pszPrefix
3516 */
3517bool remR3DisasInstr(CPUState *env, int f32BitCode, char *pszPrefix)
3518{
3519#ifdef USE_OLD_DUMP_AND_DISASSEMBLY
3520 PVM pVM = env->pVM;
3521
3522 /* Doesn't work in long mode. */
3523 if (env->hflags & HF_LMA_MASK)
3524 return false;
3525
3526 /*
3527 * Determin 16/32 bit mode.
3528 */
3529 if (f32BitCode == -1)
3530 f32BitCode = !!(env->segs[R_CS].flags & X86_DESC_DB); /** @todo is this right?!!?!?!?!? */
3531
3532 /*
3533 * Log registers
3534 */
3535 if (LogIs2Enabled())
3536 {
3537 remR3StateUpdate(pVM);
3538 DBGFR3InfoLog(pVM, "cpumguest", pszPrefix);
3539 }
3540
3541 /*
3542 * Convert cs:eip to host context address.
3543 * We don't care to much about cross page correctness presently.
3544 */
3545 RTGCPTR GCPtrPC = env->segs[R_CS].base + env->eip;
3546 void *pvPC;
3547 if ((env->cr[0] & (X86_CR0_PE | X86_CR0_PG)) == (X86_CR0_PE | X86_CR0_PG))
3548 {
3549 /* convert eip to physical address. */
3550 int rc = PGMPhysGCPtr2HCPtrByGstCR3(pVM,
3551 GCPtrPC,
3552 env->cr[3],
3553 env->cr[4] & (X86_CR4_PSE | X86_CR4_PAE),
3554 &pvPC);
3555 if (VBOX_FAILURE(rc))
3556 {
3557 if (!PATMIsPatchGCAddr(pVM, GCPtrPC))
3558 return false;
3559 pvPC = (char *)PATMR3QueryPatchMemHC(pVM, NULL)
3560 + (GCPtrPC - PATMR3QueryPatchMemGC(pVM, NULL));
3561 }
3562 }
3563 else
3564 {
3565
3566 /* physical address */
3567 int rc = PGMPhysGCPhys2HCPtr(pVM, (RTGCPHYS)GCPtrPC, 16, &pvPC);
3568 if (VBOX_FAILURE(rc))
3569 return false;
3570 }
3571
3572 /*
3573 * Disassemble.
3574 */
3575 RTINTPTR off = env->eip - (RTGCUINTPTR)pvPC;
3576 DISCPUSTATE Cpu;
3577 Cpu.mode = f32BitCode ? CPUMODE_32BIT : CPUMODE_16BIT;
3578 Cpu.pfnReadBytes = NULL; /** @todo make cs:eip reader for the disassembler. */
3579 //Cpu.dwUserData[0] = (uintptr_t)pVM;
3580 //Cpu.dwUserData[1] = (uintptr_t)pvPC;
3581 //Cpu.dwUserData[2] = GCPtrPC;
3582 char szOutput[256];
3583 uint32_t cbOp;
3584 if (RT_FAILURE(DISInstr(&Cpu, (uintptr_t)pvPC, off, &cbOp, &szOutput[0])))
3585 return false;
3586
3587 if (!f32BitCode)
3588 {
3589 if (pszPrefix)
3590 Log(("%s: %04X:%s", pszPrefix, env->segs[R_CS].selector, szOutput));
3591 else
3592 Log(("%04X:%s", env->segs[R_CS].selector, szOutput));
3593 }
3594 else
3595 {
3596 if (pszPrefix)
3597 Log(("%s: %s", pszPrefix, szOutput));
3598 else
3599 Log(("%s", szOutput));
3600 }
3601 return true;
3602
3603#else /* !USE_OLD_DUMP_AND_DISASSEMBLY */
3604 PVM pVM = env->pVM;
3605 const bool fLog = LogIsEnabled();
3606 const bool fLog2 = LogIs2Enabled();
3607 int rc = VINF_SUCCESS;
3608
3609 /*
3610 * Don't bother if there ain't any log output to do.
3611 */
3612 if (!fLog && !fLog2)
3613 return true;
3614
3615 /*
3616 * Update the state so DBGF reads the correct register values.
3617 */
3618 remR3StateUpdate(pVM);
3619
3620 /*
3621 * Log registers if requested.
3622 */
3623 if (!fLog2)
3624 DBGFR3InfoLog(pVM, "cpumguest", pszPrefix);
3625
3626 /*
3627 * Disassemble to log.
3628 */
3629 if (fLog)
3630 rc = DBGFR3DisasInstrCurrentLogInternal(pVM, pszPrefix);
3631
3632 return VBOX_SUCCESS(rc);
3633#endif
3634}
3635
3636
3637/**
3638 * Disassemble recompiled code.
3639 *
3640 * @param phFileIgnored Ignored, logfile usually.
3641 * @param pvCode Pointer to the code block.
3642 * @param cb Size of the code block.
3643 */
3644void disas(FILE *phFileIgnored, void *pvCode, unsigned long cb)
3645{
3646 if (LogIs2Enabled())
3647 {
3648 unsigned off = 0;
3649 char szOutput[256];
3650 DISCPUSTATE Cpu;
3651
3652 memset(&Cpu, 0, sizeof(Cpu));
3653#ifdef RT_ARCH_X86
3654 Cpu.mode = CPUMODE_32BIT;
3655#else
3656 Cpu.mode = CPUMODE_64BIT;
3657#endif
3658
3659 RTLogPrintf("Recompiled Code: %p %#lx (%ld) bytes\n", pvCode, cb, cb);
3660 while (off < cb)
3661 {
3662 uint32_t cbInstr;
3663 if (RT_SUCCESS(DISInstr(&Cpu, (uintptr_t)pvCode + off, 0, &cbInstr, szOutput)))
3664 RTLogPrintf("%s", szOutput);
3665 else
3666 {
3667 RTLogPrintf("disas error\n");
3668 cbInstr = 1;
3669#ifdef RT_ARCH_AMD64 /** @todo remove when DISInstr starts supporing 64-bit code. */
3670 break;
3671#endif
3672 }
3673 off += cbInstr;
3674 }
3675 }
3676 NOREF(phFileIgnored);
3677}
3678
3679
3680/**
3681 * Disassemble guest code.
3682 *
3683 * @param phFileIgnored Ignored, logfile usually.
3684 * @param uCode The guest address of the code to disassemble. (flat?)
3685 * @param cb Number of bytes to disassemble.
3686 * @param fFlags Flags, probably something which tells if this is 16, 32 or 64 bit code.
3687 */
3688void target_disas(FILE *phFileIgnored, target_ulong uCode, target_ulong cb, int fFlags)
3689{
3690 if (LogIs2Enabled())
3691 {
3692 PVM pVM = cpu_single_env->pVM;
3693
3694 /*
3695 * Update the state so DBGF reads the correct register values (flags).
3696 */
3697 remR3StateUpdate(pVM);
3698
3699 /*
3700 * Do the disassembling.
3701 */
3702 RTLogPrintf("Guest Code: PC=%VGp #VGp (%VGp) bytes fFlags=%d\n", uCode, cb, cb, fFlags);
3703 RTSEL cs = cpu_single_env->segs[R_CS].selector;
3704 RTGCUINTPTR eip = uCode - cpu_single_env->segs[R_CS].base;
3705 for (;;)
3706 {
3707 char szBuf[256];
3708 uint32_t cbInstr;
3709 int rc = DBGFR3DisasInstrEx(pVM,
3710 cs,
3711 eip,
3712 0,
3713 szBuf, sizeof(szBuf),
3714 &cbInstr);
3715 if (VBOX_SUCCESS(rc))
3716 RTLogPrintf("%VGp %s\n", uCode, szBuf);
3717 else
3718 {
3719 RTLogPrintf("%VGp %04x:%VGp: %s\n", uCode, cs, eip, szBuf);
3720 cbInstr = 1;
3721 }
3722
3723 /* next */
3724 if (cb <= cbInstr)
3725 break;
3726 cb -= cbInstr;
3727 uCode += cbInstr;
3728 eip += cbInstr;
3729 }
3730 }
3731 NOREF(phFileIgnored);
3732}
3733
3734
3735/**
3736 * Looks up a guest symbol.
3737 *
3738 * @returns Pointer to symbol name. This is a static buffer.
3739 * @param orig_addr The address in question.
3740 */
3741const char *lookup_symbol(target_ulong orig_addr)
3742{
3743 RTGCINTPTR off = 0;
3744 DBGFSYMBOL Sym;
3745 PVM pVM = cpu_single_env->pVM;
3746 int rc = DBGFR3SymbolByAddr(pVM, orig_addr, &off, &Sym);
3747 if (VBOX_SUCCESS(rc))
3748 {
3749 static char szSym[sizeof(Sym.szName) + 48];
3750 if (!off)
3751 RTStrPrintf(szSym, sizeof(szSym), "%s\n", Sym.szName);
3752 else if (off > 0)
3753 RTStrPrintf(szSym, sizeof(szSym), "%s+%x\n", Sym.szName, off);
3754 else
3755 RTStrPrintf(szSym, sizeof(szSym), "%s-%x\n", Sym.szName, -off);
3756 return szSym;
3757 }
3758 return "<N/A>";
3759}
3760
3761
3762#undef LOG_GROUP
3763#define LOG_GROUP LOG_GROUP_REM
3764
3765
3766/* -+- FF notifications -+- */
3767
3768
3769/**
3770 * Notification about a pending interrupt.
3771 *
3772 * @param pVM VM Handle.
3773 * @param u8Interrupt Interrupt
3774 * @thread The emulation thread.
3775 */
3776REMR3DECL(void) REMR3NotifyPendingInterrupt(PVM pVM, uint8_t u8Interrupt)
3777{
3778 Assert(pVM->rem.s.u32PendingInterrupt == REM_NO_PENDING_IRQ);
3779 pVM->rem.s.u32PendingInterrupt = u8Interrupt;
3780}
3781
3782/**
3783 * Notification about a pending interrupt.
3784 *
3785 * @returns Pending interrupt or REM_NO_PENDING_IRQ
3786 * @param pVM VM Handle.
3787 * @thread The emulation thread.
3788 */
3789REMR3DECL(uint32_t) REMR3QueryPendingInterrupt(PVM pVM)
3790{
3791 return pVM->rem.s.u32PendingInterrupt;
3792}
3793
3794/**
3795 * Notification about the interrupt FF being set.
3796 *
3797 * @param pVM VM Handle.
3798 * @thread The emulation thread.
3799 */
3800REMR3DECL(void) REMR3NotifyInterruptSet(PVM pVM)
3801{
3802 LogFlow(("REMR3NotifyInterruptSet: fInRem=%d interrupts %s\n", pVM->rem.s.fInREM,
3803 (pVM->rem.s.Env.eflags & IF_MASK) && !(pVM->rem.s.Env.hflags & HF_INHIBIT_IRQ_MASK) ? "enabled" : "disabled"));
3804 if (pVM->rem.s.fInREM)
3805 {
3806 if (VM_IS_EMT(pVM))
3807 cpu_interrupt(cpu_single_env, CPU_INTERRUPT_HARD);
3808 else
3809 ASMAtomicOrS32((int32_t volatile *)&cpu_single_env->interrupt_request,
3810 CPU_INTERRUPT_EXTERNAL_HARD);
3811 }
3812}
3813
3814
3815/**
3816 * Notification about the interrupt FF being set.
3817 *
3818 * @param pVM VM Handle.
3819 * @thread Any.
3820 */
3821REMR3DECL(void) REMR3NotifyInterruptClear(PVM pVM)
3822{
3823 LogFlow(("REMR3NotifyInterruptClear:\n"));
3824 if (pVM->rem.s.fInREM)
3825 cpu_reset_interrupt(cpu_single_env, CPU_INTERRUPT_HARD);
3826}
3827
3828
3829/**
3830 * Notification about pending timer(s).
3831 *
3832 * @param pVM VM Handle.
3833 * @thread Any.
3834 */
3835REMR3DECL(void) REMR3NotifyTimerPending(PVM pVM)
3836{
3837#ifndef DEBUG_bird
3838 LogFlow(("REMR3NotifyTimerPending: fInRem=%d\n", pVM->rem.s.fInREM));
3839#endif
3840 if (pVM->rem.s.fInREM)
3841 {
3842 if (VM_IS_EMT(pVM))
3843 cpu_interrupt(cpu_single_env, CPU_INTERRUPT_EXIT);
3844 else
3845 ASMAtomicOrS32((int32_t volatile *)&cpu_single_env->interrupt_request,
3846 CPU_INTERRUPT_EXTERNAL_TIMER);
3847 }
3848}
3849
3850
3851/**
3852 * Notification about pending DMA transfers.
3853 *
3854 * @param pVM VM Handle.
3855 * @thread Any.
3856 */
3857REMR3DECL(void) REMR3NotifyDmaPending(PVM pVM)
3858{
3859 LogFlow(("REMR3NotifyDmaPending: fInRem=%d\n", pVM->rem.s.fInREM));
3860 if (pVM->rem.s.fInREM)
3861 {
3862 if (VM_IS_EMT(pVM))
3863 cpu_interrupt(cpu_single_env, CPU_INTERRUPT_EXIT);
3864 else
3865 ASMAtomicOrS32((int32_t volatile *)&cpu_single_env->interrupt_request,
3866 CPU_INTERRUPT_EXTERNAL_DMA);
3867 }
3868}
3869
3870
3871/**
3872 * Notification about pending timer(s).
3873 *
3874 * @param pVM VM Handle.
3875 * @thread Any.
3876 */
3877REMR3DECL(void) REMR3NotifyQueuePending(PVM pVM)
3878{
3879 LogFlow(("REMR3NotifyQueuePending: fInRem=%d\n", pVM->rem.s.fInREM));
3880 if (pVM->rem.s.fInREM)
3881 {
3882 if (VM_IS_EMT(pVM))
3883 cpu_interrupt(cpu_single_env, CPU_INTERRUPT_EXIT);
3884 else
3885 ASMAtomicOrS32((int32_t volatile *)&cpu_single_env->interrupt_request,
3886 CPU_INTERRUPT_EXTERNAL_EXIT);
3887 }
3888}
3889
3890
3891/**
3892 * Notification about pending FF set by an external thread.
3893 *
3894 * @param pVM VM handle.
3895 * @thread Any.
3896 */
3897REMR3DECL(void) REMR3NotifyFF(PVM pVM)
3898{
3899 LogFlow(("REMR3NotifyFF: fInRem=%d\n", pVM->rem.s.fInREM));
3900 if (pVM->rem.s.fInREM)
3901 {
3902 if (VM_IS_EMT(pVM))
3903 cpu_interrupt(cpu_single_env, CPU_INTERRUPT_EXIT);
3904 else
3905 ASMAtomicOrS32((int32_t volatile *)&cpu_single_env->interrupt_request,
3906 CPU_INTERRUPT_EXTERNAL_EXIT);
3907 }
3908}
3909
3910
3911#ifdef VBOX_WITH_STATISTICS
3912void remR3ProfileStart(int statcode)
3913{
3914 STAMPROFILEADV *pStat;
3915 switch(statcode)
3916 {
3917 case STATS_EMULATE_SINGLE_INSTR:
3918 pStat = &gStatExecuteSingleInstr;
3919 break;
3920 case STATS_QEMU_COMPILATION:
3921 pStat = &gStatCompilationQEmu;
3922 break;
3923 case STATS_QEMU_RUN_EMULATED_CODE:
3924 pStat = &gStatRunCodeQEmu;
3925 break;
3926 case STATS_QEMU_TOTAL:
3927 pStat = &gStatTotalTimeQEmu;
3928 break;
3929 case STATS_QEMU_RUN_TIMERS:
3930 pStat = &gStatTimers;
3931 break;
3932 case STATS_TLB_LOOKUP:
3933 pStat= &gStatTBLookup;
3934 break;
3935 case STATS_IRQ_HANDLING:
3936 pStat= &gStatIRQ;
3937 break;
3938 case STATS_RAW_CHECK:
3939 pStat = &gStatRawCheck;
3940 break;
3941
3942 default:
3943 AssertMsgFailed(("unknown stat %d\n", statcode));
3944 return;
3945 }
3946 STAM_PROFILE_ADV_START(pStat, a);
3947}
3948
3949
3950void remR3ProfileStop(int statcode)
3951{
3952 STAMPROFILEADV *pStat;
3953 switch(statcode)
3954 {
3955 case STATS_EMULATE_SINGLE_INSTR:
3956 pStat = &gStatExecuteSingleInstr;
3957 break;
3958 case STATS_QEMU_COMPILATION:
3959 pStat = &gStatCompilationQEmu;
3960 break;
3961 case STATS_QEMU_RUN_EMULATED_CODE:
3962 pStat = &gStatRunCodeQEmu;
3963 break;
3964 case STATS_QEMU_TOTAL:
3965 pStat = &gStatTotalTimeQEmu;
3966 break;
3967 case STATS_QEMU_RUN_TIMERS:
3968 pStat = &gStatTimers;
3969 break;
3970 case STATS_TLB_LOOKUP:
3971 pStat= &gStatTBLookup;
3972 break;
3973 case STATS_IRQ_HANDLING:
3974 pStat= &gStatIRQ;
3975 break;
3976 case STATS_RAW_CHECK:
3977 pStat = &gStatRawCheck;
3978 break;
3979 default:
3980 AssertMsgFailed(("unknown stat %d\n", statcode));
3981 return;
3982 }
3983 STAM_PROFILE_ADV_STOP(pStat, a);
3984}
3985#endif
3986
3987/**
3988 * Raise an RC, force rem exit.
3989 *
3990 * @param pVM VM handle.
3991 * @param rc The rc.
3992 */
3993void remR3RaiseRC(PVM pVM, int rc)
3994{
3995 Log(("remR3RaiseRC: rc=%Vrc\n", rc));
3996 Assert(pVM->rem.s.fInREM);
3997 VM_ASSERT_EMT(pVM);
3998 pVM->rem.s.rc = rc;
3999 cpu_interrupt(&pVM->rem.s.Env, CPU_INTERRUPT_RC);
4000}
4001
4002
4003/* -+- timers -+- */
4004
4005uint64_t cpu_get_tsc(CPUX86State *env)
4006{
4007 STAM_COUNTER_INC(&gStatCpuGetTSC);
4008 return TMCpuTickGet(env->pVM);
4009}
4010
4011
4012/* -+- interrupts -+- */
4013
4014void cpu_set_ferr(CPUX86State *env)
4015{
4016 int rc = PDMIsaSetIrq(env->pVM, 13, 1);
4017 LogFlow(("cpu_set_ferr: rc=%d\n", rc)); NOREF(rc);
4018}
4019
4020int cpu_get_pic_interrupt(CPUState *env)
4021{
4022 uint8_t u8Interrupt;
4023 int rc;
4024
4025 /* When we fail to forward interrupts directly in raw mode, we fall back to the recompiler.
4026 * In that case we can't call PDMGetInterrupt anymore, because it has already cleared the interrupt
4027 * with the (a)pic.
4028 */
4029 /** @note We assume we will go directly to the recompiler to handle the pending interrupt! */
4030 /** @todo r=bird: In the long run we should just do the interrupt handling in EM/CPUM/TRPM/somewhere and
4031 * if we cannot execute the interrupt handler in raw-mode just reschedule to REM. Once that is done we
4032 * remove this kludge. */
4033 if (env->pVM->rem.s.u32PendingInterrupt != REM_NO_PENDING_IRQ)
4034 {
4035 rc = VINF_SUCCESS;
4036 Assert(env->pVM->rem.s.u32PendingInterrupt <= 255);
4037 u8Interrupt = env->pVM->rem.s.u32PendingInterrupt;
4038 env->pVM->rem.s.u32PendingInterrupt = REM_NO_PENDING_IRQ;
4039 }
4040 else
4041 rc = PDMGetInterrupt(env->pVM, &u8Interrupt);
4042
4043 LogFlow(("cpu_get_pic_interrupt: u8Interrupt=%d rc=%Vrc\n", u8Interrupt, rc));
4044 if (VBOX_SUCCESS(rc))
4045 {
4046 if (VM_FF_ISPENDING(env->pVM, VM_FF_INTERRUPT_APIC | VM_FF_INTERRUPT_PIC))
4047 env->interrupt_request |= CPU_INTERRUPT_HARD;
4048 return u8Interrupt;
4049 }
4050 return -1;
4051}
4052
4053
4054/* -+- local apic -+- */
4055
4056void cpu_set_apic_base(CPUX86State *env, uint64_t val)
4057{
4058 int rc = PDMApicSetBase(env->pVM, val);
4059 LogFlow(("cpu_set_apic_base: val=%#llx rc=%Vrc\n", val, rc)); NOREF(rc);
4060}
4061
4062uint64_t cpu_get_apic_base(CPUX86State *env)
4063{
4064 uint64_t u64;
4065 int rc = PDMApicGetBase(env->pVM, &u64);
4066 if (VBOX_SUCCESS(rc))
4067 {
4068 LogFlow(("cpu_get_apic_base: returns %#llx \n", u64));
4069 return u64;
4070 }
4071 LogFlow(("cpu_get_apic_base: returns 0 (rc=%Vrc)\n", rc));
4072 return 0;
4073}
4074
4075void cpu_set_apic_tpr(CPUX86State *env, uint8_t val)
4076{
4077 int rc = PDMApicSetTPR(env->pVM, val);
4078 LogFlow(("cpu_set_apic_tpr: val=%#x rc=%Vrc\n", val, rc)); NOREF(rc);
4079}
4080
4081uint8_t cpu_get_apic_tpr(CPUX86State *env)
4082{
4083 uint8_t u8;
4084 int rc = PDMApicGetTPR(env->pVM, &u8, NULL);
4085 if (VBOX_SUCCESS(rc))
4086 {
4087 LogFlow(("cpu_get_apic_tpr: returns %#x\n", u8));
4088 return u8;
4089 }
4090 LogFlow(("cpu_get_apic_tpr: returns 0 (rc=%Vrc)\n", rc));
4091 return 0;
4092}
4093
4094
4095uint64_t cpu_apic_rdmsr(CPUX86State *env, uint32_t reg)
4096{
4097 uint64_t value;
4098 int rc = PDMApicReadMSR(env->pVM, 0/* cpu */, reg, &value);
4099 if (VBOX_SUCCESS(rc))
4100 {
4101 LogFlow(("cpu_apic_rdms returns %#x\n", value));
4102 return value;
4103 }
4104 /** @todo: exception ? */
4105 LogFlow(("cpu_apic_rdms returns 0 (rc=%Vrc)\n", rc));
4106 return value;
4107}
4108
4109void cpu_apic_wrmsr(CPUX86State *env, uint32_t reg, uint64_t value)
4110{
4111 int rc = PDMApicWriteMSR(env->pVM, 0 /* cpu */, reg, value);
4112 /** @todo: exception if error ? */
4113 LogFlow(("cpu_apic_wrmsr: rc=%Vrc\n", rc)); NOREF(rc);
4114}
4115/* -+- I/O Ports -+- */
4116
4117#undef LOG_GROUP
4118#define LOG_GROUP LOG_GROUP_REM_IOPORT
4119
4120void cpu_outb(CPUState *env, int addr, int val)
4121{
4122 if (addr != 0x80 && addr != 0x70 && addr != 0x61)
4123 Log2(("cpu_outb: addr=%#06x val=%#x\n", addr, val));
4124
4125 int rc = IOMIOPortWrite(env->pVM, (RTIOPORT)addr, val, 1);
4126 if (RT_LIKELY(rc == VINF_SUCCESS))
4127 return;
4128 if (rc >= VINF_EM_FIRST && rc <= VINF_EM_LAST)
4129 {
4130 Log(("cpu_outb: addr=%#06x val=%#x -> %Vrc\n", addr, val, rc));
4131 remR3RaiseRC(env->pVM, rc);
4132 return;
4133 }
4134 remAbort(rc, __FUNCTION__);
4135}
4136
4137void cpu_outw(CPUState *env, int addr, int val)
4138{
4139 //Log2(("cpu_outw: addr=%#06x val=%#x\n", addr, val));
4140 int rc = IOMIOPortWrite(env->pVM, (RTIOPORT)addr, val, 2);
4141 if (RT_LIKELY(rc == VINF_SUCCESS))
4142 return;
4143 if (rc >= VINF_EM_FIRST && rc <= VINF_EM_LAST)
4144 {
4145 Log(("cpu_outw: addr=%#06x val=%#x -> %Vrc\n", addr, val, rc));
4146 remR3RaiseRC(env->pVM, rc);
4147 return;
4148 }
4149 remAbort(rc, __FUNCTION__);
4150}
4151
4152void cpu_outl(CPUState *env, int addr, int val)
4153{
4154 Log2(("cpu_outl: addr=%#06x val=%#x\n", addr, val));
4155 int rc = IOMIOPortWrite(env->pVM, (RTIOPORT)addr, val, 4);
4156 if (RT_LIKELY(rc == VINF_SUCCESS))
4157 return;
4158 if (rc >= VINF_EM_FIRST && rc <= VINF_EM_LAST)
4159 {
4160 Log(("cpu_outl: addr=%#06x val=%#x -> %Vrc\n", addr, val, rc));
4161 remR3RaiseRC(env->pVM, rc);
4162 return;
4163 }
4164 remAbort(rc, __FUNCTION__);
4165}
4166
4167int cpu_inb(CPUState *env, int addr)
4168{
4169 uint32_t u32 = 0;
4170 int rc = IOMIOPortRead(env->pVM, (RTIOPORT)addr, &u32, 1);
4171 if (RT_LIKELY(rc == VINF_SUCCESS))
4172 {
4173 if (/*addr != 0x61 && */addr != 0x71)
4174 Log2(("cpu_inb: addr=%#06x -> %#x\n", addr, u32));
4175 return (int)u32;
4176 }
4177 if (rc >= VINF_EM_FIRST && rc <= VINF_EM_LAST)
4178 {
4179 Log(("cpu_inb: addr=%#06x -> %#x rc=%Vrc\n", addr, u32, rc));
4180 remR3RaiseRC(env->pVM, rc);
4181 return (int)u32;
4182 }
4183 remAbort(rc, __FUNCTION__);
4184 return 0xff;
4185}
4186
4187int cpu_inw(CPUState *env, int addr)
4188{
4189 uint32_t u32 = 0;
4190 int rc = IOMIOPortRead(env->pVM, (RTIOPORT)addr, &u32, 2);
4191 if (RT_LIKELY(rc == VINF_SUCCESS))
4192 {
4193 Log2(("cpu_inw: addr=%#06x -> %#x\n", addr, u32));
4194 return (int)u32;
4195 }
4196 if (rc >= VINF_EM_FIRST && rc <= VINF_EM_LAST)
4197 {
4198 Log(("cpu_inw: addr=%#06x -> %#x rc=%Vrc\n", addr, u32, rc));
4199 remR3RaiseRC(env->pVM, rc);
4200 return (int)u32;
4201 }
4202 remAbort(rc, __FUNCTION__);
4203 return 0xffff;
4204}
4205
4206int cpu_inl(CPUState *env, int addr)
4207{
4208 uint32_t u32 = 0;
4209 int rc = IOMIOPortRead(env->pVM, (RTIOPORT)addr, &u32, 4);
4210 if (RT_LIKELY(rc == VINF_SUCCESS))
4211 {
4212//if (addr==0x01f0 && u32 == 0x6b6d)
4213// loglevel = ~0;
4214 Log2(("cpu_inl: addr=%#06x -> %#x\n", addr, u32));
4215 return (int)u32;
4216 }
4217 if (rc >= VINF_EM_FIRST && rc <= VINF_EM_LAST)
4218 {
4219 Log(("cpu_inl: addr=%#06x -> %#x rc=%Vrc\n", addr, u32, rc));
4220 remR3RaiseRC(env->pVM, rc);
4221 return (int)u32;
4222 }
4223 remAbort(rc, __FUNCTION__);
4224 return 0xffffffff;
4225}
4226
4227#undef LOG_GROUP
4228#define LOG_GROUP LOG_GROUP_REM
4229
4230
4231/* -+- helpers and misc other interfaces -+- */
4232
4233/**
4234 * Perform the CPUID instruction.
4235 *
4236 * ASMCpuId cannot be invoked from some source files where this is used because of global
4237 * register allocations.
4238 *
4239 * @param env Pointer to the recompiler CPU structure.
4240 * @param uOperator CPUID operation (eax).
4241 * @param pvEAX Where to store eax.
4242 * @param pvEBX Where to store ebx.
4243 * @param pvECX Where to store ecx.
4244 * @param pvEDX Where to store edx.
4245 */
4246void remR3CpuId(CPUState *env, unsigned uOperator, void *pvEAX, void *pvEBX, void *pvECX, void *pvEDX)
4247{
4248 CPUMGetGuestCpuId(env->pVM, uOperator, (uint32_t *)pvEAX, (uint32_t *)pvEBX, (uint32_t *)pvECX, (uint32_t *)pvEDX);
4249}
4250
4251
4252#if 0 /* not used */
4253/**
4254 * Interface for qemu hardware to report back fatal errors.
4255 */
4256void hw_error(const char *pszFormat, ...)
4257{
4258 /*
4259 * Bitch about it.
4260 */
4261 /** @todo Add support for nested arg lists in the LogPrintfV routine! I've code for
4262 * this in my Odin32 tree at home! */
4263 va_list args;
4264 va_start(args, pszFormat);
4265 RTLogPrintf("fatal error in virtual hardware:");
4266 RTLogPrintfV(pszFormat, args);
4267 va_end(args);
4268 AssertReleaseMsgFailed(("fatal error in virtual hardware: %s\n", pszFormat));
4269
4270 /*
4271 * If we're in REM context we'll sync back the state before 'jumping' to
4272 * the EMs failure handling.
4273 */
4274 PVM pVM = cpu_single_env->pVM;
4275 if (pVM->rem.s.fInREM)
4276 REMR3StateBack(pVM);
4277 EMR3FatalError(pVM, VERR_REM_VIRTUAL_HARDWARE_ERROR);
4278 AssertMsgFailed(("EMR3FatalError returned!\n"));
4279}
4280#endif
4281
4282/**
4283 * Interface for the qemu cpu to report unhandled situation
4284 * raising a fatal VM error.
4285 */
4286void cpu_abort(CPUState *env, const char *pszFormat, ...)
4287{
4288 /*
4289 * Bitch about it.
4290 */
4291 RTLogFlags(NULL, "nodisabled nobuffered");
4292 va_list args;
4293 va_start(args, pszFormat);
4294 RTLogPrintf("fatal error in recompiler cpu: %N\n", pszFormat, &args);
4295 va_end(args);
4296 va_start(args, pszFormat);
4297 AssertReleaseMsgFailed(("fatal error in recompiler cpu: %N\n", pszFormat, &args));
4298 va_end(args);
4299
4300 /*
4301 * If we're in REM context we'll sync back the state before 'jumping' to
4302 * the EMs failure handling.
4303 */
4304 PVM pVM = cpu_single_env->pVM;
4305 if (pVM->rem.s.fInREM)
4306 REMR3StateBack(pVM);
4307 EMR3FatalError(pVM, VERR_REM_VIRTUAL_CPU_ERROR);
4308 AssertMsgFailed(("EMR3FatalError returned!\n"));
4309}
4310
4311
4312/**
4313 * Aborts the VM.
4314 *
4315 * @param rc VBox error code.
4316 * @param pszTip Hint about why/when this happend.
4317 */
4318static void remAbort(int rc, const char *pszTip)
4319{
4320 /*
4321 * Bitch about it.
4322 */
4323 RTLogPrintf("internal REM fatal error: rc=%Vrc %s\n", rc, pszTip);
4324 AssertReleaseMsgFailed(("internal REM fatal error: rc=%Vrc %s\n", rc, pszTip));
4325
4326 /*
4327 * Jump back to where we entered the recompiler.
4328 */
4329 PVM pVM = cpu_single_env->pVM;
4330 if (pVM->rem.s.fInREM)
4331 REMR3StateBack(pVM);
4332 EMR3FatalError(pVM, rc);
4333 AssertMsgFailed(("EMR3FatalError returned!\n"));
4334}
4335
4336
4337/**
4338 * Dumps a linux system call.
4339 * @param pVM VM handle.
4340 */
4341void remR3DumpLnxSyscall(PVM pVM)
4342{
4343 static const char *apsz[] =
4344 {
4345 "sys_restart_syscall", /* 0 - old "setup()" system call, used for restarting */
4346 "sys_exit",
4347 "sys_fork",
4348 "sys_read",
4349 "sys_write",
4350 "sys_open", /* 5 */
4351 "sys_close",
4352 "sys_waitpid",
4353 "sys_creat",
4354 "sys_link",
4355 "sys_unlink", /* 10 */
4356 "sys_execve",
4357 "sys_chdir",
4358 "sys_time",
4359 "sys_mknod",
4360 "sys_chmod", /* 15 */
4361 "sys_lchown16",
4362 "sys_ni_syscall", /* old break syscall holder */
4363 "sys_stat",
4364 "sys_lseek",
4365 "sys_getpid", /* 20 */
4366 "sys_mount",
4367 "sys_oldumount",
4368 "sys_setuid16",
4369 "sys_getuid16",
4370 "sys_stime", /* 25 */
4371 "sys_ptrace",
4372 "sys_alarm",
4373 "sys_fstat",
4374 "sys_pause",
4375 "sys_utime", /* 30 */
4376 "sys_ni_syscall", /* old stty syscall holder */
4377 "sys_ni_syscall", /* old gtty syscall holder */
4378 "sys_access",
4379 "sys_nice",
4380 "sys_ni_syscall", /* 35 - old ftime syscall holder */
4381 "sys_sync",
4382 "sys_kill",
4383 "sys_rename",
4384 "sys_mkdir",
4385 "sys_rmdir", /* 40 */
4386 "sys_dup",
4387 "sys_pipe",
4388 "sys_times",
4389 "sys_ni_syscall", /* old prof syscall holder */
4390 "sys_brk", /* 45 */
4391 "sys_setgid16",
4392 "sys_getgid16",
4393 "sys_signal",
4394 "sys_geteuid16",
4395 "sys_getegid16", /* 50 */
4396 "sys_acct",
4397 "sys_umount", /* recycled never used phys() */
4398 "sys_ni_syscall", /* old lock syscall holder */
4399 "sys_ioctl",
4400 "sys_fcntl", /* 55 */
4401 "sys_ni_syscall", /* old mpx syscall holder */
4402 "sys_setpgid",
4403 "sys_ni_syscall", /* old ulimit syscall holder */
4404 "sys_olduname",
4405 "sys_umask", /* 60 */
4406 "sys_chroot",
4407 "sys_ustat",
4408 "sys_dup2",
4409 "sys_getppid",
4410 "sys_getpgrp", /* 65 */
4411 "sys_setsid",
4412 "sys_sigaction",
4413 "sys_sgetmask",
4414 "sys_ssetmask",
4415 "sys_setreuid16", /* 70 */
4416 "sys_setregid16",
4417 "sys_sigsuspend",
4418 "sys_sigpending",
4419 "sys_sethostname",
4420 "sys_setrlimit", /* 75 */
4421 "sys_old_getrlimit",
4422 "sys_getrusage",
4423 "sys_gettimeofday",
4424 "sys_settimeofday",
4425 "sys_getgroups16", /* 80 */
4426 "sys_setgroups16",
4427 "old_select",
4428 "sys_symlink",
4429 "sys_lstat",
4430 "sys_readlink", /* 85 */
4431 "sys_uselib",
4432 "sys_swapon",
4433 "sys_reboot",
4434 "old_readdir",
4435 "old_mmap", /* 90 */
4436 "sys_munmap",
4437 "sys_truncate",
4438 "sys_ftruncate",
4439 "sys_fchmod",
4440 "sys_fchown16", /* 95 */
4441 "sys_getpriority",
4442 "sys_setpriority",
4443 "sys_ni_syscall", /* old profil syscall holder */
4444 "sys_statfs",
4445 "sys_fstatfs", /* 100 */
4446 "sys_ioperm",
4447 "sys_socketcall",
4448 "sys_syslog",
4449 "sys_setitimer",
4450 "sys_getitimer", /* 105 */
4451 "sys_newstat",
4452 "sys_newlstat",
4453 "sys_newfstat",
4454 "sys_uname",
4455 "sys_iopl", /* 110 */
4456 "sys_vhangup",
4457 "sys_ni_syscall", /* old "idle" system call */
4458 "sys_vm86old",
4459 "sys_wait4",
4460 "sys_swapoff", /* 115 */
4461 "sys_sysinfo",
4462 "sys_ipc",
4463 "sys_fsync",
4464 "sys_sigreturn",
4465 "sys_clone", /* 120 */
4466 "sys_setdomainname",
4467 "sys_newuname",
4468 "sys_modify_ldt",
4469 "sys_adjtimex",
4470 "sys_mprotect", /* 125 */
4471 "sys_sigprocmask",
4472 "sys_ni_syscall", /* old "create_module" */
4473 "sys_init_module",
4474 "sys_delete_module",
4475 "sys_ni_syscall", /* 130: old "get_kernel_syms" */
4476 "sys_quotactl",
4477 "sys_getpgid",
4478 "sys_fchdir",
4479 "sys_bdflush",
4480 "sys_sysfs", /* 135 */
4481 "sys_personality",
4482 "sys_ni_syscall", /* reserved for afs_syscall */
4483 "sys_setfsuid16",
4484 "sys_setfsgid16",
4485 "sys_llseek", /* 140 */
4486 "sys_getdents",
4487 "sys_select",
4488 "sys_flock",
4489 "sys_msync",
4490 "sys_readv", /* 145 */
4491 "sys_writev",
4492 "sys_getsid",
4493 "sys_fdatasync",
4494 "sys_sysctl",
4495 "sys_mlock", /* 150 */
4496 "sys_munlock",
4497 "sys_mlockall",
4498 "sys_munlockall",
4499 "sys_sched_setparam",
4500 "sys_sched_getparam", /* 155 */
4501 "sys_sched_setscheduler",
4502 "sys_sched_getscheduler",
4503 "sys_sched_yield",
4504 "sys_sched_get_priority_max",
4505 "sys_sched_get_priority_min", /* 160 */
4506 "sys_sched_rr_get_interval",
4507 "sys_nanosleep",
4508 "sys_mremap",
4509 "sys_setresuid16",
4510 "sys_getresuid16", /* 165 */
4511 "sys_vm86",
4512 "sys_ni_syscall", /* Old sys_query_module */
4513 "sys_poll",
4514 "sys_nfsservctl",
4515 "sys_setresgid16", /* 170 */
4516 "sys_getresgid16",
4517 "sys_prctl",
4518 "sys_rt_sigreturn",
4519 "sys_rt_sigaction",
4520 "sys_rt_sigprocmask", /* 175 */
4521 "sys_rt_sigpending",
4522 "sys_rt_sigtimedwait",
4523 "sys_rt_sigqueueinfo",
4524 "sys_rt_sigsuspend",
4525 "sys_pread64", /* 180 */
4526 "sys_pwrite64",
4527 "sys_chown16",
4528 "sys_getcwd",
4529 "sys_capget",
4530 "sys_capset", /* 185 */
4531 "sys_sigaltstack",
4532 "sys_sendfile",
4533 "sys_ni_syscall", /* reserved for streams1 */
4534 "sys_ni_syscall", /* reserved for streams2 */
4535 "sys_vfork", /* 190 */
4536 "sys_getrlimit",
4537 "sys_mmap2",
4538 "sys_truncate64",
4539 "sys_ftruncate64",
4540 "sys_stat64", /* 195 */
4541 "sys_lstat64",
4542 "sys_fstat64",
4543 "sys_lchown",
4544 "sys_getuid",
4545 "sys_getgid", /* 200 */
4546 "sys_geteuid",
4547 "sys_getegid",
4548 "sys_setreuid",
4549 "sys_setregid",
4550 "sys_getgroups", /* 205 */
4551 "sys_setgroups",
4552 "sys_fchown",
4553 "sys_setresuid",
4554 "sys_getresuid",
4555 "sys_setresgid", /* 210 */
4556 "sys_getresgid",
4557 "sys_chown",
4558 "sys_setuid",
4559 "sys_setgid",
4560 "sys_setfsuid", /* 215 */
4561 "sys_setfsgid",
4562 "sys_pivot_root",
4563 "sys_mincore",
4564 "sys_madvise",
4565 "sys_getdents64", /* 220 */
4566 "sys_fcntl64",
4567 "sys_ni_syscall", /* reserved for TUX */
4568 "sys_ni_syscall",
4569 "sys_gettid",
4570 "sys_readahead", /* 225 */
4571 "sys_setxattr",
4572 "sys_lsetxattr",
4573 "sys_fsetxattr",
4574 "sys_getxattr",
4575 "sys_lgetxattr", /* 230 */
4576 "sys_fgetxattr",
4577 "sys_listxattr",
4578 "sys_llistxattr",
4579 "sys_flistxattr",
4580 "sys_removexattr", /* 235 */
4581 "sys_lremovexattr",
4582 "sys_fremovexattr",
4583 "sys_tkill",
4584 "sys_sendfile64",
4585 "sys_futex", /* 240 */
4586 "sys_sched_setaffinity",
4587 "sys_sched_getaffinity",
4588 "sys_set_thread_area",
4589 "sys_get_thread_area",
4590 "sys_io_setup", /* 245 */
4591 "sys_io_destroy",
4592 "sys_io_getevents",
4593 "sys_io_submit",
4594 "sys_io_cancel",
4595 "sys_fadvise64", /* 250 */
4596 "sys_ni_syscall",
4597 "sys_exit_group",
4598 "sys_lookup_dcookie",
4599 "sys_epoll_create",
4600 "sys_epoll_ctl", /* 255 */
4601 "sys_epoll_wait",
4602 "sys_remap_file_pages",
4603 "sys_set_tid_address",
4604 "sys_timer_create",
4605 "sys_timer_settime", /* 260 */
4606 "sys_timer_gettime",
4607 "sys_timer_getoverrun",
4608 "sys_timer_delete",
4609 "sys_clock_settime",
4610 "sys_clock_gettime", /* 265 */
4611 "sys_clock_getres",
4612 "sys_clock_nanosleep",
4613 "sys_statfs64",
4614 "sys_fstatfs64",
4615 "sys_tgkill", /* 270 */
4616 "sys_utimes",
4617 "sys_fadvise64_64",
4618 "sys_ni_syscall" /* sys_vserver */
4619 };
4620
4621 uint32_t uEAX = CPUMGetGuestEAX(pVM);
4622 switch (uEAX)
4623 {
4624 default:
4625 if (uEAX < ELEMENTS(apsz))
4626 Log(("REM: linux syscall %3d: %s (eip=%08x ebx=%08x ecx=%08x edx=%08x esi=%08x edi=%08x ebp=%08x)\n",
4627 uEAX, apsz[uEAX], CPUMGetGuestEIP(pVM), CPUMGetGuestEBX(pVM), CPUMGetGuestECX(pVM),
4628 CPUMGetGuestEDX(pVM), CPUMGetGuestESI(pVM), CPUMGetGuestEDI(pVM), CPUMGetGuestEBP(pVM)));
4629 else
4630 Log(("eip=%08x: linux syscall %d (#%x) unknown\n", CPUMGetGuestEIP(pVM), uEAX, uEAX));
4631 break;
4632
4633 }
4634}
4635
4636
4637/**
4638 * Dumps an OpenBSD system call.
4639 * @param pVM VM handle.
4640 */
4641void remR3DumpOBsdSyscall(PVM pVM)
4642{
4643 static const char *apsz[] =
4644 {
4645 "SYS_syscall", //0
4646 "SYS_exit", //1
4647 "SYS_fork", //2
4648 "SYS_read", //3
4649 "SYS_write", //4
4650 "SYS_open", //5
4651 "SYS_close", //6
4652 "SYS_wait4", //7
4653 "SYS_8",
4654 "SYS_link", //9
4655 "SYS_unlink", //10
4656 "SYS_11",
4657 "SYS_chdir", //12
4658 "SYS_fchdir", //13
4659 "SYS_mknod", //14
4660 "SYS_chmod", //15
4661 "SYS_chown", //16
4662 "SYS_break", //17
4663 "SYS_18",
4664 "SYS_19",
4665 "SYS_getpid", //20
4666 "SYS_mount", //21
4667 "SYS_unmount", //22
4668 "SYS_setuid", //23
4669 "SYS_getuid", //24
4670 "SYS_geteuid", //25
4671 "SYS_ptrace", //26
4672 "SYS_recvmsg", //27
4673 "SYS_sendmsg", //28
4674 "SYS_recvfrom", //29
4675 "SYS_accept", //30
4676 "SYS_getpeername", //31
4677 "SYS_getsockname", //32
4678 "SYS_access", //33
4679 "SYS_chflags", //34
4680 "SYS_fchflags", //35
4681 "SYS_sync", //36
4682 "SYS_kill", //37
4683 "SYS_38",
4684 "SYS_getppid", //39
4685 "SYS_40",
4686 "SYS_dup", //41
4687 "SYS_opipe", //42
4688 "SYS_getegid", //43
4689 "SYS_profil", //44
4690 "SYS_ktrace", //45
4691 "SYS_sigaction", //46
4692 "SYS_getgid", //47
4693 "SYS_sigprocmask", //48
4694 "SYS_getlogin", //49
4695 "SYS_setlogin", //50
4696 "SYS_acct", //51
4697 "SYS_sigpending", //52
4698 "SYS_osigaltstack", //53
4699 "SYS_ioctl", //54
4700 "SYS_reboot", //55
4701 "SYS_revoke", //56
4702 "SYS_symlink", //57
4703 "SYS_readlink", //58
4704 "SYS_execve", //59
4705 "SYS_umask", //60
4706 "SYS_chroot", //61
4707 "SYS_62",
4708 "SYS_63",
4709 "SYS_64",
4710 "SYS_65",
4711 "SYS_vfork", //66
4712 "SYS_67",
4713 "SYS_68",
4714 "SYS_sbrk", //69
4715 "SYS_sstk", //70
4716 "SYS_61",
4717 "SYS_vadvise", //72
4718 "SYS_munmap", //73
4719 "SYS_mprotect", //74
4720 "SYS_madvise", //75
4721 "SYS_76",
4722 "SYS_77",
4723 "SYS_mincore", //78
4724 "SYS_getgroups", //79
4725 "SYS_setgroups", //80
4726 "SYS_getpgrp", //81
4727 "SYS_setpgid", //82
4728 "SYS_setitimer", //83
4729 "SYS_84",
4730 "SYS_85",
4731 "SYS_getitimer", //86
4732 "SYS_87",
4733 "SYS_88",
4734 "SYS_89",
4735 "SYS_dup2", //90
4736 "SYS_91",
4737 "SYS_fcntl", //92
4738 "SYS_select", //93
4739 "SYS_94",
4740 "SYS_fsync", //95
4741 "SYS_setpriority", //96
4742 "SYS_socket", //97
4743 "SYS_connect", //98
4744 "SYS_99",
4745 "SYS_getpriority", //100
4746 "SYS_101",
4747 "SYS_102",
4748 "SYS_sigreturn", //103
4749 "SYS_bind", //104
4750 "SYS_setsockopt", //105
4751 "SYS_listen", //106
4752 "SYS_107",
4753 "SYS_108",
4754 "SYS_109",
4755 "SYS_110",
4756 "SYS_sigsuspend", //111
4757 "SYS_112",
4758 "SYS_113",
4759 "SYS_114",
4760 "SYS_115",
4761 "SYS_gettimeofday", //116
4762 "SYS_getrusage", //117
4763 "SYS_getsockopt", //118
4764 "SYS_119",
4765 "SYS_readv", //120
4766 "SYS_writev", //121
4767 "SYS_settimeofday", //122
4768 "SYS_fchown", //123
4769 "SYS_fchmod", //124
4770 "SYS_125",
4771 "SYS_setreuid", //126
4772 "SYS_setregid", //127
4773 "SYS_rename", //128
4774 "SYS_129",
4775 "SYS_130",
4776 "SYS_flock", //131
4777 "SYS_mkfifo", //132
4778 "SYS_sendto", //133
4779 "SYS_shutdown", //134
4780 "SYS_socketpair", //135
4781 "SYS_mkdir", //136
4782 "SYS_rmdir", //137
4783 "SYS_utimes", //138
4784 "SYS_139",
4785 "SYS_adjtime", //140
4786 "SYS_141",
4787 "SYS_142",
4788 "SYS_143",
4789 "SYS_144",
4790 "SYS_145",
4791 "SYS_146",
4792 "SYS_setsid", //147
4793 "SYS_quotactl", //148
4794 "SYS_149",
4795 "SYS_150",
4796 "SYS_151",
4797 "SYS_152",
4798 "SYS_153",
4799 "SYS_154",
4800 "SYS_nfssvc", //155
4801 "SYS_156",
4802 "SYS_157",
4803 "SYS_158",
4804 "SYS_159",
4805 "SYS_160",
4806 "SYS_getfh", //161
4807 "SYS_162",
4808 "SYS_163",
4809 "SYS_164",
4810 "SYS_sysarch", //165
4811 "SYS_166",
4812 "SYS_167",
4813 "SYS_168",
4814 "SYS_169",
4815 "SYS_170",
4816 "SYS_171",
4817 "SYS_172",
4818 "SYS_pread", //173
4819 "SYS_pwrite", //174
4820 "SYS_175",
4821 "SYS_176",
4822 "SYS_177",
4823 "SYS_178",
4824 "SYS_179",
4825 "SYS_180",
4826 "SYS_setgid", //181
4827 "SYS_setegid", //182
4828 "SYS_seteuid", //183
4829 "SYS_lfs_bmapv", //184
4830 "SYS_lfs_markv", //185
4831 "SYS_lfs_segclean", //186
4832 "SYS_lfs_segwait", //187
4833 "SYS_188",
4834 "SYS_189",
4835 "SYS_190",
4836 "SYS_pathconf", //191
4837 "SYS_fpathconf", //192
4838 "SYS_swapctl", //193
4839 "SYS_getrlimit", //194
4840 "SYS_setrlimit", //195
4841 "SYS_getdirentries", //196
4842 "SYS_mmap", //197
4843 "SYS___syscall", //198
4844 "SYS_lseek", //199
4845 "SYS_truncate", //200
4846 "SYS_ftruncate", //201
4847 "SYS___sysctl", //202
4848 "SYS_mlock", //203
4849 "SYS_munlock", //204
4850 "SYS_205",
4851 "SYS_futimes", //206
4852 "SYS_getpgid", //207
4853 "SYS_xfspioctl", //208
4854 "SYS_209",
4855 "SYS_210",
4856 "SYS_211",
4857 "SYS_212",
4858 "SYS_213",
4859 "SYS_214",
4860 "SYS_215",
4861 "SYS_216",
4862 "SYS_217",
4863 "SYS_218",
4864 "SYS_219",
4865 "SYS_220",
4866 "SYS_semget", //221
4867 "SYS_222",
4868 "SYS_223",
4869 "SYS_224",
4870 "SYS_msgget", //225
4871 "SYS_msgsnd", //226
4872 "SYS_msgrcv", //227
4873 "SYS_shmat", //228
4874 "SYS_229",
4875 "SYS_shmdt", //230
4876 "SYS_231",
4877 "SYS_clock_gettime", //232
4878 "SYS_clock_settime", //233
4879 "SYS_clock_getres", //234
4880 "SYS_235",
4881 "SYS_236",
4882 "SYS_237",
4883 "SYS_238",
4884 "SYS_239",
4885 "SYS_nanosleep", //240
4886 "SYS_241",
4887 "SYS_242",
4888 "SYS_243",
4889 "SYS_244",
4890 "SYS_245",
4891 "SYS_246",
4892 "SYS_247",
4893 "SYS_248",
4894 "SYS_249",
4895 "SYS_minherit", //250
4896 "SYS_rfork", //251
4897 "SYS_poll", //252
4898 "SYS_issetugid", //253
4899 "SYS_lchown", //254
4900 "SYS_getsid", //255
4901 "SYS_msync", //256
4902 "SYS_257",
4903 "SYS_258",
4904 "SYS_259",
4905 "SYS_getfsstat", //260
4906 "SYS_statfs", //261
4907 "SYS_fstatfs", //262
4908 "SYS_pipe", //263
4909 "SYS_fhopen", //264
4910 "SYS_265",
4911 "SYS_fhstatfs", //266
4912 "SYS_preadv", //267
4913 "SYS_pwritev", //268
4914 "SYS_kqueue", //269
4915 "SYS_kevent", //270
4916 "SYS_mlockall", //271
4917 "SYS_munlockall", //272
4918 "SYS_getpeereid", //273
4919 "SYS_274",
4920 "SYS_275",
4921 "SYS_276",
4922 "SYS_277",
4923 "SYS_278",
4924 "SYS_279",
4925 "SYS_280",
4926 "SYS_getresuid", //281
4927 "SYS_setresuid", //282
4928 "SYS_getresgid", //283
4929 "SYS_setresgid", //284
4930 "SYS_285",
4931 "SYS_mquery", //286
4932 "SYS_closefrom", //287
4933 "SYS_sigaltstack", //288
4934 "SYS_shmget", //289
4935 "SYS_semop", //290
4936 "SYS_stat", //291
4937 "SYS_fstat", //292
4938 "SYS_lstat", //293
4939 "SYS_fhstat", //294
4940 "SYS___semctl", //295
4941 "SYS_shmctl", //296
4942 "SYS_msgctl", //297
4943 "SYS_MAXSYSCALL", //298
4944 //299
4945 //300
4946 };
4947 uint32_t uEAX;
4948 if (!LogIsEnabled())
4949 return;
4950 uEAX = CPUMGetGuestEAX(pVM);
4951 switch (uEAX)
4952 {
4953 default:
4954 if (uEAX < ELEMENTS(apsz))
4955 {
4956 uint32_t au32Args[8] = {0};
4957 PGMPhysSimpleReadGCPtr(pVM, au32Args, CPUMGetGuestESP(pVM), sizeof(au32Args));
4958 RTLogPrintf("REM: OpenBSD syscall %3d: %s (eip=%08x %08x %08x %08x %08x %08x %08x %08x %08x)\n",
4959 uEAX, apsz[uEAX], CPUMGetGuestEIP(pVM), au32Args[0], au32Args[1], au32Args[2], au32Args[3],
4960 au32Args[4], au32Args[5], au32Args[6], au32Args[7]);
4961 }
4962 else
4963 RTLogPrintf("eip=%08x: OpenBSD syscall %d (#%x) unknown!!\n", CPUMGetGuestEIP(pVM), uEAX, uEAX);
4964 break;
4965 }
4966}
4967
4968
4969#if defined(IPRT_NO_CRT) && defined(RT_OS_WINDOWS) && defined(RT_ARCH_X86)
4970/**
4971 * The Dll main entry point (stub).
4972 */
4973bool __stdcall _DllMainCRTStartup(void *hModule, uint32_t dwReason, void *pvReserved)
4974{
4975 return true;
4976}
4977
4978void *memcpy(void *dst, const void *src, size_t size)
4979{
4980 uint8_t*pbDst = dst, *pbSrc = src;
4981 while (size-- > 0)
4982 *pbDst++ = *pbSrc++;
4983 return dst;
4984}
4985
4986#endif
4987
Note: See TracBrowser for help on using the repository browser.

© 2024 Oracle Support Privacy / Do Not Sell My Info Terms of Use Trademark Policy Automated Access Etiquette