VirtualBox

source: vbox/trunk/src/recompiler/target-i386/cpu.h@ 47709

Last change on this file since 47709 was 47709, checked in by vboxsync, 11 years ago

REM: Attempt at better selector attribute handling, to avoid further weird bits turning up.

  • Property svn:eol-style set to native
File size: 35.8 KB
Line 
1/*
2 * i386 virtual CPU header
3 *
4 * Copyright (c) 2003 Fabrice Bellard
5 *
6 * This library is free software; you can redistribute it and/or
7 * modify it under the terms of the GNU Lesser General Public
8 * License as published by the Free Software Foundation; either
9 * version 2 of the License, or (at your option) any later version.
10 *
11 * This library is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
14 * Lesser General Public License for more details.
15 *
16 * You should have received a copy of the GNU Lesser General Public
17 * License along with this library; if not, see <http://www.gnu.org/licenses/>.
18 */
19
20/*
21 * Oracle LGPL Disclaimer: For the avoidance of doubt, except that if any license choice
22 * other than GPL or LGPL is available it will apply instead, Oracle elects to use only
23 * the Lesser General Public License version 2.1 (LGPLv2) at this time for any software where
24 * a choice of LGPL license versions is made available with the language indicating
25 * that LGPLv2 or any later version may be used, or where a choice of which version
26 * of the LGPL is applied is otherwise unspecified.
27 */
28
29#ifndef CPU_I386_H
30#define CPU_I386_H
31
32#include "config.h"
33
34#ifdef TARGET_X86_64
35#define TARGET_LONG_BITS 64
36#else
37#define TARGET_LONG_BITS 32
38#endif
39
40/* target supports implicit self modifying code */
41#define TARGET_HAS_SMC
42/* support for self modifying code even if the modified instruction is
43 close to the modifying instruction */
44#define TARGET_HAS_PRECISE_SMC
45
46#define TARGET_HAS_ICE 1
47
48#ifdef TARGET_X86_64
49#define ELF_MACHINE EM_X86_64
50#else
51#define ELF_MACHINE EM_386
52#endif
53
54#define CPUState struct CPUX86State
55
56#include "cpu-defs.h"
57
58#include "softfloat.h"
59
60#ifdef VBOX
61# include <iprt/critsect.h>
62# include <iprt/thread.h>
63# include <iprt/assert.h>
64# include <iprt/asm.h>
65# include <VBox/vmm/vmm.h>
66# include <VBox/vmm/stam.h>
67# include <VBox/vmm/cpumctx.h>
68#endif /* VBOX */
69
70#define R_EAX 0
71#define R_ECX 1
72#define R_EDX 2
73#define R_EBX 3
74#define R_ESP 4
75#define R_EBP 5
76#define R_ESI 6
77#define R_EDI 7
78
79#define R_AL 0
80#define R_CL 1
81#define R_DL 2
82#define R_BL 3
83#define R_AH 4
84#define R_CH 5
85#define R_DH 6
86#define R_BH 7
87
88#define R_ES 0
89#define R_CS 1
90#define R_SS 2
91#define R_DS 3
92#define R_FS 4
93#define R_GS 5
94
95/* segment descriptor fields */
96#define DESC_G_MASK (1 << 23)
97#define DESC_B_SHIFT 22
98#define DESC_B_MASK (1 << DESC_B_SHIFT)
99#define DESC_L_SHIFT 21 /* x86_64 only : 64 bit code segment */
100#define DESC_L_MASK (1 << DESC_L_SHIFT)
101#define DESC_AVL_MASK (1 << 20)
102#define DESC_P_MASK (1 << 15)
103#define DESC_DPL_SHIFT 13
104#define DESC_DPL_MASK (3 << DESC_DPL_SHIFT)
105#define DESC_S_MASK (1 << 12)
106#define DESC_TYPE_SHIFT 8
107#define DESC_TYPE_MASK (15 << DESC_TYPE_SHIFT)
108#define DESC_A_MASK (1 << 8)
109
110#define DESC_CS_MASK (1 << 11) /* 1=code segment 0=data segment */
111#define DESC_C_MASK (1 << 10) /* code: conforming */
112#define DESC_R_MASK (1 << 9) /* code: readable */
113
114#define DESC_E_MASK (1 << 10) /* data: expansion direction */
115#define DESC_W_MASK (1 << 9) /* data: writable */
116
117#define DESC_TSS_BUSY_MASK (1 << 9)
118#ifdef VBOX
119# define DESC_INTEL_UNUSABLE RT_BIT_32(16+8) /**< Internal VT-x bit for NULL sectors. */
120# define DESC_RAW_FLAG_BITS UINT32_C(0x00ffffff) /**< Flag bits we load from the descriptor. */
121#endif
122
123/* eflags masks */
124#define CC_C 0x0001
125#define CC_P 0x0004
126#define CC_A 0x0010
127#define CC_Z 0x0040
128#define CC_S 0x0080
129#define CC_O 0x0800
130
131#define TF_SHIFT 8
132#define IOPL_SHIFT 12
133#define VM_SHIFT 17
134
135#define TF_MASK 0x00000100
136#define IF_MASK 0x00000200
137#define DF_MASK 0x00000400
138#define IOPL_MASK 0x00003000
139#define NT_MASK 0x00004000
140#define RF_MASK 0x00010000
141#define VM_MASK 0x00020000
142#define AC_MASK 0x00040000
143#define VIF_MASK 0x00080000
144#define VIP_MASK 0x00100000
145#define ID_MASK 0x00200000
146
147/* hidden flags - used internally by qemu to represent additional cpu
148 states. Only the CPL, INHIBIT_IRQ, SMM and SVMI are not
149 redundant. We avoid using the IOPL_MASK, TF_MASK and VM_MASK bit
150 position to ease oring with eflags. */
151/* current cpl */
152#define HF_CPL_SHIFT 0
153/* true if soft mmu is being used */
154#define HF_SOFTMMU_SHIFT 2
155/* true if hardware interrupts must be disabled for next instruction */
156#define HF_INHIBIT_IRQ_SHIFT 3
157/* 16 or 32 segments */
158#define HF_CS32_SHIFT 4
159#define HF_SS32_SHIFT 5
160/* zero base for DS, ES and SS : can be '0' only in 32 bit CS segment */
161#define HF_ADDSEG_SHIFT 6
162/* copy of CR0.PE (protected mode) */
163#define HF_PE_SHIFT 7
164#define HF_TF_SHIFT 8 /* must be same as eflags */
165#define HF_MP_SHIFT 9 /* the order must be MP, EM, TS */
166#define HF_EM_SHIFT 10
167#define HF_TS_SHIFT 11
168#define HF_IOPL_SHIFT 12 /* must be same as eflags */
169#define HF_LMA_SHIFT 14 /* only used on x86_64: long mode active */
170#define HF_CS64_SHIFT 15 /* only used on x86_64: 64 bit code segment */
171#define HF_RF_SHIFT 16 /* must be same as eflags */
172#define HF_VM_SHIFT 17 /* must be same as eflags */
173#define HF_SMM_SHIFT 19 /* CPU in SMM mode */
174#define HF_SVME_SHIFT 20 /* SVME enabled (copy of EFER.SVME) */
175#define HF_SVMI_SHIFT 21 /* SVM intercepts are active */
176#define HF_OSFXSR_SHIFT 22 /* CR4.OSFXSR */
177
178#define HF_CPL_MASK (3 << HF_CPL_SHIFT)
179#define HF_SOFTMMU_MASK (1 << HF_SOFTMMU_SHIFT)
180#define HF_INHIBIT_IRQ_MASK (1 << HF_INHIBIT_IRQ_SHIFT)
181#define HF_CS32_MASK (1 << HF_CS32_SHIFT)
182#define HF_SS32_MASK (1 << HF_SS32_SHIFT)
183#define HF_ADDSEG_MASK (1 << HF_ADDSEG_SHIFT)
184#define HF_PE_MASK (1 << HF_PE_SHIFT)
185#define HF_TF_MASK (1 << HF_TF_SHIFT)
186#define HF_MP_MASK (1 << HF_MP_SHIFT)
187#define HF_EM_MASK (1 << HF_EM_SHIFT)
188#define HF_TS_MASK (1 << HF_TS_SHIFT)
189#define HF_IOPL_MASK (3 << HF_IOPL_SHIFT)
190#define HF_LMA_MASK (1 << HF_LMA_SHIFT)
191#define HF_CS64_MASK (1 << HF_CS64_SHIFT)
192#define HF_RF_MASK (1 << HF_RF_SHIFT)
193#define HF_VM_MASK (1 << HF_VM_SHIFT)
194#define HF_SMM_MASK (1 << HF_SMM_SHIFT)
195#define HF_SVME_MASK (1 << HF_SVME_SHIFT)
196#define HF_SVMI_MASK (1 << HF_SVMI_SHIFT)
197#define HF_OSFXSR_MASK (1 << HF_OSFXSR_SHIFT)
198
199/* hflags2 */
200
201#define HF2_GIF_SHIFT 0 /* if set CPU takes interrupts */
202#define HF2_HIF_SHIFT 1 /* value of IF_MASK when entering SVM */
203#define HF2_NMI_SHIFT 2 /* CPU serving NMI */
204#define HF2_VINTR_SHIFT 3 /* value of V_INTR_MASKING bit */
205
206#define HF2_GIF_MASK (1 << HF2_GIF_SHIFT)
207#define HF2_HIF_MASK (1 << HF2_HIF_SHIFT)
208#define HF2_NMI_MASK (1 << HF2_NMI_SHIFT)
209#define HF2_VINTR_MASK (1 << HF2_VINTR_SHIFT)
210
211#define CR0_PE_SHIFT 0
212#define CR0_MP_SHIFT 1
213
214#define CR0_PE_MASK (1 << 0)
215#define CR0_MP_MASK (1 << 1)
216#define CR0_EM_MASK (1 << 2)
217#define CR0_TS_MASK (1 << 3)
218#define CR0_ET_MASK (1 << 4)
219#define CR0_NE_MASK (1 << 5)
220#define CR0_WP_MASK (1 << 16)
221#define CR0_AM_MASK (1 << 18)
222#define CR0_PG_MASK (1 << 31)
223
224#define CR4_VME_MASK (1 << 0)
225#define CR4_PVI_MASK (1 << 1)
226#define CR4_TSD_MASK (1 << 2)
227#define CR4_DE_MASK (1 << 3)
228#define CR4_PSE_MASK (1 << 4)
229#define CR4_PAE_MASK (1 << 5)
230#define CR4_MCE_MASK (1 << 6)
231#define CR4_PGE_MASK (1 << 7)
232#define CR4_PCE_MASK (1 << 8)
233#define CR4_OSFXSR_SHIFT 9
234#define CR4_OSFXSR_MASK (1 << CR4_OSFXSR_SHIFT)
235#define CR4_OSXMMEXCPT_MASK (1 << 10)
236
237#define DR6_BD (1 << 13)
238#define DR6_BS (1 << 14)
239#define DR6_BT (1 << 15)
240#define DR6_FIXED_1 0xffff0ff0
241
242#define DR7_GD (1 << 13)
243#define DR7_TYPE_SHIFT 16
244#define DR7_LEN_SHIFT 18
245#define DR7_FIXED_1 0x00000400
246
247#define PG_PRESENT_BIT 0
248#define PG_RW_BIT 1
249#define PG_USER_BIT 2
250#define PG_PWT_BIT 3
251#define PG_PCD_BIT 4
252#define PG_ACCESSED_BIT 5
253#define PG_DIRTY_BIT 6
254#define PG_PSE_BIT 7
255#define PG_GLOBAL_BIT 8
256#define PG_NX_BIT 63
257
258#define PG_PRESENT_MASK (1 << PG_PRESENT_BIT)
259#define PG_RW_MASK (1 << PG_RW_BIT)
260#define PG_USER_MASK (1 << PG_USER_BIT)
261#define PG_PWT_MASK (1 << PG_PWT_BIT)
262#define PG_PCD_MASK (1 << PG_PCD_BIT)
263#define PG_ACCESSED_MASK (1 << PG_ACCESSED_BIT)
264#define PG_DIRTY_MASK (1 << PG_DIRTY_BIT)
265#define PG_PSE_MASK (1 << PG_PSE_BIT)
266#define PG_GLOBAL_MASK (1 << PG_GLOBAL_BIT)
267#define PG_NX_MASK (1LL << PG_NX_BIT)
268
269#define PG_ERROR_W_BIT 1
270
271#define PG_ERROR_P_MASK 0x01
272#define PG_ERROR_W_MASK (1 << PG_ERROR_W_BIT)
273#define PG_ERROR_U_MASK 0x04
274#define PG_ERROR_RSVD_MASK 0x08
275#define PG_ERROR_I_D_MASK 0x10
276
277#define MCG_CTL_P (1UL<<8) /* MCG_CAP register available */
278
279#define MCE_CAP_DEF MCG_CTL_P
280#define MCE_BANKS_DEF 10
281
282#define MCG_STATUS_MCIP (1ULL<<2) /* machine check in progress */
283
284#define MCI_STATUS_VAL (1ULL<<63) /* valid error */
285#define MCI_STATUS_OVER (1ULL<<62) /* previous errors lost */
286#define MCI_STATUS_UC (1ULL<<61) /* uncorrected error */
287
288#define MSR_IA32_TSC 0x10
289#define MSR_IA32_APICBASE 0x1b
290#define MSR_IA32_APICBASE_BSP (1<<8)
291#define MSR_IA32_APICBASE_ENABLE (1<<11)
292#define MSR_IA32_APICBASE_BASE (0xfffff<<12)
293
294#define MSR_MTRRcap 0xfe
295#define MSR_MTRRcap_VCNT 8
296#define MSR_MTRRcap_FIXRANGE_SUPPORT (1 << 8)
297#define MSR_MTRRcap_WC_SUPPORTED (1 << 10)
298
299#define MSR_IA32_SYSENTER_CS 0x174
300#define MSR_IA32_SYSENTER_ESP 0x175
301#define MSR_IA32_SYSENTER_EIP 0x176
302
303#define MSR_MCG_CAP 0x179
304#define MSR_MCG_STATUS 0x17a
305#define MSR_MCG_CTL 0x17b
306
307#define MSR_IA32_PERF_STATUS 0x198
308
309#define MSR_MTRRphysBase(reg) (0x200 + 2 * (reg))
310#define MSR_MTRRphysMask(reg) (0x200 + 2 * (reg) + 1)
311
312#define MSR_MTRRfix64K_00000 0x250
313#define MSR_MTRRfix16K_80000 0x258
314#define MSR_MTRRfix16K_A0000 0x259
315#define MSR_MTRRfix4K_C0000 0x268
316#define MSR_MTRRfix4K_C8000 0x269
317#define MSR_MTRRfix4K_D0000 0x26a
318#define MSR_MTRRfix4K_D8000 0x26b
319#define MSR_MTRRfix4K_E0000 0x26c
320#define MSR_MTRRfix4K_E8000 0x26d
321#define MSR_MTRRfix4K_F0000 0x26e
322#define MSR_MTRRfix4K_F8000 0x26f
323
324#define MSR_PAT 0x277
325
326#define MSR_MTRRdefType 0x2ff
327
328#define MSR_MC0_CTL 0x400
329#define MSR_MC0_STATUS 0x401
330#define MSR_MC0_ADDR 0x402
331#define MSR_MC0_MISC 0x403
332
333#define MSR_EFER 0xc0000080
334
335#define MSR_EFER_SCE (1 << 0)
336#define MSR_EFER_LME (1 << 8)
337#define MSR_EFER_LMA (1 << 10)
338#define MSR_EFER_NXE (1 << 11)
339#define MSR_EFER_SVME (1 << 12)
340#define MSR_EFER_FFXSR (1 << 14)
341
342#ifdef VBOX
343# define MSR_APIC_RANGE_START 0x800
344# define MSR_APIC_RANGE_END 0x900
345#endif
346
347#define MSR_STAR 0xc0000081
348#define MSR_LSTAR 0xc0000082
349#define MSR_CSTAR 0xc0000083
350#define MSR_FMASK 0xc0000084
351#define MSR_FSBASE 0xc0000100
352#define MSR_GSBASE 0xc0000101
353#define MSR_KERNELGSBASE 0xc0000102
354#define MSR_TSC_AUX 0xc0000103
355
356#define MSR_VM_HSAVE_PA 0xc0010117
357
358/* cpuid_features bits */
359#define CPUID_FP87 (1 << 0)
360#define CPUID_VME (1 << 1)
361#define CPUID_DE (1 << 2)
362#define CPUID_PSE (1 << 3)
363#define CPUID_TSC (1 << 4)
364#define CPUID_MSR (1 << 5)
365#define CPUID_PAE (1 << 6)
366#define CPUID_MCE (1 << 7)
367#define CPUID_CX8 (1 << 8)
368#define CPUID_APIC (1 << 9)
369#define CPUID_SEP (1 << 11) /* sysenter/sysexit */
370#define CPUID_MTRR (1 << 12)
371#define CPUID_PGE (1 << 13)
372#define CPUID_MCA (1 << 14)
373#define CPUID_CMOV (1 << 15)
374#define CPUID_PAT (1 << 16)
375#define CPUID_PSE36 (1 << 17)
376#define CPUID_PN (1 << 18)
377#define CPUID_CLFLUSH (1 << 19)
378#define CPUID_DTS (1 << 21)
379#define CPUID_ACPI (1 << 22)
380#define CPUID_MMX (1 << 23)
381#define CPUID_FXSR (1 << 24)
382#define CPUID_SSE (1 << 25)
383#define CPUID_SSE2 (1 << 26)
384#define CPUID_SS (1 << 27)
385#define CPUID_HT (1 << 28)
386#define CPUID_TM (1 << 29)
387#define CPUID_IA64 (1 << 30)
388#define CPUID_PBE (1 << 31)
389
390#define CPUID_EXT_SSE3 (1 << 0)
391#define CPUID_EXT_DTES64 (1 << 2)
392#define CPUID_EXT_MONITOR (1 << 3)
393#define CPUID_EXT_DSCPL (1 << 4)
394#define CPUID_EXT_VMX (1 << 5)
395#define CPUID_EXT_SMX (1 << 6)
396#define CPUID_EXT_EST (1 << 7)
397#define CPUID_EXT_TM2 (1 << 8)
398#define CPUID_EXT_SSSE3 (1 << 9)
399#define CPUID_EXT_CID (1 << 10)
400#define CPUID_EXT_CX16 (1 << 13)
401#define CPUID_EXT_XTPR (1 << 14)
402#define CPUID_EXT_PDCM (1 << 15)
403#define CPUID_EXT_DCA (1 << 18)
404#define CPUID_EXT_SSE41 (1 << 19)
405#define CPUID_EXT_SSE42 (1 << 20)
406#define CPUID_EXT_X2APIC (1 << 21)
407#define CPUID_EXT_MOVBE (1 << 22)
408#define CPUID_EXT_POPCNT (1 << 23)
409#define CPUID_EXT_XSAVE (1 << 26)
410#define CPUID_EXT_OSXSAVE (1 << 27)
411#define CPUID_EXT_HYPERVISOR (1 << 31)
412
413#define CPUID_EXT2_SYSCALL (1 << 11)
414#define CPUID_EXT2_MP (1 << 19)
415#define CPUID_EXT2_NX (1 << 20)
416#define CPUID_EXT2_MMXEXT (1 << 22)
417#define CPUID_EXT2_FFXSR (1 << 25)
418#define CPUID_EXT2_PDPE1GB (1 << 26)
419#define CPUID_EXT2_RDTSCP (1 << 27)
420#define CPUID_EXT2_LM (1 << 29)
421#define CPUID_EXT2_3DNOWEXT (1 << 30)
422#define CPUID_EXT2_3DNOW (1 << 31)
423
424#define CPUID_EXT3_LAHF_LM (1 << 0)
425#define CPUID_EXT3_CMP_LEG (1 << 1)
426#define CPUID_EXT3_SVM (1 << 2)
427#define CPUID_EXT3_EXTAPIC (1 << 3)
428#define CPUID_EXT3_CR8LEG (1 << 4)
429#define CPUID_EXT3_ABM (1 << 5)
430#define CPUID_EXT3_SSE4A (1 << 6)
431#define CPUID_EXT3_MISALIGNSSE (1 << 7)
432#define CPUID_EXT3_3DNOWPREFETCH (1 << 8)
433#define CPUID_EXT3_OSVW (1 << 9)
434#define CPUID_EXT3_IBS (1 << 10)
435#define CPUID_EXT3_SKINIT (1 << 12)
436
437#define CPUID_VENDOR_INTEL_1 0x756e6547 /* "Genu" */
438#define CPUID_VENDOR_INTEL_2 0x49656e69 /* "ineI" */
439#define CPUID_VENDOR_INTEL_3 0x6c65746e /* "ntel" */
440
441#define CPUID_VENDOR_AMD_1 0x68747541 /* "Auth" */
442#define CPUID_VENDOR_AMD_2 0x69746e65 /* "enti" */
443#define CPUID_VENDOR_AMD_3 0x444d4163 /* "cAMD" */
444
445#define CPUID_MWAIT_IBE (1 << 1) /* Interrupts can exit capability */
446#define CPUID_MWAIT_EMX (1 << 0) /* enumeration supported */
447
448#define EXCP00_DIVZ 0
449#define EXCP01_DB 1
450#define EXCP02_NMI 2
451#define EXCP03_INT3 3
452#define EXCP04_INTO 4
453#define EXCP05_BOUND 5
454#define EXCP06_ILLOP 6
455#define EXCP07_PREX 7
456#define EXCP08_DBLE 8
457#define EXCP09_XERR 9
458#define EXCP0A_TSS 10
459#define EXCP0B_NOSEG 11
460#define EXCP0C_STACK 12
461#define EXCP0D_GPF 13
462#define EXCP0E_PAGE 14
463#define EXCP10_COPR 16
464#define EXCP11_ALGN 17
465#define EXCP12_MCHK 18
466
467#define EXCP_SYSCALL 0x100 /* only happens in user only emulation
468 for syscall instruction */
469
470enum {
471 CC_OP_DYNAMIC, /* must use dynamic code to get cc_op */
472 CC_OP_EFLAGS, /* all cc are explicitly computed, CC_SRC = flags */
473
474 CC_OP_MULB, /* modify all flags, C, O = (CC_SRC != 0) */
475 CC_OP_MULW,
476 CC_OP_MULL,
477 CC_OP_MULQ,
478
479 CC_OP_ADDB, /* modify all flags, CC_DST = res, CC_SRC = src1 */
480 CC_OP_ADDW,
481 CC_OP_ADDL,
482 CC_OP_ADDQ,
483
484 CC_OP_ADCB, /* modify all flags, CC_DST = res, CC_SRC = src1 */
485 CC_OP_ADCW,
486 CC_OP_ADCL,
487 CC_OP_ADCQ,
488
489 CC_OP_SUBB, /* modify all flags, CC_DST = res, CC_SRC = src1 */
490 CC_OP_SUBW,
491 CC_OP_SUBL,
492 CC_OP_SUBQ,
493
494 CC_OP_SBBB, /* modify all flags, CC_DST = res, CC_SRC = src1 */
495 CC_OP_SBBW,
496 CC_OP_SBBL,
497 CC_OP_SBBQ,
498
499 CC_OP_LOGICB, /* modify all flags, CC_DST = res */
500 CC_OP_LOGICW,
501 CC_OP_LOGICL,
502 CC_OP_LOGICQ,
503
504 CC_OP_INCB, /* modify all flags except, CC_DST = res, CC_SRC = C */
505 CC_OP_INCW,
506 CC_OP_INCL,
507 CC_OP_INCQ,
508
509 CC_OP_DECB, /* modify all flags except, CC_DST = res, CC_SRC = C */
510 CC_OP_DECW,
511 CC_OP_DECL,
512 CC_OP_DECQ,
513
514 CC_OP_SHLB, /* modify all flags, CC_DST = res, CC_SRC.msb = C */
515 CC_OP_SHLW,
516 CC_OP_SHLL,
517 CC_OP_SHLQ,
518
519 CC_OP_SARB, /* modify all flags, CC_DST = res, CC_SRC.lsb = C */
520 CC_OP_SARW,
521 CC_OP_SARL,
522 CC_OP_SARQ,
523
524 CC_OP_NB,
525};
526
527#ifdef FLOATX80
528#define USE_X86LDOUBLE
529#endif
530
531#ifdef USE_X86LDOUBLE
532typedef floatx80 CPU86_LDouble;
533#else
534typedef float64 CPU86_LDouble;
535#endif
536
537typedef struct SegmentCache {
538 uint32_t selector;
539#ifdef VBOX
540 /** The new selector is saved here when we are unable to sync it before invoking the recompiled code. */
541 uint16_t newselector;
542 uint16_t fVBoxFlags;
543#endif
544 target_ulong base;
545 uint32_t limit;
546 uint32_t flags;
547} SegmentCache;
548
549typedef union {
550 uint8_t _b[16];
551 uint16_t _w[8];
552 uint32_t _l[4];
553 uint64_t _q[2];
554 float32 _s[4];
555 float64 _d[2];
556} XMMReg;
557
558typedef union {
559 uint8_t _b[8];
560 uint16_t _w[4];
561 uint32_t _l[2];
562 float32 _s[2];
563 uint64_t q;
564} MMXReg;
565
566#ifdef HOST_WORDS_BIGENDIAN
567#define XMM_B(n) _b[15 - (n)]
568#define XMM_W(n) _w[7 - (n)]
569#define XMM_L(n) _l[3 - (n)]
570#define XMM_S(n) _s[3 - (n)]
571#define XMM_Q(n) _q[1 - (n)]
572#define XMM_D(n) _d[1 - (n)]
573
574#define MMX_B(n) _b[7 - (n)]
575#define MMX_W(n) _w[3 - (n)]
576#define MMX_L(n) _l[1 - (n)]
577#define MMX_S(n) _s[1 - (n)]
578#else
579#define XMM_B(n) _b[n]
580#define XMM_W(n) _w[n]
581#define XMM_L(n) _l[n]
582#define XMM_S(n) _s[n]
583#define XMM_Q(n) _q[n]
584#define XMM_D(n) _d[n]
585
586#define MMX_B(n) _b[n]
587#define MMX_W(n) _w[n]
588#define MMX_L(n) _l[n]
589#define MMX_S(n) _s[n]
590#endif
591#define MMX_Q(n) q
592
593typedef union {
594#ifdef USE_X86LDOUBLE
595 CPU86_LDouble d __attribute__((aligned(16)));
596#else
597 CPU86_LDouble d;
598#endif
599 MMXReg mmx;
600} FPReg;
601
602typedef struct {
603 uint64_t base;
604 uint64_t mask;
605} MTRRVar;
606
607#define CPU_NB_REGS64 16
608#define CPU_NB_REGS32 8
609
610#ifdef TARGET_X86_64
611#define CPU_NB_REGS CPU_NB_REGS64
612#else
613#define CPU_NB_REGS CPU_NB_REGS32
614#endif
615
616#define NB_MMU_MODES 2
617
618typedef struct CPUX86State {
619 /* standard registers */
620 target_ulong regs[CPU_NB_REGS];
621 target_ulong eip;
622 target_ulong eflags; /* eflags register. During CPU emulation, CC
623 flags and DF are set to zero because they are
624 stored elsewhere */
625
626 /* emulator internal eflags handling */
627 target_ulong cc_src;
628 target_ulong cc_dst;
629 uint32_t cc_op;
630 int32_t df; /* D flag : 1 if D = 0, -1 if D = 1 */
631 uint32_t hflags; /* TB flags, see HF_xxx constants. These flags
632 are known at translation time. */
633 uint32_t hflags2; /* various other flags, see HF2_xxx constants. */
634
635 /* segments */
636 SegmentCache segs[6]; /* selector values */
637 SegmentCache ldt;
638 SegmentCache tr;
639 SegmentCache gdt; /* only base and limit are used */
640 SegmentCache idt; /* only base and limit are used */
641
642 target_ulong cr[5]; /* NOTE: cr1 is unused */
643 int32_t a20_mask;
644
645 /* FPU state */
646 unsigned int fpstt; /* top of stack index */
647 uint16_t fpus;
648 uint16_t fpuc;
649 uint8_t fptags[8]; /* 0 = valid, 1 = empty */
650 FPReg fpregs[8];
651
652 /* emulator internal variables */
653 float_status fp_status;
654#ifdef VBOX
655 uint32_t alignment3[3]; /* force the long double to start a 16 byte line. */
656#endif
657 CPU86_LDouble ft0;
658#if defined(VBOX) && defined(RT_ARCH_X86) && !defined(RT_OS_DARWIN)
659 uint32_t alignment4; /* long double is 12 byte, pad it to 16. */
660#endif
661
662 float_status mmx_status; /* for 3DNow! float ops */
663 float_status sse_status;
664 uint32_t mxcsr;
665 XMMReg xmm_regs[CPU_NB_REGS];
666 XMMReg xmm_t0;
667 MMXReg mmx_t0;
668 target_ulong cc_tmp; /* temporary for rcr/rcl */
669
670 /* sysenter registers */
671 uint32_t sysenter_cs;
672#ifdef VBOX
673 uint32_t alignment0;
674#endif
675 target_ulong sysenter_esp;
676 target_ulong sysenter_eip;
677 uint64_t efer;
678 uint64_t star;
679
680 uint64_t vm_hsave;
681 uint64_t vm_vmcb;
682 uint64_t tsc_offset;
683 uint64_t intercept;
684 uint16_t intercept_cr_read;
685 uint16_t intercept_cr_write;
686 uint16_t intercept_dr_read;
687 uint16_t intercept_dr_write;
688 uint32_t intercept_exceptions;
689 uint8_t v_tpr;
690
691#ifdef TARGET_X86_64
692 target_ulong lstar;
693 target_ulong cstar;
694 target_ulong fmask;
695 target_ulong kernelgsbase;
696#endif
697 uint64_t system_time_msr;
698 uint64_t wall_clock_msr;
699
700 uint64_t tsc;
701
702 uint64_t pat;
703
704 /* exception/interrupt handling */
705 int error_code;
706 int exception_is_int;
707 target_ulong exception_next_eip;
708 target_ulong dr[8]; /* debug registers */
709 union {
710 CPUBreakpoint *cpu_breakpoint[4];
711 CPUWatchpoint *cpu_watchpoint[4];
712 }; /* break/watchpoints for dr[0..3] */
713 uint32_t smbase;
714 int old_exception; /* exception in flight */
715
716 CPU_COMMON
717
718#ifdef VBOX
719 /** cpu state flags. (see defines below) */
720 uint32_t state;
721 /** The VM handle. */
722 PVM pVM;
723 /** The VMCPU handle. */
724 PVMCPU pVCpu;
725 /** code buffer for instruction emulation */
726 void *pvCodeBuffer;
727 /** code buffer size */
728 uint32_t cbCodeBuffer;
729#endif /* VBOX */
730
731 /* processor features (e.g. for CPUID insn) */
732#ifndef VBOX /* remR3CpuId deals with these */
733 uint32_t cpuid_level;
734 uint32_t cpuid_vendor1;
735 uint32_t cpuid_vendor2;
736 uint32_t cpuid_vendor3;
737 uint32_t cpuid_version;
738#endif /* !VBOX */
739 uint32_t cpuid_features;
740 uint32_t cpuid_ext_features;
741#ifndef VBOX
742 uint32_t cpuid_xlevel;
743 uint32_t cpuid_model[12];
744#endif /* !VBOX */
745 uint32_t cpuid_ext2_features;
746 uint32_t cpuid_ext3_features;
747 uint32_t cpuid_apic_id;
748#ifndef VBOX
749 int cpuid_vendor_override;
750
751 /* MTRRs */
752 uint64_t mtrr_fixed[11];
753 uint64_t mtrr_deftype;
754 MTRRVar mtrr_var[8];
755
756 /* For KVM */
757 uint32_t mp_state;
758 int32_t exception_injected;
759 int32_t interrupt_injected;
760 uint8_t soft_interrupt;
761 uint8_t nmi_injected;
762 uint8_t nmi_pending;
763 uint8_t has_error_code;
764 uint32_t sipi_vector;
765
766 uint32_t cpuid_kvm_features;
767
768 /* in order to simplify APIC support, we leave this pointer to the
769 user */
770 struct DeviceState *apic_state;
771
772 uint64 mcg_cap;
773 uint64 mcg_status;
774 uint64 mcg_ctl;
775 uint64 mce_banks[MCE_BANKS_DEF*4];
776
777 uint64_t tsc_aux;
778
779 /* vmstate */
780 uint16_t fpus_vmstate;
781 uint16_t fptag_vmstate;
782 uint16_t fpregs_format_vmstate;
783
784 uint64_t xstate_bv;
785 XMMReg ymmh_regs[CPU_NB_REGS];
786
787 uint64_t xcr0;
788#else /* VBOX */
789
790 /** Alignment padding. */
791# if HC_ARCH_BITS == 64 \
792 || ( HC_ARCH_BITS == 32 \
793 && !defined(RT_OS_WINDOWS) \
794 && ( (!defined(VBOX_ENABLE_VBOXREM64) && !defined(RT_OS_SOLARIS) && !defined(RT_OS_FREEBSD)) \
795 || (defined(VBOX_ENABLE_VBOXREM64) && (defined(RT_OS_SOLARIS) || defined(RT_OS_FREEBSD))) ) )
796 uint32_t alignment2[1];
797# endif
798
799 /** Profiling tb_flush. */
800 STAMPROFILE StatTbFlush;
801
802 /** Addends for HVA -> GPA translations. */
803 target_phys_addr_t phys_addends[NB_MMU_MODES][CPU_TLB_SIZE];
804#endif /* VBOX */
805} CPUX86State;
806
807#ifdef VBOX
808
809/* Version 1.6 structure; just for loading the old saved state */
810typedef struct SegmentCache_Ver16 {
811 uint32_t selector;
812 uint32_t base;
813 uint32_t limit;
814 uint32_t flags;
815 /** The new selector is saved here when we are unable to sync it before invoking the recompiled code. */
816 uint32_t newselector;
817} SegmentCache_Ver16;
818
819# define CPU_NB_REGS_VER16 8
820
821/* Version 1.6 structure; just for loading the old saved state */
822typedef struct CPUX86State_Ver16 {
823# if TARGET_LONG_BITS > HOST_LONG_BITS
824 /* temporaries if we cannot store them in host registers */
825 uint32_t t0, t1, t2;
826# endif
827
828 /* standard registers */
829 uint32_t regs[CPU_NB_REGS_VER16];
830 uint32_t eip;
831 uint32_t eflags; /* eflags register. During CPU emulation, CC
832 flags and DF are set to zero because they are
833 stored elsewhere */
834
835 /* emulator internal eflags handling */
836 uint32_t cc_src;
837 uint32_t cc_dst;
838 uint32_t cc_op;
839 int32_t df; /* D flag : 1 if D = 0, -1 if D = 1 */
840 uint32_t hflags; /* hidden flags, see HF_xxx constants */
841
842 /* segments */
843 SegmentCache_Ver16 segs[6]; /* selector values */
844 SegmentCache_Ver16 ldt;
845 SegmentCache_Ver16 tr;
846 SegmentCache_Ver16 gdt; /* only base and limit are used */
847 SegmentCache_Ver16 idt; /* only base and limit are used */
848
849 uint32_t cr[5]; /* NOTE: cr1 is unused */
850 uint32_t a20_mask;
851
852 /* FPU state */
853 unsigned int fpstt; /* top of stack index */
854 unsigned int fpus;
855 unsigned int fpuc;
856 uint8_t fptags[8]; /* 0 = valid, 1 = empty */
857 union {
858# ifdef USE_X86LDOUBLE
859 CPU86_LDouble d __attribute__((aligned(16)));
860# else
861 CPU86_LDouble d;
862# endif
863 MMXReg mmx;
864 } fpregs[8];
865
866 /* emulator internal variables */
867 float_status fp_status;
868# ifdef VBOX
869 uint32_t alignment3[3]; /* force the long double to start a 16 byte line. */
870# endif
871 CPU86_LDouble ft0;
872# if defined(VBOX) && defined(RT_ARCH_X86) && !defined(RT_OS_DARWIN)
873 uint32_t alignment4; /* long double is 12 byte, pad it to 16. */
874# endif
875 union {
876 float f;
877 double d;
878 int i32;
879 int64_t i64;
880 } fp_convert;
881
882 float_status sse_status;
883 uint32_t mxcsr;
884 XMMReg xmm_regs[CPU_NB_REGS_VER16];
885 XMMReg xmm_t0;
886 MMXReg mmx_t0;
887
888 /* sysenter registers */
889 uint32_t sysenter_cs;
890 uint32_t sysenter_esp;
891 uint32_t sysenter_eip;
892# ifdef VBOX
893 uint32_t alignment0;
894# endif
895 uint64_t efer;
896 uint64_t star;
897
898 uint64_t pat;
899
900 /* temporary data for USE_CODE_COPY mode */
901# ifdef USE_CODE_COPY
902 uint32_t tmp0;
903 uint32_t saved_esp;
904 int native_fp_regs; /* if true, the FPU state is in the native CPU regs */
905# endif
906
907 /* exception/interrupt handling */
908 jmp_buf jmp_env;
909} CPUX86State_Ver16;
910
911/** CPUX86State state flags
912 * @{ */
913# define CPU_RAW_RING0 0x0002 /* Set after first time RawR0 is executed, never cleared. */
914# define CPU_EMULATE_SINGLE_INSTR 0x0040 /* Execute a single instruction in emulation mode */
915# define CPU_EMULATE_SINGLE_STEP 0x0080 /* go into single step mode */
916# define CPU_RAW_HM 0x0100 /* Set after first time HWACC is executed, never cleared. */
917/** @} */
918#endif /* !VBOX */
919
920#ifdef VBOX
921CPUX86State *cpu_x86_init(CPUX86State *env, const char *cpu_model);
922#else /* !VBOX */
923CPUX86State *cpu_x86_init(const char *cpu_model);
924#endif /* !VBOX */
925int cpu_x86_exec(CPUX86State *s);
926void cpu_x86_close(CPUX86State *s);
927void x86_cpu_list (FILE *f, int (*cpu_fprintf)(FILE *f, const char *fmt, ...),
928 const char *optarg);
929void x86_cpudef_setup(void);
930
931int cpu_get_pic_interrupt(CPUX86State *s);
932/* MSDOS compatibility mode FPU exception support */
933void cpu_set_ferr(CPUX86State *s);
934
935/* this function must always be used to load data in the segment
936 cache: it synchronizes the hflags with the segment cache values */
937#ifndef VBOX
938static inline void cpu_x86_load_seg_cache(CPUX86State *env,
939 int seg_reg, unsigned int selector,
940 target_ulong base,
941 unsigned int limit,
942 unsigned int flags)
943#else
944static inline void cpu_x86_load_seg_cache_with_clean_flags(CPUX86State *env,
945 int seg_reg, unsigned int selector,
946 target_ulong base,
947 unsigned int limit,
948 unsigned int flags)
949#endif
950{
951 SegmentCache *sc;
952 unsigned int new_hflags;
953
954 sc = &env->segs[seg_reg];
955 sc->selector = selector;
956 sc->base = base;
957 sc->limit = limit;
958 sc->flags = flags;
959#ifdef VBOX
960 sc->newselector = 0;
961 sc->fVBoxFlags = CPUMSELREG_FLAGS_VALID;
962#endif
963
964 /* update the hidden flags */
965 {
966 if (seg_reg == R_CS) {
967#ifdef TARGET_X86_64
968 if ((env->hflags & HF_LMA_MASK) && (flags & DESC_L_MASK)) {
969 /* long mode */
970 env->hflags |= HF_CS32_MASK | HF_SS32_MASK | HF_CS64_MASK;
971 env->hflags &= ~(HF_ADDSEG_MASK);
972 } else
973#endif
974 {
975 /* legacy / compatibility case */
976 new_hflags = (env->segs[R_CS].flags & DESC_B_MASK)
977 >> (DESC_B_SHIFT - HF_CS32_SHIFT);
978 env->hflags = (env->hflags & ~(HF_CS32_MASK | HF_CS64_MASK)) |
979 new_hflags;
980 }
981 }
982 new_hflags = (env->segs[R_SS].flags & DESC_B_MASK)
983 >> (DESC_B_SHIFT - HF_SS32_SHIFT);
984 if (env->hflags & HF_CS64_MASK) {
985 /* zero base assumed for DS, ES and SS in long mode */
986 } else if (!(env->cr[0] & CR0_PE_MASK) ||
987 (env->eflags & VM_MASK) ||
988 !(env->hflags & HF_CS32_MASK)) {
989 /* XXX: try to avoid this test. The problem comes from the
990 fact that is real mode or vm86 mode we only modify the
991 'base' and 'selector' fields of the segment cache to go
992 faster. A solution may be to force addseg to one in
993 translate-i386.c. */
994 new_hflags |= HF_ADDSEG_MASK;
995 } else {
996 new_hflags |= ((env->segs[R_DS].base |
997 env->segs[R_ES].base |
998 env->segs[R_SS].base) != 0) <<
999 HF_ADDSEG_SHIFT;
1000 }
1001 env->hflags = (env->hflags &
1002 ~(HF_SS32_MASK | HF_ADDSEG_MASK)) | new_hflags;
1003 }
1004}
1005
1006#ifdef VBOX
1007/* Raw input, adjust the flags adding the stupid intel flag when applicable. */
1008static inline void cpu_x86_load_seg_cache(CPUX86State *env,
1009 int seg_reg, unsigned int selector,
1010 target_ulong base,
1011 unsigned int limit,
1012 unsigned int flags)
1013{
1014 flags &= DESC_RAW_FLAG_BITS;
1015 if (flags & DESC_P_MASK)
1016 flags |= DESC_A_MASK; /* Make sure the A bit is set to avoid trouble. */
1017 else if (selector < 4U)
1018 flags |= DESC_INTEL_UNUSABLE;
1019 cpu_x86_load_seg_cache_with_clean_flags(env, seg_reg, selector, base, limit, flags);
1020}
1021#endif
1022
1023static inline void cpu_x86_load_seg_cache_sipi(CPUX86State *env,
1024 int sipi_vector)
1025{
1026 env->eip = 0;
1027 cpu_x86_load_seg_cache(env, R_CS, sipi_vector << 8,
1028 sipi_vector << 12,
1029 env->segs[R_CS].limit,
1030 env->segs[R_CS].flags);
1031 env->halted = 0;
1032}
1033
1034int cpu_x86_get_descr_debug(CPUX86State *env, unsigned int selector,
1035 target_ulong *base, unsigned int *limit,
1036 unsigned int *flags);
1037
1038/* wrapper, just in case memory mappings must be changed */
1039static inline void cpu_x86_set_cpl(CPUX86State *s, int cpl)
1040{
1041#if HF_CPL_MASK == 3
1042 s->hflags = (s->hflags & ~HF_CPL_MASK) | cpl;
1043#else
1044#error HF_CPL_MASK is hardcoded
1045#endif
1046}
1047
1048/* op_helper.c */
1049/* used for debug or cpu save/restore */
1050void cpu_get_fp80(uint64_t *pmant, uint16_t *pexp, CPU86_LDouble f);
1051CPU86_LDouble cpu_set_fp80(uint64_t mant, uint16_t upper);
1052
1053/* cpu-exec.c */
1054/* the following helpers are only usable in user mode simulation as
1055 they can trigger unexpected exceptions */
1056void cpu_x86_load_seg(CPUX86State *s, int seg_reg, int selector);
1057void cpu_x86_fsave(CPUX86State *s, target_ulong ptr, int data32);
1058void cpu_x86_frstor(CPUX86State *s, target_ulong ptr, int data32);
1059
1060/* you can call this signal handler from your SIGBUS and SIGSEGV
1061 signal handlers to inform the virtual CPU of exceptions. non zero
1062 is returned if the signal was handled by the virtual CPU. */
1063int cpu_x86_signal_handler(int host_signum, void *pinfo,
1064 void *puc);
1065
1066/* cpuid.c */
1067void cpu_x86_cpuid(CPUX86State *env, uint32_t index, uint32_t count,
1068 uint32_t *eax, uint32_t *ebx,
1069 uint32_t *ecx, uint32_t *edx);
1070int cpu_x86_register (CPUX86State *env, const char *cpu_model);
1071void cpu_clear_apic_feature(CPUX86State *env);
1072
1073/* helper.c */
1074int cpu_x86_handle_mmu_fault(CPUX86State *env, target_ulong addr,
1075 int is_write, int mmu_idx, int is_softmmu);
1076#define cpu_handle_mmu_fault cpu_x86_handle_mmu_fault
1077void cpu_x86_set_a20(CPUX86State *env, int a20_state);
1078
1079static inline int hw_breakpoint_enabled(unsigned long dr7, int index)
1080{
1081 return (dr7 >> (index * 2)) & 3;
1082}
1083
1084static inline int hw_breakpoint_type(unsigned long dr7, int index)
1085{
1086 return (dr7 >> (DR7_TYPE_SHIFT + (index * 4))) & 3;
1087}
1088
1089static inline int hw_breakpoint_len(unsigned long dr7, int index)
1090{
1091 int len = ((dr7 >> (DR7_LEN_SHIFT + (index * 4))) & 3);
1092 return (len == 2) ? 8 : len + 1;
1093}
1094
1095void hw_breakpoint_insert(CPUX86State *env, int index);
1096void hw_breakpoint_remove(CPUX86State *env, int index);
1097int check_hw_breakpoints(CPUX86State *env, int force_dr6_update);
1098
1099/* will be suppressed */
1100void cpu_x86_update_cr0(CPUX86State *env, uint32_t new_cr0);
1101void cpu_x86_update_cr3(CPUX86State *env, target_ulong new_cr3);
1102void cpu_x86_update_cr4(CPUX86State *env, uint32_t new_cr4);
1103
1104/* hw/pc.c */
1105void cpu_smm_update(CPUX86State *env);
1106uint64_t cpu_get_tsc(CPUX86State *env);
1107
1108/* used to debug */
1109#define X86_DUMP_FPU 0x0001 /* dump FPU state too */
1110#define X86_DUMP_CCOP 0x0002 /* dump qemu flag cache */
1111
1112#ifdef VBOX
1113int cpu_rdmsr(CPUX86State *env, uint32_t idMsr, uint64_t *puValue);
1114int cpu_wrmsr(CPUX86State *env, uint32_t idMsr, uint64_t uValue);
1115void cpu_trap_raw(CPUX86State *env1);
1116
1117/* in helper.c */
1118uint8_t read_byte(CPUX86State *env1, target_ulong addr);
1119uint16_t read_word(CPUX86State *env1, target_ulong addr);
1120void write_byte(CPUX86State *env1, target_ulong addr, uint8_t val);
1121uint32_t read_dword(CPUX86State *env1, target_ulong addr);
1122void write_word(CPUX86State *env1, target_ulong addr, uint16_t val);
1123void write_dword(CPUX86State *env1, target_ulong addr, uint32_t val);
1124/* in helper.c */
1125int emulate_single_instr(CPUX86State *env1);
1126int get_ss_esp_from_tss_raw(CPUX86State *env1, uint32_t *ss_ptr, uint32_t *esp_ptr, int dpl);
1127
1128void restore_raw_fp_state(CPUX86State *env, uint8_t *ptr);
1129void save_raw_fp_state(CPUX86State *env, uint8_t *ptr);
1130#endif /* VBOX */
1131
1132#define TARGET_PAGE_BITS 12
1133
1134#ifdef TARGET_X86_64
1135#define TARGET_PHYS_ADDR_SPACE_BITS 52
1136/* ??? This is really 48 bits, sign-extended, but the only thing
1137 accessible to userland with bit 48 set is the VSYSCALL, and that
1138 is handled via other mechanisms. */
1139#define TARGET_VIRT_ADDR_SPACE_BITS 47
1140#else
1141#define TARGET_PHYS_ADDR_SPACE_BITS 36
1142#define TARGET_VIRT_ADDR_SPACE_BITS 32
1143#endif
1144
1145#define cpu_init cpu_x86_init
1146#define cpu_exec cpu_x86_exec
1147#define cpu_gen_code cpu_x86_gen_code
1148#define cpu_signal_handler cpu_x86_signal_handler
1149#define cpu_list_id x86_cpu_list
1150#define cpudef_setup x86_cpudef_setup
1151
1152#define CPU_SAVE_VERSION 12
1153
1154/* MMU modes definitions */
1155#define MMU_MODE0_SUFFIX _kernel
1156#define MMU_MODE1_SUFFIX _user
1157#define MMU_USER_IDX 1
1158static inline int cpu_mmu_index (CPUState *env)
1159{
1160 return (env->hflags & HF_CPL_MASK) == 3 ? 1 : 0;
1161}
1162
1163/* translate.c */
1164void optimize_flags_init(void);
1165
1166typedef struct CCTable {
1167 int (*compute_all)(void); /* return all the flags */
1168 int (*compute_c)(void); /* return the C flag */
1169} CCTable;
1170
1171#if defined(CONFIG_USER_ONLY)
1172static inline void cpu_clone_regs(CPUState *env, target_ulong newsp)
1173{
1174 if (newsp)
1175 env->regs[R_ESP] = newsp;
1176 env->regs[R_EAX] = 0;
1177}
1178#endif
1179
1180#include "cpu-all.h"
1181#include "svm.h"
1182
1183#ifndef VBOX
1184#if !defined(CONFIG_USER_ONLY)
1185#include "hw/apic.h"
1186#endif
1187#else /* VBOX */
1188extern void cpu_set_apic_tpr(CPUX86State *env, uint8_t val);
1189extern uint8_t cpu_get_apic_tpr(CPUX86State *env);
1190extern uint64_t cpu_get_apic_base(CPUX86State *env);
1191#endif /* VBOX */
1192
1193static inline void cpu_get_tb_cpu_state(CPUState *env, target_ulong *pc,
1194 target_ulong *cs_base, int *flags)
1195{
1196 *cs_base = env->segs[R_CS].base;
1197 *pc = *cs_base + env->eip;
1198 *flags = env->hflags |
1199 (env->eflags & (IOPL_MASK | TF_MASK | RF_MASK | VM_MASK));
1200}
1201
1202#ifndef VBOX
1203void apic_init_reset(CPUState *env);
1204void apic_sipi(CPUState *env);
1205void do_cpu_init(CPUState *env);
1206void do_cpu_sipi(CPUState *env);
1207#endif /* !VBOX */
1208#endif /* CPU_I386_H */
Note: See TracBrowser for help on using the repository browser.

© 2024 Oracle Support Privacy / Do Not Sell My Info Terms of Use Trademark Policy Automated Access Etiquette