VirtualBox

source: vbox/trunk/src/recompiler/VBoxRecompiler.c@ 11110

Last change on this file since 11110 was 10851, checked in by vboxsync, 16 years ago

Make sure CPU_RAW_HWACC is set; we might never execute remR3CanExecuteRaw in the AMD-V case.
CPU_RAW_HWACC makes sure we never execute interrupt handlers in the recompiler.

  • Property svn:eol-style set to native
  • Property svn:keywords set to Author Date Id Revision
File size: 154.7 KB
Line 
1/* $Id: VBoxRecompiler.c 10851 2008-07-24 09:55:45Z vboxsync $ */
2/** @file
3 * VBox Recompiler - QEMU.
4 */
5
6/*
7 * Copyright (C) 2006-2007 Sun Microsystems, Inc.
8 *
9 * This file is part of VirtualBox Open Source Edition (OSE), as
10 * available from http://www.virtualbox.org. This file is free software;
11 * you can redistribute it and/or modify it under the terms of the GNU
12 * General Public License (GPL) as published by the Free Software
13 * Foundation, in version 2 as it comes in the "COPYING" file of the
14 * VirtualBox OSE distribution. VirtualBox OSE is distributed in the
15 * hope that it will be useful, but WITHOUT ANY WARRANTY of any kind.
16 *
17 * Please contact Sun Microsystems, Inc., 4150 Network Circle, Santa
18 * Clara, CA 95054 USA or visit http://www.sun.com if you need
19 * additional information or have any questions.
20 */
21
22
23/*******************************************************************************
24* Header Files *
25*******************************************************************************/
26#define LOG_GROUP LOG_GROUP_REM
27#include "vl.h"
28#include "exec-all.h"
29
30#include <VBox/rem.h>
31#include <VBox/vmapi.h>
32#include <VBox/tm.h>
33#include <VBox/ssm.h>
34#include <VBox/em.h>
35#include <VBox/trpm.h>
36#include <VBox/iom.h>
37#include <VBox/mm.h>
38#include <VBox/pgm.h>
39#include <VBox/pdm.h>
40#include <VBox/dbgf.h>
41#include <VBox/dbg.h>
42#include <VBox/hwaccm.h>
43#include <VBox/patm.h>
44#include <VBox/csam.h>
45#include "REMInternal.h"
46#include <VBox/vm.h>
47#include <VBox/param.h>
48#include <VBox/err.h>
49
50#include <VBox/log.h>
51#include <iprt/semaphore.h>
52#include <iprt/asm.h>
53#include <iprt/assert.h>
54#include <iprt/thread.h>
55#include <iprt/string.h>
56
57/* Don't wanna include everything. */
58extern void cpu_x86_update_cr3(CPUX86State *env, target_ulong new_cr3);
59extern void cpu_x86_update_cr0(CPUX86State *env, uint32_t new_cr0);
60extern void cpu_x86_update_cr4(CPUX86State *env, uint32_t new_cr4);
61extern void tlb_flush_page(CPUX86State *env, target_ulong addr);
62extern void tlb_flush(CPUState *env, int flush_global);
63extern void sync_seg(CPUX86State *env1, int seg_reg, int selector);
64extern void sync_ldtr(CPUX86State *env1, int selector);
65extern int sync_tr(CPUX86State *env1, int selector);
66
67#ifdef VBOX_STRICT
68unsigned long get_phys_page_offset(target_ulong addr);
69#endif
70
71
72/*******************************************************************************
73* Defined Constants And Macros *
74*******************************************************************************/
75
76/** Copy 80-bit fpu register at pSrc to pDst.
77 * This is probably faster than *calling* memcpy.
78 */
79#define REM_COPY_FPU_REG(pDst, pSrc) \
80 do { *(PX86FPUMMX)(pDst) = *(const X86FPUMMX *)(pSrc); } while (0)
81
82
83/*******************************************************************************
84* Internal Functions *
85*******************************************************************************/
86static DECLCALLBACK(int) remR3Save(PVM pVM, PSSMHANDLE pSSM);
87static DECLCALLBACK(int) remR3Load(PVM pVM, PSSMHANDLE pSSM, uint32_t u32Version);
88static void remR3StateUpdate(PVM pVM);
89
90static uint32_t remR3MMIOReadU8(void *pvVM, target_phys_addr_t GCPhys);
91static uint32_t remR3MMIOReadU16(void *pvVM, target_phys_addr_t GCPhys);
92static uint32_t remR3MMIOReadU32(void *pvVM, target_phys_addr_t GCPhys);
93static void remR3MMIOWriteU8(void *pvVM, target_phys_addr_t GCPhys, uint32_t u32);
94static void remR3MMIOWriteU16(void *pvVM, target_phys_addr_t GCPhys, uint32_t u32);
95static void remR3MMIOWriteU32(void *pvVM, target_phys_addr_t GCPhys, uint32_t u32);
96
97static uint32_t remR3HandlerReadU8(void *pvVM, target_phys_addr_t GCPhys);
98static uint32_t remR3HandlerReadU16(void *pvVM, target_phys_addr_t GCPhys);
99static uint32_t remR3HandlerReadU32(void *pvVM, target_phys_addr_t GCPhys);
100static void remR3HandlerWriteU8(void *pvVM, target_phys_addr_t GCPhys, uint32_t u32);
101static void remR3HandlerWriteU16(void *pvVM, target_phys_addr_t GCPhys, uint32_t u32);
102static void remR3HandlerWriteU32(void *pvVM, target_phys_addr_t GCPhys, uint32_t u32);
103
104
105/*******************************************************************************
106* Global Variables *
107*******************************************************************************/
108
109/** @todo Move stats to REM::s some rainy day we have nothing do to. */
110#ifdef VBOX_WITH_STATISTICS
111static STAMPROFILEADV gStatExecuteSingleInstr;
112static STAMPROFILEADV gStatCompilationQEmu;
113static STAMPROFILEADV gStatRunCodeQEmu;
114static STAMPROFILEADV gStatTotalTimeQEmu;
115static STAMPROFILEADV gStatTimers;
116static STAMPROFILEADV gStatTBLookup;
117static STAMPROFILEADV gStatIRQ;
118static STAMPROFILEADV gStatRawCheck;
119static STAMPROFILEADV gStatMemRead;
120static STAMPROFILEADV gStatMemWrite;
121static STAMPROFILE gStatGCPhys2HCVirt;
122static STAMPROFILE gStatHCVirt2GCPhys;
123static STAMCOUNTER gStatCpuGetTSC;
124static STAMCOUNTER gStatRefuseTFInhibit;
125static STAMCOUNTER gStatRefuseVM86;
126static STAMCOUNTER gStatRefusePaging;
127static STAMCOUNTER gStatRefusePAE;
128static STAMCOUNTER gStatRefuseIOPLNot0;
129static STAMCOUNTER gStatRefuseIF0;
130static STAMCOUNTER gStatRefuseCode16;
131static STAMCOUNTER gStatRefuseWP0;
132static STAMCOUNTER gStatRefuseRing1or2;
133static STAMCOUNTER gStatRefuseCanExecute;
134static STAMCOUNTER gStatREMGDTChange;
135static STAMCOUNTER gStatREMIDTChange;
136static STAMCOUNTER gStatREMLDTRChange;
137static STAMCOUNTER gStatREMTRChange;
138static STAMCOUNTER gStatSelOutOfSync[6];
139static STAMCOUNTER gStatSelOutOfSyncStateBack[6];
140#endif
141
142/*
143 * Global stuff.
144 */
145
146/** MMIO read callbacks. */
147CPUReadMemoryFunc *g_apfnMMIORead[3] =
148{
149 remR3MMIOReadU8,
150 remR3MMIOReadU16,
151 remR3MMIOReadU32
152};
153
154/** MMIO write callbacks. */
155CPUWriteMemoryFunc *g_apfnMMIOWrite[3] =
156{
157 remR3MMIOWriteU8,
158 remR3MMIOWriteU16,
159 remR3MMIOWriteU32
160};
161
162/** Handler read callbacks. */
163CPUReadMemoryFunc *g_apfnHandlerRead[3] =
164{
165 remR3HandlerReadU8,
166 remR3HandlerReadU16,
167 remR3HandlerReadU32
168};
169
170/** Handler write callbacks. */
171CPUWriteMemoryFunc *g_apfnHandlerWrite[3] =
172{
173 remR3HandlerWriteU8,
174 remR3HandlerWriteU16,
175 remR3HandlerWriteU32
176};
177
178
179#if defined(VBOX_WITH_DEBUGGER) && !(defined(RT_OS_WINDWS) && defined(RT_ARCH_AMD64))
180/*
181 * Debugger commands.
182 */
183static DECLCALLBACK(int) remR3CmdDisasEnableStepping(PCDBGCCMD pCmd, PDBGCCMDHLP pCmdHlp, PVM pVM, PCDBGCVAR paArgs, unsigned cArgs, PDBGCVAR pResult);
184
185/** '.remstep' arguments. */
186static const DBGCVARDESC g_aArgRemStep[] =
187{
188 /* cTimesMin, cTimesMax, enmCategory, fFlags, pszName, pszDescription */
189 { 0, ~0, DBGCVAR_CAT_NUMBER, 0, "on/off", "Boolean value/mnemonic indicating the new state." },
190};
191
192/** Command descriptors. */
193static const DBGCCMD g_aCmds[] =
194{
195 {
196 .pszCmd ="remstep",
197 .cArgsMin = 0,
198 .cArgsMax = 1,
199 .paArgDescs = &g_aArgRemStep[0],
200 .cArgDescs = ELEMENTS(g_aArgRemStep),
201 .pResultDesc = NULL,
202 .fFlags = 0,
203 .pfnHandler = remR3CmdDisasEnableStepping,
204 .pszSyntax = "[on/off]",
205 .pszDescription = "Enable or disable the single stepping with logged disassembly. "
206 "If no arguments show the current state."
207 }
208};
209#endif
210
211
212/* Instantiate the structure signatures. */
213#define REM_STRUCT_OP 0
214#include "Sun/structs.h"
215
216
217
218/*******************************************************************************
219* Internal Functions *
220*******************************************************************************/
221static void remAbort(int rc, const char *pszTip);
222extern int testmath(void);
223
224/* Put them here to avoid unused variable warning. */
225AssertCompile(RT_SIZEOFMEMB(VM, rem.padding) >= RT_SIZEOFMEMB(VM, rem.s));
226#if !defined(IPRT_NO_CRT) && (defined(RT_OS_LINUX) || defined(RT_OS_DARWIN) || defined(RT_OS_WINDOWS))
227//AssertCompileMemberSize(REM, Env, REM_ENV_SIZE);
228/* Why did this have to be identical?? */
229AssertCompile(RT_SIZEOFMEMB(REM, Env) <= REM_ENV_SIZE);
230#else
231AssertCompile(RT_SIZEOFMEMB(REM, Env) <= REM_ENV_SIZE);
232#endif
233
234
235/**
236 * Initializes the REM.
237 *
238 * @returns VBox status code.
239 * @param pVM The VM to operate on.
240 */
241REMR3DECL(int) REMR3Init(PVM pVM)
242{
243 uint32_t u32Dummy;
244 unsigned i;
245
246 /*
247 * Assert sanity.
248 */
249 AssertReleaseMsg(sizeof(pVM->rem.padding) >= sizeof(pVM->rem.s), ("%#x >= %#x; sizeof(Env)=%#x\n", sizeof(pVM->rem.padding), sizeof(pVM->rem.s), sizeof(pVM->rem.s.Env)));
250 AssertReleaseMsg(sizeof(pVM->rem.s.Env) <= REM_ENV_SIZE, ("%#x == %#x\n", sizeof(pVM->rem.s.Env), REM_ENV_SIZE));
251 AssertReleaseMsg(!(RT_OFFSETOF(VM, rem) & 31), ("off=%#x\n", RT_OFFSETOF(VM, rem)));
252#if defined(DEBUG) && !defined(RT_OS_SOLARIS) /// @todo fix the solaris math stuff.
253 Assert(!testmath());
254#endif
255 ASSERT_STRUCT_TABLE(Misc);
256 ASSERT_STRUCT_TABLE(TLB);
257 ASSERT_STRUCT_TABLE(SegmentCache);
258 ASSERT_STRUCT_TABLE(XMMReg);
259 ASSERT_STRUCT_TABLE(MMXReg);
260 ASSERT_STRUCT_TABLE(float_status);
261 ASSERT_STRUCT_TABLE(float32u);
262 ASSERT_STRUCT_TABLE(float64u);
263 ASSERT_STRUCT_TABLE(floatx80u);
264 ASSERT_STRUCT_TABLE(CPUState);
265
266 /*
267 * Init some internal data members.
268 */
269 pVM->rem.s.offVM = RT_OFFSETOF(VM, rem.s);
270 pVM->rem.s.Env.pVM = pVM;
271#ifdef CPU_RAW_MODE_INIT
272 pVM->rem.s.state |= CPU_RAW_MODE_INIT;
273#endif
274
275 /* ctx. */
276 int rc = CPUMQueryGuestCtxPtr(pVM, &pVM->rem.s.pCtx);
277 if (VBOX_FAILURE(rc))
278 {
279 AssertMsgFailed(("Failed to obtain guest ctx pointer. rc=%Vrc\n", rc));
280 return rc;
281 }
282 AssertMsg(MMR3PhysGetRamSize(pVM) == 0, ("Init order have changed! REM depends on notification about ALL physical memory registrations\n"));
283
284 /* ignore all notifications */
285 pVM->rem.s.fIgnoreAll = true;
286
287 /*
288 * Init the recompiler.
289 */
290 if (!cpu_x86_init(&pVM->rem.s.Env))
291 {
292 AssertMsgFailed(("cpu_x86_init failed - impossible!\n"));
293 return VERR_GENERAL_FAILURE;
294 }
295 CPUMGetGuestCpuId(pVM, 1, &u32Dummy, &u32Dummy, &pVM->rem.s.Env.cpuid_ext_features, &pVM->rem.s.Env.cpuid_features);
296 CPUMGetGuestCpuId(pVM, 0x80000001, &u32Dummy, &u32Dummy, &pVM->rem.s.Env.cpuid_ext3_features, &pVM->rem.s.Env.cpuid_ext2_features);
297
298 /* allocate code buffer for single instruction emulation. */
299 pVM->rem.s.Env.cbCodeBuffer = 4096;
300 pVM->rem.s.Env.pvCodeBuffer = RTMemExecAlloc(pVM->rem.s.Env.cbCodeBuffer);
301 AssertMsgReturn(pVM->rem.s.Env.pvCodeBuffer, ("Failed to allocate code buffer!\n"), VERR_NO_MEMORY);
302
303 /* finally, set the cpu_single_env global. */
304 cpu_single_env = &pVM->rem.s.Env;
305
306 /* Nothing is pending by default */
307 pVM->rem.s.u32PendingInterrupt = REM_NO_PENDING_IRQ;
308
309 /*
310 * Register ram types.
311 */
312 pVM->rem.s.iMMIOMemType = cpu_register_io_memory(-1, g_apfnMMIORead, g_apfnMMIOWrite, pVM);
313 AssertReleaseMsg(pVM->rem.s.iMMIOMemType >= 0, ("pVM->rem.s.iMMIOMemType=%d\n", pVM->rem.s.iMMIOMemType));
314 pVM->rem.s.iHandlerMemType = cpu_register_io_memory(-1, g_apfnHandlerRead, g_apfnHandlerWrite, pVM);
315 AssertReleaseMsg(pVM->rem.s.iHandlerMemType >= 0, ("pVM->rem.s.iHandlerMemType=%d\n", pVM->rem.s.iHandlerMemType));
316 Log2(("REM: iMMIOMemType=%d iHandlerMemType=%d\n", pVM->rem.s.iMMIOMemType, pVM->rem.s.iHandlerMemType));
317
318 /* stop ignoring. */
319 pVM->rem.s.fIgnoreAll = false;
320
321 /*
322 * Register the saved state data unit.
323 */
324 rc = SSMR3RegisterInternal(pVM, "rem", 1, REM_SAVED_STATE_VERSION, sizeof(uint32_t) * 10,
325 NULL, remR3Save, NULL,
326 NULL, remR3Load, NULL);
327 if (VBOX_FAILURE(rc))
328 return rc;
329
330#if defined(VBOX_WITH_DEBUGGER) && !(defined(RT_OS_WINDOWS) && defined(RT_ARCH_AMD64))
331 /*
332 * Debugger commands.
333 */
334 static bool fRegisteredCmds = false;
335 if (!fRegisteredCmds)
336 {
337 int rc = DBGCRegisterCommands(&g_aCmds[0], ELEMENTS(g_aCmds));
338 if (VBOX_SUCCESS(rc))
339 fRegisteredCmds = true;
340 }
341#endif
342
343#ifdef VBOX_WITH_STATISTICS
344 /*
345 * Statistics.
346 */
347 STAM_REG(pVM, &gStatExecuteSingleInstr, STAMTYPE_PROFILE, "/PROF/REM/SingleInstr",STAMUNIT_TICKS_PER_CALL, "Profiling single instruction emulation.");
348 STAM_REG(pVM, &gStatCompilationQEmu, STAMTYPE_PROFILE, "/PROF/REM/Compile", STAMUNIT_TICKS_PER_CALL, "Profiling QEmu compilation.");
349 STAM_REG(pVM, &gStatRunCodeQEmu, STAMTYPE_PROFILE, "/PROF/REM/Runcode", STAMUNIT_TICKS_PER_CALL, "Profiling QEmu code execution.");
350 STAM_REG(pVM, &gStatTotalTimeQEmu, STAMTYPE_PROFILE, "/PROF/REM/Emulate", STAMUNIT_TICKS_PER_CALL, "Profiling code emulation.");
351 STAM_REG(pVM, &gStatTimers, STAMTYPE_PROFILE, "/PROF/REM/Timers", STAMUNIT_TICKS_PER_CALL, "Profiling timer scheduling.");
352 STAM_REG(pVM, &gStatTBLookup, STAMTYPE_PROFILE, "/PROF/REM/TBLookup", STAMUNIT_TICKS_PER_CALL, "Profiling timer scheduling.");
353 STAM_REG(pVM, &gStatIRQ, STAMTYPE_PROFILE, "/PROF/REM/IRQ", STAMUNIT_TICKS_PER_CALL, "Profiling timer scheduling.");
354 STAM_REG(pVM, &gStatRawCheck, STAMTYPE_PROFILE, "/PROF/REM/RawCheck", STAMUNIT_TICKS_PER_CALL, "Profiling timer scheduling.");
355 STAM_REG(pVM, &gStatMemRead, STAMTYPE_PROFILE, "/PROF/REM/MemRead", STAMUNIT_TICKS_PER_CALL, "Profiling memory access.");
356 STAM_REG(pVM, &gStatMemWrite, STAMTYPE_PROFILE, "/PROF/REM/MemWrite", STAMUNIT_TICKS_PER_CALL, "Profiling memory access.");
357 STAM_REG(pVM, &gStatHCVirt2GCPhys, STAMTYPE_PROFILE, "/PROF/REM/HCVirt2GCPhys", STAMUNIT_TICKS_PER_CALL, "Profiling memory convertion.");
358 STAM_REG(pVM, &gStatGCPhys2HCVirt, STAMTYPE_PROFILE, "/PROF/REM/GCPhys2HCVirt", STAMUNIT_TICKS_PER_CALL, "Profiling memory convertion.");
359
360 STAM_REG(pVM, &gStatCpuGetTSC, STAMTYPE_COUNTER, "/REM/CpuGetTSC", STAMUNIT_OCCURENCES, "cpu_get_tsc calls");
361
362 STAM_REG(pVM, &gStatRefuseTFInhibit, STAMTYPE_COUNTER, "/REM/Refuse/TFInibit", STAMUNIT_OCCURENCES, "Raw mode refused because of TF or irq inhibit");
363 STAM_REG(pVM, &gStatRefuseVM86, STAMTYPE_COUNTER, "/REM/Refuse/VM86", STAMUNIT_OCCURENCES, "Raw mode refused because of VM86");
364 STAM_REG(pVM, &gStatRefusePaging, STAMTYPE_COUNTER, "/REM/Refuse/Paging", STAMUNIT_OCCURENCES, "Raw mode refused because of disabled paging/pm");
365 STAM_REG(pVM, &gStatRefusePAE, STAMTYPE_COUNTER, "/REM/Refuse/PAE", STAMUNIT_OCCURENCES, "Raw mode refused because of PAE");
366 STAM_REG(pVM, &gStatRefuseIOPLNot0, STAMTYPE_COUNTER, "/REM/Refuse/IOPLNot0", STAMUNIT_OCCURENCES, "Raw mode refused because of IOPL != 0");
367 STAM_REG(pVM, &gStatRefuseIF0, STAMTYPE_COUNTER, "/REM/Refuse/IF0", STAMUNIT_OCCURENCES, "Raw mode refused because of IF=0");
368 STAM_REG(pVM, &gStatRefuseCode16, STAMTYPE_COUNTER, "/REM/Refuse/Code16", STAMUNIT_OCCURENCES, "Raw mode refused because of 16 bit code");
369 STAM_REG(pVM, &gStatRefuseWP0, STAMTYPE_COUNTER, "/REM/Refuse/WP0", STAMUNIT_OCCURENCES, "Raw mode refused because of WP=0");
370 STAM_REG(pVM, &gStatRefuseRing1or2, STAMTYPE_COUNTER, "/REM/Refuse/Ring1or2", STAMUNIT_OCCURENCES, "Raw mode refused because of ring 1/2 execution");
371 STAM_REG(pVM, &gStatRefuseCanExecute, STAMTYPE_COUNTER, "/REM/Refuse/CanExecuteRaw", STAMUNIT_OCCURENCES, "Raw mode refused because of cCanExecuteRaw");
372
373 STAM_REG(pVM, &gStatREMGDTChange, STAMTYPE_COUNTER, "/REM/Change/GDTBase", STAMUNIT_OCCURENCES, "GDT base changes");
374 STAM_REG(pVM, &gStatREMLDTRChange, STAMTYPE_COUNTER, "/REM/Change/LDTR", STAMUNIT_OCCURENCES, "LDTR changes");
375 STAM_REG(pVM, &gStatREMIDTChange, STAMTYPE_COUNTER, "/REM/Change/IDTBase", STAMUNIT_OCCURENCES, "IDT base changes");
376 STAM_REG(pVM, &gStatREMTRChange, STAMTYPE_COUNTER, "/REM/Change/TR", STAMUNIT_OCCURENCES, "TR selector changes");
377
378 STAM_REG(pVM, &gStatSelOutOfSync[0], STAMTYPE_COUNTER, "/REM/State/SelOutOfSync/ES", STAMUNIT_OCCURENCES, "ES out of sync");
379 STAM_REG(pVM, &gStatSelOutOfSync[1], STAMTYPE_COUNTER, "/REM/State/SelOutOfSync/CS", STAMUNIT_OCCURENCES, "CS out of sync");
380 STAM_REG(pVM, &gStatSelOutOfSync[2], STAMTYPE_COUNTER, "/REM/State/SelOutOfSync/SS", STAMUNIT_OCCURENCES, "SS out of sync");
381 STAM_REG(pVM, &gStatSelOutOfSync[3], STAMTYPE_COUNTER, "/REM/State/SelOutOfSync/DS", STAMUNIT_OCCURENCES, "DS out of sync");
382 STAM_REG(pVM, &gStatSelOutOfSync[4], STAMTYPE_COUNTER, "/REM/State/SelOutOfSync/FS", STAMUNIT_OCCURENCES, "FS out of sync");
383 STAM_REG(pVM, &gStatSelOutOfSync[5], STAMTYPE_COUNTER, "/REM/State/SelOutOfSync/GS", STAMUNIT_OCCURENCES, "GS out of sync");
384
385 STAM_REG(pVM, &gStatSelOutOfSyncStateBack[0], STAMTYPE_COUNTER, "/REM/StateBack/SelOutOfSync/ES", STAMUNIT_OCCURENCES, "ES out of sync");
386 STAM_REG(pVM, &gStatSelOutOfSyncStateBack[1], STAMTYPE_COUNTER, "/REM/StateBack/SelOutOfSync/CS", STAMUNIT_OCCURENCES, "CS out of sync");
387 STAM_REG(pVM, &gStatSelOutOfSyncStateBack[2], STAMTYPE_COUNTER, "/REM/StateBack/SelOutOfSync/SS", STAMUNIT_OCCURENCES, "SS out of sync");
388 STAM_REG(pVM, &gStatSelOutOfSyncStateBack[3], STAMTYPE_COUNTER, "/REM/StateBack/SelOutOfSync/DS", STAMUNIT_OCCURENCES, "DS out of sync");
389 STAM_REG(pVM, &gStatSelOutOfSyncStateBack[4], STAMTYPE_COUNTER, "/REM/StateBack/SelOutOfSync/FS", STAMUNIT_OCCURENCES, "FS out of sync");
390 STAM_REG(pVM, &gStatSelOutOfSyncStateBack[5], STAMTYPE_COUNTER, "/REM/StateBack/SelOutOfSync/GS", STAMUNIT_OCCURENCES, "GS out of sync");
391
392
393#endif
394
395#ifdef DEBUG_ALL_LOGGING
396 loglevel = ~0;
397#endif
398
399 return rc;
400}
401
402
403/**
404 * Terminates the REM.
405 *
406 * Termination means cleaning up and freeing all resources,
407 * the VM it self is at this point powered off or suspended.
408 *
409 * @returns VBox status code.
410 * @param pVM The VM to operate on.
411 */
412REMR3DECL(int) REMR3Term(PVM pVM)
413{
414 return VINF_SUCCESS;
415}
416
417
418/**
419 * The VM is being reset.
420 *
421 * For the REM component this means to call the cpu_reset() and
422 * reinitialize some state variables.
423 *
424 * @param pVM VM handle.
425 */
426REMR3DECL(void) REMR3Reset(PVM pVM)
427{
428 /*
429 * Reset the REM cpu.
430 */
431 pVM->rem.s.fIgnoreAll = true;
432 cpu_reset(&pVM->rem.s.Env);
433 pVM->rem.s.cInvalidatedPages = 0;
434 pVM->rem.s.fIgnoreAll = false;
435
436 /* Clear raw ring 0 init state */
437 pVM->rem.s.Env.state &= ~CPU_RAW_RING0;
438}
439
440
441/**
442 * Execute state save operation.
443 *
444 * @returns VBox status code.
445 * @param pVM VM Handle.
446 * @param pSSM SSM operation handle.
447 */
448static DECLCALLBACK(int) remR3Save(PVM pVM, PSSMHANDLE pSSM)
449{
450 LogFlow(("remR3Save:\n"));
451
452 /*
453 * Save the required CPU Env bits.
454 * (Not much because we're never in REM when doing the save.)
455 */
456 PREM pRem = &pVM->rem.s;
457 Assert(!pRem->fInREM);
458 SSMR3PutU32(pSSM, pRem->Env.hflags);
459 SSMR3PutMem(pSSM, &pRem->Env, RT_OFFSETOF(CPUState, jmp_env));
460 SSMR3PutU32(pSSM, ~0); /* separator */
461
462 /* Remember if we've entered raw mode (vital for ring 1 checks in e.g. iret emulation). */
463 SSMR3PutU32(pSSM, !!(pRem->Env.state & CPU_RAW_RING0));
464
465 /*
466 * Save the REM stuff. (is this really necessary? when the recompiler is restored, it has an empty TLB)
467 */
468 SSMR3PutUInt(pSSM, pRem->cInvalidatedPages);
469 unsigned i;
470 for (i = 0; i < pRem->cInvalidatedPages; i++)
471 SSMR3PutGCPtr(pSSM, pRem->aGCPtrInvalidatedPages[i]);
472
473 SSMR3PutUInt(pSSM, pVM->rem.s.u32PendingInterrupt);
474
475 return SSMR3PutU32(pSSM, ~0); /* terminator */
476}
477
478
479/**
480 * Execute state load operation.
481 *
482 * @returns VBox status code.
483 * @param pVM VM Handle.
484 * @param pSSM SSM operation handle.
485 * @param u32Version Data layout version.
486 */
487static DECLCALLBACK(int) remR3Load(PVM pVM, PSSMHANDLE pSSM, uint32_t u32Version)
488{
489 uint32_t u32Dummy;
490 uint32_t fRawRing0 = false;
491 LogFlow(("remR3Load:\n"));
492
493 /*
494 * Validate version.
495 */
496 if (u32Version != REM_SAVED_STATE_VERSION)
497 {
498 Log(("remR3Load: Invalid version u32Version=%d!\n", u32Version));
499 return VERR_SSM_UNSUPPORTED_DATA_UNIT_VERSION;
500 }
501
502 /*
503 * Do a reset to be on the safe side...
504 */
505 REMR3Reset(pVM);
506
507 /*
508 * Ignore all ignorable notifications.
509 * (Not doing this will cause serious trouble.)
510 */
511 pVM->rem.s.fIgnoreAll = true;
512
513 /*
514 * Load the required CPU Env bits.
515 * (Not much because we're never in REM when doing the save.)
516 */
517 PREM pRem = &pVM->rem.s;
518 Assert(!pRem->fInREM);
519 SSMR3GetU32(pSSM, &pRem->Env.hflags);
520 SSMR3GetMem(pSSM, &pRem->Env, RT_OFFSETOF(CPUState, jmp_env));
521 uint32_t u32Sep;
522 int rc = SSMR3GetU32(pSSM, &u32Sep); /* separator */
523 if (VBOX_FAILURE(rc))
524 return rc;
525 if (u32Sep != ~0)
526 {
527 AssertMsgFailed(("u32Sep=%#x\n", u32Sep));
528 return VERR_SSM_DATA_UNIT_FORMAT_CHANGED;
529 }
530
531 /* Remember if we've entered raw mode (vital for ring 1 checks in e.g. iret emulation). */
532 SSMR3GetUInt(pSSM, &fRawRing0);
533 if (fRawRing0)
534 pRem->Env.state |= CPU_RAW_RING0;
535
536 /*
537 * Load the REM stuff.
538 */
539 rc = SSMR3GetUInt(pSSM, &pRem->cInvalidatedPages);
540 if (VBOX_FAILURE(rc))
541 return rc;
542 if (pRem->cInvalidatedPages > ELEMENTS(pRem->aGCPtrInvalidatedPages))
543 {
544 AssertMsgFailed(("cInvalidatedPages=%#x\n", pRem->cInvalidatedPages));
545 return VERR_SSM_DATA_UNIT_FORMAT_CHANGED;
546 }
547 unsigned i;
548 for (i = 0; i < pRem->cInvalidatedPages; i++)
549 SSMR3GetGCPtr(pSSM, &pRem->aGCPtrInvalidatedPages[i]);
550
551 rc = SSMR3GetUInt(pSSM, &pVM->rem.s.u32PendingInterrupt);
552 if (VBOX_FAILURE(rc))
553 return rc;
554
555 /* check the terminator. */
556 rc = SSMR3GetU32(pSSM, &u32Sep);
557 if (VBOX_FAILURE(rc))
558 return rc;
559 if (u32Sep != ~0)
560 {
561 AssertMsgFailed(("u32Sep=%#x (term)\n", u32Sep));
562 return VERR_SSM_DATA_UNIT_FORMAT_CHANGED;
563 }
564
565 /*
566 * Get the CPUID features.
567 */
568 CPUMGetGuestCpuId(pVM, 1, &u32Dummy, &u32Dummy, &pVM->rem.s.Env.cpuid_ext_features, &pVM->rem.s.Env.cpuid_features);
569 CPUMGetGuestCpuId(pVM, 0x80000001, &u32Dummy, &u32Dummy, &u32Dummy, &pVM->rem.s.Env.cpuid_ext2_features);
570
571 /*
572 * Sync the Load Flush the TLB
573 */
574 tlb_flush(&pRem->Env, 1);
575
576#if 0 /** @todo r=bird: this doesn't make sense. WHY? */
577 /*
578 * Clear all lazy flags (only FPU sync for now).
579 */
580 CPUMGetAndClearFPUUsedREM(pVM);
581#endif
582
583 /*
584 * Stop ignoring ignornable notifications.
585 */
586 pVM->rem.s.fIgnoreAll = false;
587
588 return VINF_SUCCESS;
589}
590
591
592
593#undef LOG_GROUP
594#define LOG_GROUP LOG_GROUP_REM_RUN
595
596/**
597 * Single steps an instruction in recompiled mode.
598 *
599 * Before calling this function the REM state needs to be in sync with
600 * the VM. Call REMR3State() to perform the sync. It's only necessary
601 * (and permitted) to sync at the first call to REMR3Step()/REMR3Run()
602 * and after calling REMR3StateBack().
603 *
604 * @returns VBox status code.
605 *
606 * @param pVM VM Handle.
607 */
608REMR3DECL(int) REMR3Step(PVM pVM)
609{
610 /*
611 * Lock the REM - we don't wanna have anyone interrupting us
612 * while stepping - and enabled single stepping. We also ignore
613 * pending interrupts and suchlike.
614 */
615 int interrupt_request = pVM->rem.s.Env.interrupt_request;
616 Assert(!(interrupt_request & ~(CPU_INTERRUPT_HARD | CPU_INTERRUPT_EXIT | CPU_INTERRUPT_EXITTB | CPU_INTERRUPT_TIMER | CPU_INTERRUPT_EXTERNAL_HARD | CPU_INTERRUPT_EXTERNAL_EXIT | CPU_INTERRUPT_EXTERNAL_TIMER)));
617 pVM->rem.s.Env.interrupt_request = 0;
618 cpu_single_step(&pVM->rem.s.Env, 1);
619
620 /*
621 * If we're standing at a breakpoint, that have to be disabled before we start stepping.
622 */
623 RTGCPTR GCPtrPC = pVM->rem.s.Env.eip + pVM->rem.s.Env.segs[R_CS].base;
624 bool fBp = !cpu_breakpoint_remove(&pVM->rem.s.Env, GCPtrPC);
625
626 /*
627 * Execute and handle the return code.
628 * We execute without enabling the cpu tick, so on success we'll
629 * just flip it on and off to make sure it moves
630 */
631 int rc = cpu_exec(&pVM->rem.s.Env);
632 if (rc == EXCP_DEBUG)
633 {
634 TMCpuTickResume(pVM);
635 TMCpuTickPause(pVM);
636 TMVirtualResume(pVM);
637 TMVirtualPause(pVM);
638 rc = VINF_EM_DBG_STEPPED;
639 }
640 else
641 {
642 AssertMsgFailed(("Damn, this shouldn't happen! cpu_exec returned %d while singlestepping\n", rc));
643 switch (rc)
644 {
645 case EXCP_INTERRUPT: rc = VINF_SUCCESS; break;
646 case EXCP_HLT:
647 case EXCP_HALTED: rc = VINF_EM_HALT; break;
648 case EXCP_RC:
649 rc = pVM->rem.s.rc;
650 pVM->rem.s.rc = VERR_INTERNAL_ERROR;
651 break;
652 default:
653 AssertReleaseMsgFailed(("This really shouldn't happen, rc=%d!\n", rc));
654 rc = VERR_INTERNAL_ERROR;
655 break;
656 }
657 }
658
659 /*
660 * Restore the stuff we changed to prevent interruption.
661 * Unlock the REM.
662 */
663 if (fBp)
664 {
665 int rc2 = cpu_breakpoint_insert(&pVM->rem.s.Env, GCPtrPC);
666 Assert(rc2 == 0); NOREF(rc2);
667 }
668 cpu_single_step(&pVM->rem.s.Env, 0);
669 pVM->rem.s.Env.interrupt_request = interrupt_request;
670
671 return rc;
672}
673
674
675/**
676 * Set a breakpoint using the REM facilities.
677 *
678 * @returns VBox status code.
679 * @param pVM The VM handle.
680 * @param Address The breakpoint address.
681 * @thread The emulation thread.
682 */
683REMR3DECL(int) REMR3BreakpointSet(PVM pVM, RTGCUINTPTR Address)
684{
685 VM_ASSERT_EMT(pVM);
686 if (!cpu_breakpoint_insert(&pVM->rem.s.Env, Address))
687 {
688 LogFlow(("REMR3BreakpointSet: Address=%VGv\n", Address));
689 return VINF_SUCCESS;
690 }
691 LogFlow(("REMR3BreakpointSet: Address=%VGv - failed!\n", Address));
692 return VERR_REM_NO_MORE_BP_SLOTS;
693}
694
695
696/**
697 * Clears a breakpoint set by REMR3BreakpointSet().
698 *
699 * @returns VBox status code.
700 * @param pVM The VM handle.
701 * @param Address The breakpoint address.
702 * @thread The emulation thread.
703 */
704REMR3DECL(int) REMR3BreakpointClear(PVM pVM, RTGCUINTPTR Address)
705{
706 VM_ASSERT_EMT(pVM);
707 if (!cpu_breakpoint_remove(&pVM->rem.s.Env, Address))
708 {
709 LogFlow(("REMR3BreakpointClear: Address=%VGv\n", Address));
710 return VINF_SUCCESS;
711 }
712 LogFlow(("REMR3BreakpointClear: Address=%VGv - not found!\n", Address));
713 return VERR_REM_BP_NOT_FOUND;
714}
715
716
717/**
718 * Emulate an instruction.
719 *
720 * This function executes one instruction without letting anyone
721 * interrupt it. This is intended for being called while being in
722 * raw mode and thus will take care of all the state syncing between
723 * REM and the rest.
724 *
725 * @returns VBox status code.
726 * @param pVM VM handle.
727 */
728REMR3DECL(int) REMR3EmulateInstruction(PVM pVM)
729{
730 Log2(("REMR3EmulateInstruction: (cs:eip=%04x:%08x)\n", CPUMGetGuestCS(pVM), CPUMGetGuestEIP(pVM)));
731
732 /* Make sure this flag is set; we might never execute remR3CanExecuteRaw in the AMD-V case.
733 * CPU_RAW_HWACC makes sure we never execute interrupt handlers in the recompiler.
734 */
735 if (HWACCMIsEnabled(pVM))
736 pVM->rem.s.Env.state |= CPU_RAW_HWACC;
737
738 /*
739 * Sync the state and enable single instruction / single stepping.
740 */
741 int rc = REMR3State(pVM);
742 if (VBOX_SUCCESS(rc))
743 {
744 int interrupt_request = pVM->rem.s.Env.interrupt_request;
745 Assert(!(interrupt_request & ~(CPU_INTERRUPT_HARD | CPU_INTERRUPT_EXIT | CPU_INTERRUPT_EXITTB | CPU_INTERRUPT_TIMER | CPU_INTERRUPT_EXTERNAL_HARD | CPU_INTERRUPT_EXTERNAL_EXIT | CPU_INTERRUPT_EXTERNAL_TIMER)));
746 Assert(!pVM->rem.s.Env.singlestep_enabled);
747#if 1
748
749 /*
750 * Now we set the execute single instruction flag and enter the cpu_exec loop.
751 */
752 pVM->rem.s.Env.interrupt_request = CPU_INTERRUPT_SINGLE_INSTR;
753 rc = cpu_exec(&pVM->rem.s.Env);
754 switch (rc)
755 {
756 /*
757 * Executed without anything out of the way happening.
758 */
759 case EXCP_SINGLE_INSTR:
760 rc = VINF_EM_RESCHEDULE;
761 Log2(("REMR3EmulateInstruction: cpu_exec -> EXCP_SINGLE_INSTR\n"));
762 break;
763
764 /*
765 * If we take a trap or start servicing a pending interrupt, we might end up here.
766 * (Timer thread or some other thread wishing EMT's attention.)
767 */
768 case EXCP_INTERRUPT:
769 Log2(("REMR3EmulateInstruction: cpu_exec -> EXCP_INTERRUPT\n"));
770 rc = VINF_EM_RESCHEDULE;
771 break;
772
773 /*
774 * Single step, we assume!
775 * If there was a breakpoint there we're fucked now.
776 */
777 case EXCP_DEBUG:
778 {
779 /* breakpoint or single step? */
780 RTGCPTR GCPtrPC = pVM->rem.s.Env.eip + pVM->rem.s.Env.segs[R_CS].base;
781 int iBP;
782 rc = VINF_EM_DBG_STEPPED;
783 for (iBP = 0; iBP < pVM->rem.s.Env.nb_breakpoints; iBP++)
784 if (pVM->rem.s.Env.breakpoints[iBP] == GCPtrPC)
785 {
786 rc = VINF_EM_DBG_BREAKPOINT;
787 break;
788 }
789 Log2(("REMR3EmulateInstruction: cpu_exec -> EXCP_DEBUG rc=%Vrc iBP=%d GCPtrPC=%VGv\n", rc, iBP, GCPtrPC));
790 break;
791 }
792
793 /*
794 * hlt instruction.
795 */
796 case EXCP_HLT:
797 Log2(("REMR3EmulateInstruction: cpu_exec -> EXCP_HLT\n"));
798 rc = VINF_EM_HALT;
799 break;
800
801 /*
802 * The VM has halted.
803 */
804 case EXCP_HALTED:
805 Log2(("REMR3EmulateInstruction: cpu_exec -> EXCP_HALTED\n"));
806 rc = VINF_EM_HALT;
807 break;
808
809 /*
810 * Switch to RAW-mode.
811 */
812 case EXCP_EXECUTE_RAW:
813 Log2(("REMR3EmulateInstruction: cpu_exec -> EXCP_EXECUTE_RAW\n"));
814 rc = VINF_EM_RESCHEDULE_RAW;
815 break;
816
817 /*
818 * Switch to hardware accelerated RAW-mode.
819 */
820 case EXCP_EXECUTE_HWACC:
821 Log2(("REMR3EmulateInstruction: cpu_exec -> EXCP_EXECUTE_HWACC\n"));
822 rc = VINF_EM_RESCHEDULE_HWACC;
823 break;
824
825 /*
826 * An EM RC was raised (VMR3Reset/Suspend/PowerOff/some-fatal-error).
827 */
828 case EXCP_RC:
829 Log2(("REMR3EmulateInstruction: cpu_exec -> EXCP_RC\n"));
830 rc = pVM->rem.s.rc;
831 pVM->rem.s.rc = VERR_INTERNAL_ERROR;
832 break;
833
834 /*
835 * Figure out the rest when they arrive....
836 */
837 default:
838 AssertMsgFailed(("rc=%d\n", rc));
839 Log2(("REMR3EmulateInstruction: cpu_exec -> %d\n", rc));
840 rc = VINF_EM_RESCHEDULE;
841 break;
842 }
843
844 /*
845 * Switch back the state.
846 */
847#else
848 pVM->rem.s.Env.interrupt_request = 0;
849 cpu_single_step(&pVM->rem.s.Env, 1);
850
851 /*
852 * Execute and handle the return code.
853 * We execute without enabling the cpu tick, so on success we'll
854 * just flip it on and off to make sure it moves.
855 *
856 * (We do not use emulate_single_instr() because that doesn't enter the
857 * right way in will cause serious trouble if a longjmp was attempted.)
858 */
859# ifdef DEBUG_bird
860 remR3DisasInstr(&pVM->rem.s.Env, 1, "REMR3EmulateInstruction");
861# endif
862 int cTimesMax = 16384;
863 uint32_t eip = pVM->rem.s.Env.eip;
864 do
865 {
866 rc = cpu_exec(&pVM->rem.s.Env);
867
868 } while ( eip == pVM->rem.s.Env.eip
869 && (rc == EXCP_DEBUG || rc == EXCP_EXECUTE_RAW)
870 && --cTimesMax > 0);
871 switch (rc)
872 {
873 /*
874 * Single step, we assume!
875 * If there was a breakpoint there we're fucked now.
876 */
877 case EXCP_DEBUG:
878 {
879 Log2(("REMR3EmulateInstruction: cpu_exec -> EXCP_DEBUG\n"));
880 rc = VINF_EM_RESCHEDULE;
881 break;
882 }
883
884 /*
885 * We cannot be interrupted!
886 */
887 case EXCP_INTERRUPT:
888 AssertMsgFailed(("Shouldn't happen! Everything was locked!\n"));
889 rc = VERR_INTERNAL_ERROR;
890 break;
891
892 /*
893 * hlt instruction.
894 */
895 case EXCP_HLT:
896 Log2(("REMR3EmulateInstruction: cpu_exec -> EXCP_HLT\n"));
897 rc = VINF_EM_HALT;
898 break;
899
900 /*
901 * The VM has halted.
902 */
903 case EXCP_HALTED:
904 Log2(("REMR3EmulateInstruction: cpu_exec -> EXCP_HALTED\n"));
905 rc = VINF_EM_HALT;
906 break;
907
908 /*
909 * Switch to RAW-mode.
910 */
911 case EXCP_EXECUTE_RAW:
912 Log2(("REMR3EmulateInstruction: cpu_exec -> EXCP_EXECUTE_RAW\n"));
913 rc = VINF_EM_RESCHEDULE_RAW;
914 break;
915
916 /*
917 * Switch to hardware accelerated RAW-mode.
918 */
919 case EXCP_EXECUTE_HWACC:
920 Log2(("REMR3EmulateInstruction: cpu_exec -> EXCP_EXECUTE_HWACC\n"));
921 rc = VINF_EM_RESCHEDULE_HWACC;
922 break;
923
924 /*
925 * An EM RC was raised (VMR3Reset/Suspend/PowerOff/some-fatal-error).
926 */
927 case EXCP_RC:
928 Log2(("REMR3EmulateInstruction: cpu_exec -> EXCP_RC rc=%Vrc\n", pVM->rem.s.rc));
929 rc = pVM->rem.s.rc;
930 pVM->rem.s.rc = VERR_INTERNAL_ERROR;
931 break;
932
933 /*
934 * Figure out the rest when they arrive....
935 */
936 default:
937 AssertMsgFailed(("rc=%d\n", rc));
938 Log2(("REMR3EmulateInstruction: cpu_exec -> %d\n", rc));
939 rc = VINF_SUCCESS;
940 break;
941 }
942
943 /*
944 * Switch back the state.
945 */
946 cpu_single_step(&pVM->rem.s.Env, 0);
947#endif
948 pVM->rem.s.Env.interrupt_request = interrupt_request;
949 int rc2 = REMR3StateBack(pVM);
950 AssertRC(rc2);
951 }
952
953 Log2(("REMR3EmulateInstruction: returns %Vrc (cs:eip=%04x:%08x)\n",
954 rc, pVM->rem.s.Env.segs[R_CS].selector, pVM->rem.s.Env.eip));
955 return rc;
956}
957
958
959/**
960 * Runs code in recompiled mode.
961 *
962 * Before calling this function the REM state needs to be in sync with
963 * the VM. Call REMR3State() to perform the sync. It's only necessary
964 * (and permitted) to sync at the first call to REMR3Step()/REMR3Run()
965 * and after calling REMR3StateBack().
966 *
967 * @returns VBox status code.
968 *
969 * @param pVM VM Handle.
970 */
971REMR3DECL(int) REMR3Run(PVM pVM)
972{
973 Log2(("REMR3Run: (cs:eip=%04x:%08x)\n", pVM->rem.s.Env.segs[R_CS].selector, pVM->rem.s.Env.eip));
974 Assert(pVM->rem.s.fInREM);
975
976 int rc = cpu_exec(&pVM->rem.s.Env);
977 switch (rc)
978 {
979 /*
980 * This happens when the execution was interrupted
981 * by an external event, like pending timers.
982 */
983 case EXCP_INTERRUPT:
984 Log2(("REMR3Run: cpu_exec -> EXCP_INTERRUPT\n"));
985 rc = VINF_SUCCESS;
986 break;
987
988 /*
989 * hlt instruction.
990 */
991 case EXCP_HLT:
992 Log2(("REMR3Run: cpu_exec -> EXCP_HLT\n"));
993 rc = VINF_EM_HALT;
994 break;
995
996 /*
997 * The VM has halted.
998 */
999 case EXCP_HALTED:
1000 Log2(("REMR3Run: cpu_exec -> EXCP_HALTED\n"));
1001 rc = VINF_EM_HALT;
1002 break;
1003
1004 /*
1005 * Breakpoint/single step.
1006 */
1007 case EXCP_DEBUG:
1008 {
1009#if 0//def DEBUG_bird
1010 static int iBP = 0;
1011 printf("howdy, breakpoint! iBP=%d\n", iBP);
1012 switch (iBP)
1013 {
1014 case 0:
1015 cpu_breakpoint_remove(&pVM->rem.s.Env, pVM->rem.s.Env.eip + pVM->rem.s.Env.segs[R_CS].base);
1016 pVM->rem.s.Env.state |= CPU_EMULATE_SINGLE_STEP;
1017 //pVM->rem.s.Env.interrupt_request = 0;
1018 //pVM->rem.s.Env.exception_index = -1;
1019 //g_fInterruptDisabled = 1;
1020 rc = VINF_SUCCESS;
1021 asm("int3");
1022 break;
1023 default:
1024 asm("int3");
1025 break;
1026 }
1027 iBP++;
1028#else
1029 /* breakpoint or single step? */
1030 RTGCPTR GCPtrPC = pVM->rem.s.Env.eip + pVM->rem.s.Env.segs[R_CS].base;
1031 int iBP;
1032 rc = VINF_EM_DBG_STEPPED;
1033 for (iBP = 0; iBP < pVM->rem.s.Env.nb_breakpoints; iBP++)
1034 if (pVM->rem.s.Env.breakpoints[iBP] == GCPtrPC)
1035 {
1036 rc = VINF_EM_DBG_BREAKPOINT;
1037 break;
1038 }
1039 Log2(("REMR3Run: cpu_exec -> EXCP_DEBUG rc=%Vrc iBP=%d GCPtrPC=%VGv\n", rc, iBP, GCPtrPC));
1040#endif
1041 break;
1042 }
1043
1044 /*
1045 * Switch to RAW-mode.
1046 */
1047 case EXCP_EXECUTE_RAW:
1048 Log2(("REMR3Run: cpu_exec -> EXCP_EXECUTE_RAW\n"));
1049 rc = VINF_EM_RESCHEDULE_RAW;
1050 break;
1051
1052 /*
1053 * Switch to hardware accelerated RAW-mode.
1054 */
1055 case EXCP_EXECUTE_HWACC:
1056 Log2(("REMR3Run: cpu_exec -> EXCP_EXECUTE_HWACC\n"));
1057 rc = VINF_EM_RESCHEDULE_HWACC;
1058 break;
1059
1060 /*
1061 * An EM RC was raised (VMR3Reset/Suspend/PowerOff/some-fatal-error).
1062 */
1063 case EXCP_RC:
1064 Log2(("REMR3Run: cpu_exec -> EXCP_RC rc=%Vrc\n", pVM->rem.s.rc));
1065 rc = pVM->rem.s.rc;
1066 pVM->rem.s.rc = VERR_INTERNAL_ERROR;
1067 break;
1068
1069 /*
1070 * Figure out the rest when they arrive....
1071 */
1072 default:
1073 AssertMsgFailed(("rc=%d\n", rc));
1074 Log2(("REMR3Run: cpu_exec -> %d\n", rc));
1075 rc = VINF_SUCCESS;
1076 break;
1077 }
1078
1079 Log2(("REMR3Run: returns %Vrc (cs:eip=%04x:%08x)\n", rc, pVM->rem.s.Env.segs[R_CS].selector, pVM->rem.s.Env.eip));
1080 return rc;
1081}
1082
1083
1084/**
1085 * Check if the cpu state is suitable for Raw execution.
1086 *
1087 * @returns boolean
1088 * @param env The CPU env struct.
1089 * @param eip The EIP to check this for (might differ from env->eip).
1090 * @param fFlags hflags OR'ed with IOPL, TF and VM from eflags.
1091 * @param piException Stores EXCP_EXECUTE_RAW/HWACC in case raw mode is supported in this context
1092 *
1093 * @remark This function must be kept in perfect sync with the scheduler in EM.cpp!
1094 */
1095bool remR3CanExecuteRaw(CPUState *env, RTGCPTR eip, unsigned fFlags, int *piException)
1096{
1097 /* !!! THIS MUST BE IN SYNC WITH emR3Reschedule !!! */
1098 /* !!! THIS MUST BE IN SYNC WITH emR3Reschedule !!! */
1099 /* !!! THIS MUST BE IN SYNC WITH emR3Reschedule !!! */
1100
1101 /* Update counter. */
1102 env->pVM->rem.s.cCanExecuteRaw++;
1103
1104 if (HWACCMIsEnabled(env->pVM))
1105 {
1106 env->state |= CPU_RAW_HWACC;
1107
1108 /*
1109 * Create partial context for HWACCMR3CanExecuteGuest
1110 */
1111 CPUMCTX Ctx;
1112 Ctx.cr0 = env->cr[0];
1113 Ctx.cr3 = env->cr[3];
1114 Ctx.cr4 = env->cr[4];
1115
1116 Ctx.tr = env->tr.selector;
1117 Ctx.trHid.u64Base = env->tr.base;
1118 Ctx.trHid.u32Limit = env->tr.limit;
1119 Ctx.trHid.Attr.u = (env->tr.flags >> 8) & 0xF0FF;
1120
1121 Ctx.idtr.cbIdt = env->idt.limit;
1122 Ctx.idtr.pIdt = env->idt.base;
1123
1124 Ctx.eflags.u32 = env->eflags;
1125
1126 Ctx.cs = env->segs[R_CS].selector;
1127 Ctx.csHid.u64Base = env->segs[R_CS].base;
1128 Ctx.csHid.u32Limit = env->segs[R_CS].limit;
1129 Ctx.csHid.Attr.u = (env->segs[R_CS].flags >> 8) & 0xF0FF;
1130
1131 Ctx.ss = env->segs[R_SS].selector;
1132 Ctx.ssHid.u64Base = env->segs[R_SS].base;
1133 Ctx.ssHid.u32Limit = env->segs[R_SS].limit;
1134 Ctx.ssHid.Attr.u = (env->segs[R_SS].flags >> 8) & 0xF0FF;
1135
1136 Ctx.msrEFER = env->efer;
1137
1138 /* Hardware accelerated raw-mode:
1139 *
1140 * Typically only 32-bits protected mode, with paging enabled, code is allowed here.
1141 */
1142 if (HWACCMR3CanExecuteGuest(env->pVM, &Ctx) == true)
1143 {
1144 *piException = EXCP_EXECUTE_HWACC;
1145 return true;
1146 }
1147 return false;
1148 }
1149
1150 /*
1151 * Here we only support 16 & 32 bits protected mode ring 3 code that has no IO privileges
1152 * or 32 bits protected mode ring 0 code
1153 *
1154 * The tests are ordered by the likelyhood of being true during normal execution.
1155 */
1156 if (fFlags & (HF_TF_MASK | HF_INHIBIT_IRQ_MASK))
1157 {
1158 STAM_COUNTER_INC(&gStatRefuseTFInhibit);
1159 Log2(("raw mode refused: fFlags=%#x\n", fFlags));
1160 return false;
1161 }
1162
1163#ifndef VBOX_RAW_V86
1164 if (fFlags & VM_MASK) {
1165 STAM_COUNTER_INC(&gStatRefuseVM86);
1166 Log2(("raw mode refused: VM_MASK\n"));
1167 return false;
1168 }
1169#endif
1170
1171 if (env->state & CPU_EMULATE_SINGLE_INSTR)
1172 {
1173#ifndef DEBUG_bird
1174 Log2(("raw mode refused: CPU_EMULATE_SINGLE_INSTR\n"));
1175#endif
1176 return false;
1177 }
1178
1179 if (env->singlestep_enabled)
1180 {
1181 //Log2(("raw mode refused: Single step\n"));
1182 return false;
1183 }
1184
1185 if (env->nb_breakpoints > 0)
1186 {
1187 //Log2(("raw mode refused: Breakpoints\n"));
1188 return false;
1189 }
1190
1191 uint32_t u32CR0 = env->cr[0];
1192 if ((u32CR0 & (X86_CR0_PG | X86_CR0_PE)) != (X86_CR0_PG | X86_CR0_PE))
1193 {
1194 STAM_COUNTER_INC(&gStatRefusePaging);
1195 //Log2(("raw mode refused: %s%s%s\n", (u32CR0 & X86_CR0_PG) ? "" : " !PG", (u32CR0 & X86_CR0_PE) ? "" : " !PE", (u32CR0 & X86_CR0_AM) ? "" : " !AM"));
1196 return false;
1197 }
1198
1199 if (env->cr[4] & CR4_PAE_MASK)
1200 {
1201 if (!(env->cpuid_features & X86_CPUID_FEATURE_EDX_PAE))
1202 {
1203 STAM_COUNTER_INC(&gStatRefusePAE);
1204 return false;
1205 }
1206 }
1207
1208 if (((fFlags >> HF_CPL_SHIFT) & 3) == 3)
1209 {
1210 if (!EMIsRawRing3Enabled(env->pVM))
1211 return false;
1212
1213 if (!(env->eflags & IF_MASK))
1214 {
1215 STAM_COUNTER_INC(&gStatRefuseIF0);
1216 Log2(("raw mode refused: IF (RawR3)\n"));
1217 return false;
1218 }
1219
1220 if (!(u32CR0 & CR0_WP_MASK) && EMIsRawRing0Enabled(env->pVM))
1221 {
1222 STAM_COUNTER_INC(&gStatRefuseWP0);
1223 Log2(("raw mode refused: CR0.WP + RawR0\n"));
1224 return false;
1225 }
1226 }
1227 else
1228 {
1229 if (!EMIsRawRing0Enabled(env->pVM))
1230 return false;
1231
1232 // Let's start with pure 32 bits ring 0 code first
1233 if ((fFlags & (HF_SS32_MASK | HF_CS32_MASK)) != (HF_SS32_MASK | HF_CS32_MASK))
1234 {
1235 STAM_COUNTER_INC(&gStatRefuseCode16);
1236 Log2(("raw r0 mode refused: HF_[S|C]S32_MASK fFlags=%#x\n", fFlags));
1237 return false;
1238 }
1239
1240 // Only R0
1241 if (((fFlags >> HF_CPL_SHIFT) & 3) != 0)
1242 {
1243 STAM_COUNTER_INC(&gStatRefuseRing1or2);
1244 Log2(("raw r0 mode refused: CPL %d\n", ((fFlags >> HF_CPL_SHIFT) & 3) ));
1245 return false;
1246 }
1247
1248 if (!(u32CR0 & CR0_WP_MASK))
1249 {
1250 STAM_COUNTER_INC(&gStatRefuseWP0);
1251 Log2(("raw r0 mode refused: CR0.WP=0!\n"));
1252 return false;
1253 }
1254
1255 if (PATMIsPatchGCAddr(env->pVM, eip))
1256 {
1257 Log2(("raw r0 mode forced: patch code\n"));
1258 *piException = EXCP_EXECUTE_RAW;
1259 return true;
1260 }
1261
1262#if !defined(VBOX_ALLOW_IF0) && !defined(VBOX_RUN_INTERRUPT_GATE_HANDLERS)
1263 if (!(env->eflags & IF_MASK))
1264 {
1265 STAM_COUNTER_INC(&gStatRefuseIF0);
1266 ////Log2(("R0: IF=0 VIF=%d %08X\n", eip, *env->pVMeflags));
1267 //Log2(("RR0: Interrupts turned off; fall back to emulation\n"));
1268 return false;
1269 }
1270#endif
1271
1272 env->state |= CPU_RAW_RING0;
1273 }
1274
1275 /*
1276 * Don't reschedule the first time we're called, because there might be
1277 * special reasons why we're here that is not covered by the above checks.
1278 */
1279 if (env->pVM->rem.s.cCanExecuteRaw == 1)
1280 {
1281 Log2(("raw mode refused: first scheduling\n"));
1282 STAM_COUNTER_INC(&gStatRefuseCanExecute);
1283 return false;
1284 }
1285
1286 Assert(PGMPhysIsA20Enabled(env->pVM));
1287 *piException = EXCP_EXECUTE_RAW;
1288 return true;
1289}
1290
1291
1292/**
1293 * Fetches a code byte.
1294 *
1295 * @returns Success indicator (bool) for ease of use.
1296 * @param env The CPU environment structure.
1297 * @param GCPtrInstr Where to fetch code.
1298 * @param pu8Byte Where to store the byte on success
1299 */
1300bool remR3GetOpcode(CPUState *env, RTGCPTR GCPtrInstr, uint8_t *pu8Byte)
1301{
1302 int rc = PATMR3QueryOpcode(env->pVM, GCPtrInstr, pu8Byte);
1303 if (VBOX_SUCCESS(rc))
1304 return true;
1305 return false;
1306}
1307
1308
1309/**
1310 * Flush (or invalidate if you like) page table/dir entry.
1311 *
1312 * (invlpg instruction; tlb_flush_page)
1313 *
1314 * @param env Pointer to cpu environment.
1315 * @param GCPtr The virtual address which page table/dir entry should be invalidated.
1316 */
1317void remR3FlushPage(CPUState *env, RTGCPTR GCPtr)
1318{
1319 PVM pVM = env->pVM;
1320
1321 /*
1322 * When we're replaying invlpg instructions or restoring a saved
1323 * state we disable this path.
1324 */
1325 if (pVM->rem.s.fIgnoreInvlPg || pVM->rem.s.fIgnoreAll)
1326 return;
1327 Log(("remR3FlushPage: GCPtr=%VGv\n", GCPtr));
1328 Assert(pVM->rem.s.fInREM || pVM->rem.s.fInStateSync);
1329
1330 //RAWEx_ProfileStop(env, STATS_QEMU_TOTAL);
1331
1332 /*
1333 * Update the control registers before calling PGMFlushPage.
1334 */
1335 PCPUMCTX pCtx = (PCPUMCTX)pVM->rem.s.pCtx;
1336 pCtx->cr0 = env->cr[0];
1337 pCtx->cr3 = env->cr[3];
1338 pCtx->cr4 = env->cr[4];
1339
1340 /*
1341 * Let PGM do the rest.
1342 */
1343 int rc = PGMInvalidatePage(pVM, GCPtr);
1344 if (VBOX_FAILURE(rc))
1345 {
1346 AssertMsgFailed(("remR3FlushPage %VGv failed with %d!!\n", GCPtr, rc));
1347 VM_FF_SET(pVM, VM_FF_PGM_SYNC_CR3);
1348 }
1349 //RAWEx_ProfileStart(env, STATS_QEMU_TOTAL);
1350}
1351
1352
1353/**
1354 * Called from tlb_protect_code in order to write monitor a code page.
1355 *
1356 * @param env Pointer to the CPU environment.
1357 * @param GCPtr Code page to monitor
1358 */
1359void remR3ProtectCode(CPUState *env, RTGCPTR GCPtr)
1360{
1361 Assert(env->pVM->rem.s.fInREM);
1362 if ( (env->cr[0] & X86_CR0_PG) /* paging must be enabled */
1363 && !(env->state & CPU_EMULATE_SINGLE_INSTR) /* ignore during single instruction execution */
1364 && (((env->hflags >> HF_CPL_SHIFT) & 3) == 0) /* supervisor mode only */
1365 && !(env->eflags & VM_MASK) /* no V86 mode */
1366 && !HWACCMIsEnabled(env->pVM))
1367 CSAMR3MonitorPage(env->pVM, GCPtr, CSAM_TAG_REM);
1368}
1369
1370/**
1371 * Called from tlb_unprotect_code in order to clear write monitoring for a code page.
1372 *
1373 * @param env Pointer to the CPU environment.
1374 * @param GCPtr Code page to monitor
1375 */
1376void remR3UnprotectCode(CPUState *env, RTGCPTR GCPtr)
1377{
1378 Assert(env->pVM->rem.s.fInREM);
1379 if ( (env->cr[0] & X86_CR0_PG) /* paging must be enabled */
1380 && !(env->state & CPU_EMULATE_SINGLE_INSTR) /* ignore during single instruction execution */
1381 && (((env->hflags >> HF_CPL_SHIFT) & 3) == 0) /* supervisor mode only */
1382 && !(env->eflags & VM_MASK) /* no V86 mode */
1383 && !HWACCMIsEnabled(env->pVM))
1384 CSAMR3UnmonitorPage(env->pVM, GCPtr, CSAM_TAG_REM);
1385}
1386
1387
1388/**
1389 * Called when the CPU is initialized, any of the CRx registers are changed or
1390 * when the A20 line is modified.
1391 *
1392 * @param env Pointer to the CPU environment.
1393 * @param fGlobal Set if the flush is global.
1394 */
1395void remR3FlushTLB(CPUState *env, bool fGlobal)
1396{
1397 PVM pVM = env->pVM;
1398
1399 /*
1400 * When we're replaying invlpg instructions or restoring a saved
1401 * state we disable this path.
1402 */
1403 if (pVM->rem.s.fIgnoreCR3Load || pVM->rem.s.fIgnoreAll)
1404 return;
1405 Assert(pVM->rem.s.fInREM);
1406
1407 /*
1408 * The caller doesn't check cr4, so we have to do that for ourselves.
1409 */
1410 if (!fGlobal && !(env->cr[4] & X86_CR4_PGE))
1411 fGlobal = true;
1412 Log(("remR3FlushTLB: CR0=%VGp CR3=%VGp CR4=%VGp %s\n", env->cr[0], env->cr[3], env->cr[4], fGlobal ? " global" : ""));
1413
1414 /*
1415 * Update the control registers before calling PGMR3FlushTLB.
1416 */
1417 PCPUMCTX pCtx = (PCPUMCTX)pVM->rem.s.pCtx;
1418 pCtx->cr0 = env->cr[0];
1419 pCtx->cr3 = env->cr[3];
1420 pCtx->cr4 = env->cr[4];
1421
1422 /*
1423 * Let PGM do the rest.
1424 */
1425 PGMFlushTLB(pVM, env->cr[3], fGlobal);
1426}
1427
1428
1429/**
1430 * Called when any of the cr0, cr4 or efer registers is updated.
1431 *
1432 * @param env Pointer to the CPU environment.
1433 */
1434void remR3ChangeCpuMode(CPUState *env)
1435{
1436 int rc;
1437 PVM pVM = env->pVM;
1438
1439 /*
1440 * When we're replaying loads or restoring a saved
1441 * state this path is disabled.
1442 */
1443 if (pVM->rem.s.fIgnoreCpuMode || pVM->rem.s.fIgnoreAll)
1444 return;
1445 Assert(pVM->rem.s.fInREM);
1446
1447 /*
1448 * Update the control registers before calling PGMChangeMode()
1449 * as it may need to map whatever cr3 is pointing to.
1450 */
1451 PCPUMCTX pCtx = (PCPUMCTX)pVM->rem.s.pCtx;
1452 pCtx->cr0 = env->cr[0];
1453 pCtx->cr3 = env->cr[3];
1454 pCtx->cr4 = env->cr[4];
1455
1456#ifdef TARGET_X86_64
1457 rc = PGMChangeMode(pVM, env->cr[0], env->cr[4], env->efer);
1458 if (rc != VINF_SUCCESS)
1459 cpu_abort(env, "PGMChangeMode(, %RX64, %RX64, %RX64) -> %Vrc\n", env->cr[0], env->cr[4], env->efer, rc);
1460#else
1461 rc = PGMChangeMode(pVM, env->cr[0], env->cr[4], 0);
1462 if (rc != VINF_SUCCESS)
1463 cpu_abort(env, "PGMChangeMode(, %RX64, %RX64, %RX64) -> %Vrc\n", env->cr[0], env->cr[4], 0LL, rc);
1464#endif
1465}
1466
1467
1468/**
1469 * Called from compiled code to run dma.
1470 *
1471 * @param env Pointer to the CPU environment.
1472 */
1473void remR3DmaRun(CPUState *env)
1474{
1475 remR3ProfileStop(STATS_QEMU_RUN_EMULATED_CODE);
1476 PDMR3DmaRun(env->pVM);
1477 remR3ProfileStart(STATS_QEMU_RUN_EMULATED_CODE);
1478}
1479
1480
1481/**
1482 * Called from compiled code to schedule pending timers in VMM
1483 *
1484 * @param env Pointer to the CPU environment.
1485 */
1486void remR3TimersRun(CPUState *env)
1487{
1488 remR3ProfileStop(STATS_QEMU_RUN_EMULATED_CODE);
1489 remR3ProfileStart(STATS_QEMU_RUN_TIMERS);
1490 TMR3TimerQueuesDo(env->pVM);
1491 remR3ProfileStop(STATS_QEMU_RUN_TIMERS);
1492 remR3ProfileStart(STATS_QEMU_RUN_EMULATED_CODE);
1493}
1494
1495
1496/**
1497 * Record trap occurance
1498 *
1499 * @returns VBox status code
1500 * @param env Pointer to the CPU environment.
1501 * @param uTrap Trap nr
1502 * @param uErrorCode Error code
1503 * @param pvNextEIP Next EIP
1504 */
1505int remR3NotifyTrap(CPUState *env, uint32_t uTrap, uint32_t uErrorCode, uint32_t pvNextEIP)
1506{
1507 PVM pVM = env->pVM;
1508#ifdef VBOX_WITH_STATISTICS
1509 static STAMCOUNTER s_aStatTrap[255];
1510 static bool s_aRegisters[RT_ELEMENTS(s_aStatTrap)];
1511#endif
1512
1513#ifdef VBOX_WITH_STATISTICS
1514 if (uTrap < 255)
1515 {
1516 if (!s_aRegisters[uTrap])
1517 {
1518 s_aRegisters[uTrap] = true;
1519 char szStatName[64];
1520 RTStrPrintf(szStatName, sizeof(szStatName), "/REM/Trap/0x%02X", uTrap);
1521 STAM_REG(env->pVM, &s_aStatTrap[uTrap], STAMTYPE_COUNTER, szStatName, STAMUNIT_OCCURENCES, "Trap stats.");
1522 }
1523 STAM_COUNTER_INC(&s_aStatTrap[uTrap]);
1524 }
1525#endif
1526 Log(("remR3NotifyTrap: uTrap=%x error=%x next_eip=%VGv eip=%VGv cr2=%08x\n", uTrap, uErrorCode, pvNextEIP, env->eip, env->cr[2]));
1527 if( uTrap < 0x20
1528 && (env->cr[0] & X86_CR0_PE)
1529 && !(env->eflags & X86_EFL_VM))
1530 {
1531#ifdef DEBUG
1532 remR3DisasInstr(env, 1, "remR3NotifyTrap: ");
1533#endif
1534 if(pVM->rem.s.uPendingException == uTrap && ++pVM->rem.s.cPendingExceptions > 512)
1535 {
1536 LogRel(("VERR_REM_TOO_MANY_TRAPS -> uTrap=%x error=%x next_eip=%VGv eip=%VGv cr2=%08x\n", uTrap, uErrorCode, pvNextEIP, env->eip, env->cr[2]));
1537 remR3RaiseRC(env->pVM, VERR_REM_TOO_MANY_TRAPS);
1538 return VERR_REM_TOO_MANY_TRAPS;
1539 }
1540 if(pVM->rem.s.uPendingException != uTrap || pVM->rem.s.uPendingExcptEIP != env->eip || pVM->rem.s.uPendingExcptCR2 != env->cr[2])
1541 pVM->rem.s.cPendingExceptions = 1;
1542 pVM->rem.s.uPendingException = uTrap;
1543 pVM->rem.s.uPendingExcptEIP = env->eip;
1544 pVM->rem.s.uPendingExcptCR2 = env->cr[2];
1545 }
1546 else
1547 {
1548 pVM->rem.s.cPendingExceptions = 0;
1549 pVM->rem.s.uPendingException = uTrap;
1550 pVM->rem.s.uPendingExcptEIP = env->eip;
1551 pVM->rem.s.uPendingExcptCR2 = env->cr[2];
1552 }
1553 return VINF_SUCCESS;
1554}
1555
1556
1557/*
1558 * Clear current active trap
1559 *
1560 * @param pVM VM Handle.
1561 */
1562void remR3TrapClear(PVM pVM)
1563{
1564 pVM->rem.s.cPendingExceptions = 0;
1565 pVM->rem.s.uPendingException = 0;
1566 pVM->rem.s.uPendingExcptEIP = 0;
1567 pVM->rem.s.uPendingExcptCR2 = 0;
1568}
1569
1570
1571/*
1572 * Record previous call instruction addresses
1573 *
1574 * @param env Pointer to the CPU environment.
1575 */
1576void remR3RecordCall(CPUState *env)
1577{
1578 CSAMR3RecordCallAddress(env->pVM, env->eip);
1579}
1580
1581
1582/**
1583 * Syncs the internal REM state with the VM.
1584 *
1585 * This must be called before REMR3Run() is invoked whenever when the REM
1586 * state is not up to date. Calling it several times in a row is not
1587 * permitted.
1588 *
1589 * @returns VBox status code.
1590 *
1591 * @param pVM VM Handle.
1592 *
1593 * @remark The caller has to check for important FFs before calling REMR3Run. REMR3State will
1594 * no do this since the majority of the callers don't want any unnecessary of events
1595 * pending that would immediatly interrupt execution.
1596 */
1597REMR3DECL(int) REMR3State(PVM pVM)
1598{
1599 Log2(("REMR3State:\n"));
1600 STAM_PROFILE_START(&pVM->rem.s.StatsState, a);
1601 register const CPUMCTX *pCtx = pVM->rem.s.pCtx;
1602 register unsigned fFlags;
1603 bool fHiddenSelRegsValid = CPUMAreHiddenSelRegsValid(pVM);
1604
1605 Assert(!pVM->rem.s.fInREM);
1606 pVM->rem.s.fInStateSync = true;
1607
1608 /*
1609 * Copy the registers which require no special handling.
1610 */
1611#ifdef TARGET_X86_64
1612 /* Note that the high dwords of 64 bits registers are undefined in 32 bits mode and are undefined after a mode change. */
1613 Assert(R_EAX == 0);
1614 pVM->rem.s.Env.regs[R_EAX] = pCtx->rax;
1615 Assert(R_ECX == 1);
1616 pVM->rem.s.Env.regs[R_ECX] = pCtx->rcx;
1617 Assert(R_EDX == 2);
1618 pVM->rem.s.Env.regs[R_EDX] = pCtx->rdx;
1619 Assert(R_EBX == 3);
1620 pVM->rem.s.Env.regs[R_EBX] = pCtx->rbx;
1621 Assert(R_ESP == 4);
1622 pVM->rem.s.Env.regs[R_ESP] = pCtx->rsp;
1623 Assert(R_EBP == 5);
1624 pVM->rem.s.Env.regs[R_EBP] = pCtx->rbp;
1625 Assert(R_ESI == 6);
1626 pVM->rem.s.Env.regs[R_ESI] = pCtx->rsi;
1627 Assert(R_EDI == 7);
1628 pVM->rem.s.Env.regs[R_EDI] = pCtx->rdi;
1629 pVM->rem.s.Env.regs[8] = pCtx->r8;
1630 pVM->rem.s.Env.regs[9] = pCtx->r9;
1631 pVM->rem.s.Env.regs[10] = pCtx->r10;
1632 pVM->rem.s.Env.regs[11] = pCtx->r11;
1633 pVM->rem.s.Env.regs[12] = pCtx->r12;
1634 pVM->rem.s.Env.regs[13] = pCtx->r13;
1635 pVM->rem.s.Env.regs[14] = pCtx->r14;
1636 pVM->rem.s.Env.regs[15] = pCtx->r15;
1637
1638 pVM->rem.s.Env.eip = pCtx->rip;
1639
1640 pVM->rem.s.Env.eflags = pCtx->rflags.u64;
1641#else
1642 Assert(R_EAX == 0);
1643 pVM->rem.s.Env.regs[R_EAX] = pCtx->eax;
1644 Assert(R_ECX == 1);
1645 pVM->rem.s.Env.regs[R_ECX] = pCtx->ecx;
1646 Assert(R_EDX == 2);
1647 pVM->rem.s.Env.regs[R_EDX] = pCtx->edx;
1648 Assert(R_EBX == 3);
1649 pVM->rem.s.Env.regs[R_EBX] = pCtx->ebx;
1650 Assert(R_ESP == 4);
1651 pVM->rem.s.Env.regs[R_ESP] = pCtx->esp;
1652 Assert(R_EBP == 5);
1653 pVM->rem.s.Env.regs[R_EBP] = pCtx->ebp;
1654 Assert(R_ESI == 6);
1655 pVM->rem.s.Env.regs[R_ESI] = pCtx->esi;
1656 Assert(R_EDI == 7);
1657 pVM->rem.s.Env.regs[R_EDI] = pCtx->edi;
1658 pVM->rem.s.Env.eip = pCtx->eip;
1659
1660 pVM->rem.s.Env.eflags = pCtx->eflags.u32;
1661#endif
1662
1663 pVM->rem.s.Env.cr[2] = pCtx->cr2;
1664
1665 /** @todo we could probably benefit from using a CPUM_CHANGED_DRx flag too! */
1666 pVM->rem.s.Env.dr[0] = pCtx->dr0;
1667 pVM->rem.s.Env.dr[1] = pCtx->dr1;
1668 pVM->rem.s.Env.dr[2] = pCtx->dr2;
1669 pVM->rem.s.Env.dr[3] = pCtx->dr3;
1670 pVM->rem.s.Env.dr[4] = pCtx->dr4;
1671 pVM->rem.s.Env.dr[5] = pCtx->dr5;
1672 pVM->rem.s.Env.dr[6] = pCtx->dr6;
1673 pVM->rem.s.Env.dr[7] = pCtx->dr7;
1674
1675 /*
1676 * Clear the halted hidden flag (the interrupt waking up the CPU can
1677 * have been dispatched in raw mode).
1678 */
1679 pVM->rem.s.Env.hflags &= ~HF_HALTED_MASK;
1680
1681 /*
1682 * Replay invlpg?
1683 */
1684 if (pVM->rem.s.cInvalidatedPages)
1685 {
1686 pVM->rem.s.fIgnoreInvlPg = true;
1687 RTUINT i;
1688 for (i = 0; i < pVM->rem.s.cInvalidatedPages; i++)
1689 {
1690 Log2(("REMR3State: invlpg %VGv\n", pVM->rem.s.aGCPtrInvalidatedPages[i]));
1691 tlb_flush_page(&pVM->rem.s.Env, pVM->rem.s.aGCPtrInvalidatedPages[i]);
1692 }
1693 pVM->rem.s.fIgnoreInvlPg = false;
1694 pVM->rem.s.cInvalidatedPages = 0;
1695 }
1696
1697 /* Replay notification changes? */
1698 if (pVM->rem.s.cHandlerNotifications)
1699 REMR3ReplayHandlerNotifications(pVM);
1700
1701 /* Update MSRs; before CRx registers! */
1702 pVM->rem.s.Env.efer = pCtx->msrEFER;
1703 pVM->rem.s.Env.star = pCtx->msrSTAR;
1704 pVM->rem.s.Env.pat = pCtx->msrPAT;
1705#ifdef TARGET_X86_64
1706 pVM->rem.s.Env.lstar = pCtx->msrLSTAR;
1707 pVM->rem.s.Env.cstar = pCtx->msrCSTAR;
1708 pVM->rem.s.Env.fmask = pCtx->msrSFMASK;
1709 pVM->rem.s.Env.kernelgsbase = pCtx->msrKERNELGSBASE;
1710#endif
1711
1712
1713 /*
1714 * Registers which are rarely changed and require special handling / order when changed.
1715 */
1716 fFlags = CPUMGetAndClearChangedFlagsREM(pVM);
1717 if (fFlags & ( CPUM_CHANGED_CR4 | CPUM_CHANGED_CR3 | CPUM_CHANGED_CR0
1718 | CPUM_CHANGED_GDTR | CPUM_CHANGED_IDTR | CPUM_CHANGED_LDTR | CPUM_CHANGED_TR
1719 | CPUM_CHANGED_FPU_REM | CPUM_CHANGED_SYSENTER_MSR | CPUM_CHANGED_CPUID))
1720 {
1721 if (fFlags & CPUM_CHANGED_FPU_REM)
1722 save_raw_fp_state(&pVM->rem.s.Env, (uint8_t *)&pCtx->fpu); /* 'save' is an excellent name. */
1723
1724 if (fFlags & CPUM_CHANGED_GLOBAL_TLB_FLUSH)
1725 {
1726 pVM->rem.s.fIgnoreCR3Load = true;
1727 tlb_flush(&pVM->rem.s.Env, true);
1728 pVM->rem.s.fIgnoreCR3Load = false;
1729 }
1730
1731 if (fFlags & CPUM_CHANGED_CR4)
1732 {
1733 pVM->rem.s.fIgnoreCR3Load = true;
1734 pVM->rem.s.fIgnoreCpuMode = true;
1735 cpu_x86_update_cr4(&pVM->rem.s.Env, pCtx->cr4);
1736 pVM->rem.s.fIgnoreCpuMode = false;
1737 pVM->rem.s.fIgnoreCR3Load = false;
1738 }
1739
1740 if (fFlags & CPUM_CHANGED_CR0)
1741 {
1742 pVM->rem.s.fIgnoreCR3Load = true;
1743 pVM->rem.s.fIgnoreCpuMode = true;
1744 cpu_x86_update_cr0(&pVM->rem.s.Env, pCtx->cr0);
1745 pVM->rem.s.fIgnoreCpuMode = false;
1746 pVM->rem.s.fIgnoreCR3Load = false;
1747 }
1748
1749 if (fFlags & CPUM_CHANGED_CR3)
1750 {
1751 pVM->rem.s.fIgnoreCR3Load = true;
1752 cpu_x86_update_cr3(&pVM->rem.s.Env, pCtx->cr3);
1753 pVM->rem.s.fIgnoreCR3Load = false;
1754 }
1755
1756 if (fFlags & CPUM_CHANGED_GDTR)
1757 {
1758 pVM->rem.s.Env.gdt.base = pCtx->gdtr.pGdt;
1759 pVM->rem.s.Env.gdt.limit = pCtx->gdtr.cbGdt;
1760 }
1761
1762 if (fFlags & CPUM_CHANGED_IDTR)
1763 {
1764 pVM->rem.s.Env.idt.base = pCtx->idtr.pIdt;
1765 pVM->rem.s.Env.idt.limit = pCtx->idtr.cbIdt;
1766 }
1767
1768 if (fFlags & CPUM_CHANGED_SYSENTER_MSR)
1769 {
1770 pVM->rem.s.Env.sysenter_cs = pCtx->SysEnter.cs;
1771 pVM->rem.s.Env.sysenter_eip = pCtx->SysEnter.eip;
1772 pVM->rem.s.Env.sysenter_esp = pCtx->SysEnter.esp;
1773 }
1774
1775 if (fFlags & CPUM_CHANGED_LDTR)
1776 {
1777 if (fHiddenSelRegsValid)
1778 {
1779 pVM->rem.s.Env.ldt.selector = pCtx->ldtr;
1780 pVM->rem.s.Env.ldt.base = pCtx->ldtrHid.u64Base;
1781 pVM->rem.s.Env.ldt.limit = pCtx->ldtrHid.u32Limit;
1782 pVM->rem.s.Env.ldt.flags = (pCtx->ldtrHid.Attr.u << 8) & 0xFFFFFF;;
1783 }
1784 else
1785 sync_ldtr(&pVM->rem.s.Env, pCtx->ldtr);
1786 }
1787
1788 if (fFlags & CPUM_CHANGED_TR)
1789 {
1790 if (fHiddenSelRegsValid)
1791 {
1792 pVM->rem.s.Env.tr.selector = pCtx->tr;
1793 pVM->rem.s.Env.tr.base = pCtx->trHid.u64Base;
1794 pVM->rem.s.Env.tr.limit = pCtx->trHid.u32Limit;
1795 pVM->rem.s.Env.tr.flags = (pCtx->trHid.Attr.u << 8) & 0xFFFFFF;;
1796 }
1797 else
1798 sync_tr(&pVM->rem.s.Env, pCtx->tr);
1799
1800 /** @note do_interrupt will fault if the busy flag is still set.... */
1801 pVM->rem.s.Env.tr.flags &= ~DESC_TSS_BUSY_MASK;
1802 }
1803
1804 if (fFlags & CPUM_CHANGED_CPUID)
1805 {
1806 uint32_t u32Dummy;
1807
1808 /*
1809 * Get the CPUID features.
1810 */
1811 CPUMGetGuestCpuId(pVM, 1, &u32Dummy, &u32Dummy, &pVM->rem.s.Env.cpuid_ext_features, &pVM->rem.s.Env.cpuid_features);
1812 CPUMGetGuestCpuId(pVM, 0x80000001, &u32Dummy, &u32Dummy, &u32Dummy, &pVM->rem.s.Env.cpuid_ext2_features);
1813 }
1814 }
1815
1816 /*
1817 * Update selector registers.
1818 * This must be done *after* we've synced gdt, ldt and crX registers
1819 * since we're reading the GDT/LDT om sync_seg. This will happen with
1820 * saved state which takes a quick dip into rawmode for instance.
1821 */
1822 /*
1823 * Stack; Note first check this one as the CPL might have changed. The
1824 * wrong CPL can cause QEmu to raise an exception in sync_seg!!
1825 */
1826
1827 if (fHiddenSelRegsValid)
1828 {
1829 /* The hidden selector registers are valid in the CPU context. */
1830 /** @note QEmu saves the 2nd dword of the descriptor; we should convert the attribute word back! */
1831
1832 /* Set current CPL */
1833 cpu_x86_set_cpl(&pVM->rem.s.Env, CPUMGetGuestCPL(pVM, CPUMCTX2CORE(pCtx)));
1834
1835 cpu_x86_load_seg_cache(&pVM->rem.s.Env, R_CS, pCtx->cs, pCtx->csHid.u64Base, pCtx->csHid.u32Limit, (pCtx->csHid.Attr.u << 8) & 0xFFFFFF);
1836 cpu_x86_load_seg_cache(&pVM->rem.s.Env, R_SS, pCtx->ss, pCtx->ssHid.u64Base, pCtx->ssHid.u32Limit, (pCtx->ssHid.Attr.u << 8) & 0xFFFFFF);
1837 cpu_x86_load_seg_cache(&pVM->rem.s.Env, R_DS, pCtx->ds, pCtx->dsHid.u64Base, pCtx->dsHid.u32Limit, (pCtx->dsHid.Attr.u << 8) & 0xFFFFFF);
1838 cpu_x86_load_seg_cache(&pVM->rem.s.Env, R_ES, pCtx->es, pCtx->esHid.u64Base, pCtx->esHid.u32Limit, (pCtx->esHid.Attr.u << 8) & 0xFFFFFF);
1839 cpu_x86_load_seg_cache(&pVM->rem.s.Env, R_FS, pCtx->fs, pCtx->fsHid.u64Base, pCtx->fsHid.u32Limit, (pCtx->fsHid.Attr.u << 8) & 0xFFFFFF);
1840 cpu_x86_load_seg_cache(&pVM->rem.s.Env, R_GS, pCtx->gs, pCtx->gsHid.u64Base, pCtx->gsHid.u32Limit, (pCtx->gsHid.Attr.u << 8) & 0xFFFFFF);
1841 }
1842 else
1843 {
1844 /* In 'normal' raw mode we don't have access to the hidden selector registers. */
1845 if (pVM->rem.s.Env.segs[R_SS].selector != (uint16_t)pCtx->ss)
1846 {
1847 Log2(("REMR3State: SS changed from %04x to %04x!\n", pVM->rem.s.Env.segs[R_SS].selector, pCtx->ss));
1848
1849 cpu_x86_set_cpl(&pVM->rem.s.Env, (pCtx->eflags.Bits.u1VM) ? 3 : (pCtx->ss & 3));
1850 sync_seg(&pVM->rem.s.Env, R_SS, pCtx->ss);
1851#ifdef VBOX_WITH_STATISTICS
1852 if (pVM->rem.s.Env.segs[R_SS].newselector)
1853 {
1854 STAM_COUNTER_INC(&gStatSelOutOfSync[R_SS]);
1855 }
1856#endif
1857 }
1858 else
1859 pVM->rem.s.Env.segs[R_SS].newselector = 0;
1860
1861 if (pVM->rem.s.Env.segs[R_ES].selector != pCtx->es)
1862 {
1863 Log2(("REMR3State: ES changed from %04x to %04x!\n", pVM->rem.s.Env.segs[R_ES].selector, pCtx->es));
1864 sync_seg(&pVM->rem.s.Env, R_ES, pCtx->es);
1865#ifdef VBOX_WITH_STATISTICS
1866 if (pVM->rem.s.Env.segs[R_ES].newselector)
1867 {
1868 STAM_COUNTER_INC(&gStatSelOutOfSync[R_ES]);
1869 }
1870#endif
1871 }
1872 else
1873 pVM->rem.s.Env.segs[R_ES].newselector = 0;
1874
1875 if (pVM->rem.s.Env.segs[R_CS].selector != pCtx->cs)
1876 {
1877 Log2(("REMR3State: CS changed from %04x to %04x!\n", pVM->rem.s.Env.segs[R_CS].selector, pCtx->cs));
1878 sync_seg(&pVM->rem.s.Env, R_CS, pCtx->cs);
1879#ifdef VBOX_WITH_STATISTICS
1880 if (pVM->rem.s.Env.segs[R_CS].newselector)
1881 {
1882 STAM_COUNTER_INC(&gStatSelOutOfSync[R_CS]);
1883 }
1884#endif
1885 }
1886 else
1887 pVM->rem.s.Env.segs[R_CS].newselector = 0;
1888
1889 if (pVM->rem.s.Env.segs[R_DS].selector != pCtx->ds)
1890 {
1891 Log2(("REMR3State: DS changed from %04x to %04x!\n", pVM->rem.s.Env.segs[R_DS].selector, pCtx->ds));
1892 sync_seg(&pVM->rem.s.Env, R_DS, pCtx->ds);
1893#ifdef VBOX_WITH_STATISTICS
1894 if (pVM->rem.s.Env.segs[R_DS].newselector)
1895 {
1896 STAM_COUNTER_INC(&gStatSelOutOfSync[R_DS]);
1897 }
1898#endif
1899 }
1900 else
1901 pVM->rem.s.Env.segs[R_DS].newselector = 0;
1902
1903 /** @todo need to find a way to communicate potential GDT/LDT changes and thread switches. The selector might
1904 * be the same but not the base/limit. */
1905 if (pVM->rem.s.Env.segs[R_FS].selector != pCtx->fs)
1906 {
1907 Log2(("REMR3State: FS changed from %04x to %04x!\n", pVM->rem.s.Env.segs[R_FS].selector, pCtx->fs));
1908 sync_seg(&pVM->rem.s.Env, R_FS, pCtx->fs);
1909#ifdef VBOX_WITH_STATISTICS
1910 if (pVM->rem.s.Env.segs[R_FS].newselector)
1911 {
1912 STAM_COUNTER_INC(&gStatSelOutOfSync[R_FS]);
1913 }
1914#endif
1915 }
1916 else
1917 pVM->rem.s.Env.segs[R_FS].newselector = 0;
1918
1919 if (pVM->rem.s.Env.segs[R_GS].selector != pCtx->gs)
1920 {
1921 Log2(("REMR3State: GS changed from %04x to %04x!\n", pVM->rem.s.Env.segs[R_GS].selector, pCtx->gs));
1922 sync_seg(&pVM->rem.s.Env, R_GS, pCtx->gs);
1923#ifdef VBOX_WITH_STATISTICS
1924 if (pVM->rem.s.Env.segs[R_GS].newselector)
1925 {
1926 STAM_COUNTER_INC(&gStatSelOutOfSync[R_GS]);
1927 }
1928#endif
1929 }
1930 else
1931 pVM->rem.s.Env.segs[R_GS].newselector = 0;
1932 }
1933
1934 /*
1935 * Check for traps.
1936 */
1937 pVM->rem.s.Env.exception_index = -1; /** @todo this won't work :/ */
1938 TRPMEVENT enmType;
1939 uint8_t u8TrapNo;
1940 int rc = TRPMQueryTrap(pVM, &u8TrapNo, &enmType);
1941 if (VBOX_SUCCESS(rc))
1942 {
1943#ifdef DEBUG
1944 if (u8TrapNo == 0x80)
1945 {
1946 remR3DumpLnxSyscall(pVM);
1947 remR3DumpOBsdSyscall(pVM);
1948 }
1949#endif
1950
1951 pVM->rem.s.Env.exception_index = u8TrapNo;
1952 if (enmType != TRPM_SOFTWARE_INT)
1953 {
1954 pVM->rem.s.Env.exception_is_int = 0;
1955 pVM->rem.s.Env.exception_next_eip = pVM->rem.s.Env.eip;
1956 }
1957 else
1958 {
1959 /*
1960 * The there are two 1 byte opcodes and one 2 byte opcode for software interrupts.
1961 * We ASSUME that there are no prefixes and sets the default to 2 byte, and checks
1962 * for int03 and into.
1963 */
1964 pVM->rem.s.Env.exception_is_int = 1;
1965 pVM->rem.s.Env.exception_next_eip = pCtx->eip + 2;
1966 /* int 3 may be generated by one-byte 0xcc */
1967 if (u8TrapNo == 3)
1968 {
1969 if (read_byte(&pVM->rem.s.Env, pVM->rem.s.Env.segs[R_CS].base + pCtx->eip) == 0xcc)
1970 pVM->rem.s.Env.exception_next_eip = pCtx->eip + 1;
1971 }
1972 /* int 4 may be generated by one-byte 0xce */
1973 else if (u8TrapNo == 4)
1974 {
1975 if (read_byte(&pVM->rem.s.Env, pVM->rem.s.Env.segs[R_CS].base + pCtx->eip) == 0xce)
1976 pVM->rem.s.Env.exception_next_eip = pCtx->eip + 1;
1977 }
1978 }
1979
1980 /* get error code and cr2 if needed. */
1981 switch (u8TrapNo)
1982 {
1983 case 0x0e:
1984 pVM->rem.s.Env.cr[2] = TRPMGetFaultAddress(pVM);
1985 /* fallthru */
1986 case 0x0a: case 0x0b: case 0x0c: case 0x0d:
1987 pVM->rem.s.Env.error_code = TRPMGetErrorCode(pVM);
1988 break;
1989
1990 case 0x11: case 0x08:
1991 default:
1992 pVM->rem.s.Env.error_code = 0;
1993 break;
1994 }
1995
1996 /*
1997 * We can now reset the active trap since the recompiler is gonna have a go at it.
1998 */
1999 rc = TRPMResetTrap(pVM);
2000 AssertRC(rc);
2001 Log2(("REMR3State: trap=%02x errcd=%VGv cr2=%VGv nexteip=%VGv%s\n", pVM->rem.s.Env.exception_index, pVM->rem.s.Env.error_code,
2002 pVM->rem.s.Env.cr[2], pVM->rem.s.Env.exception_next_eip, pVM->rem.s.Env.exception_is_int ? " software" : ""));
2003 }
2004
2005 /*
2006 * Clear old interrupt request flags; Check for pending hardware interrupts.
2007 * (See @remark for why we don't check for other FFs.)
2008 */
2009 pVM->rem.s.Env.interrupt_request &= ~(CPU_INTERRUPT_HARD | CPU_INTERRUPT_EXIT | CPU_INTERRUPT_EXITTB | CPU_INTERRUPT_TIMER);
2010 if ( pVM->rem.s.u32PendingInterrupt != REM_NO_PENDING_IRQ
2011 || VM_FF_ISPENDING(pVM, VM_FF_INTERRUPT_APIC | VM_FF_INTERRUPT_PIC))
2012 pVM->rem.s.Env.interrupt_request |= CPU_INTERRUPT_HARD;
2013
2014 /*
2015 * We're now in REM mode.
2016 */
2017 pVM->rem.s.fInREM = true;
2018 pVM->rem.s.fInStateSync = false;
2019 pVM->rem.s.cCanExecuteRaw = 0;
2020 STAM_PROFILE_STOP(&pVM->rem.s.StatsState, a);
2021 Log2(("REMR3State: returns VINF_SUCCESS\n"));
2022 return VINF_SUCCESS;
2023}
2024
2025
2026/**
2027 * Syncs back changes in the REM state to the the VM state.
2028 *
2029 * This must be called after invoking REMR3Run().
2030 * Calling it several times in a row is not permitted.
2031 *
2032 * @returns VBox status code.
2033 *
2034 * @param pVM VM Handle.
2035 */
2036REMR3DECL(int) REMR3StateBack(PVM pVM)
2037{
2038 Log2(("REMR3StateBack:\n"));
2039 Assert(pVM->rem.s.fInREM);
2040 STAM_PROFILE_START(&pVM->rem.s.StatsStateBack, a);
2041 register PCPUMCTX pCtx = pVM->rem.s.pCtx;
2042
2043 /*
2044 * Copy back the registers.
2045 * This is done in the order they are declared in the CPUMCTX structure.
2046 */
2047
2048 /** @todo FOP */
2049 /** @todo FPUIP */
2050 /** @todo CS */
2051 /** @todo FPUDP */
2052 /** @todo DS */
2053 /** @todo Fix MXCSR support in QEMU so we don't overwrite MXCSR with 0 when we shouldn't! */
2054 pCtx->fpu.MXCSR = 0;
2055 pCtx->fpu.MXCSR_MASK = 0;
2056
2057 /** @todo check if FPU/XMM was actually used in the recompiler */
2058 restore_raw_fp_state(&pVM->rem.s.Env, (uint8_t *)&pCtx->fpu);
2059//// dprintf2(("FPU state CW=%04X TT=%04X SW=%04X (%04X)\n", env->fpuc, env->fpstt, env->fpus, pVMCtx->fpu.FSW));
2060
2061#ifdef TARGET_X86_64
2062 /* Note that the high dwords of 64 bits registers are undefined in 32 bits mode and are undefined after a mode change. */
2063 pCtx->rdi = pVM->rem.s.Env.regs[R_EDI];
2064 pCtx->rsi = pVM->rem.s.Env.regs[R_ESI];
2065 pCtx->rbp = pVM->rem.s.Env.regs[R_EBP];
2066 pCtx->rax = pVM->rem.s.Env.regs[R_EAX];
2067 pCtx->rbx = pVM->rem.s.Env.regs[R_EBX];
2068 pCtx->rdx = pVM->rem.s.Env.regs[R_EDX];
2069 pCtx->rcx = pVM->rem.s.Env.regs[R_ECX];
2070 pCtx->r8 = pVM->rem.s.Env.regs[8];
2071 pCtx->r9 = pVM->rem.s.Env.regs[9];
2072 pCtx->r10 = pVM->rem.s.Env.regs[10];
2073 pCtx->r11 = pVM->rem.s.Env.regs[11];
2074 pCtx->r12 = pVM->rem.s.Env.regs[12];
2075 pCtx->r13 = pVM->rem.s.Env.regs[13];
2076 pCtx->r14 = pVM->rem.s.Env.regs[14];
2077 pCtx->r15 = pVM->rem.s.Env.regs[15];
2078
2079 pCtx->rsp = pVM->rem.s.Env.regs[R_ESP];
2080
2081#else
2082 pCtx->edi = pVM->rem.s.Env.regs[R_EDI];
2083 pCtx->esi = pVM->rem.s.Env.regs[R_ESI];
2084 pCtx->ebp = pVM->rem.s.Env.regs[R_EBP];
2085 pCtx->eax = pVM->rem.s.Env.regs[R_EAX];
2086 pCtx->ebx = pVM->rem.s.Env.regs[R_EBX];
2087 pCtx->edx = pVM->rem.s.Env.regs[R_EDX];
2088 pCtx->ecx = pVM->rem.s.Env.regs[R_ECX];
2089
2090 pCtx->esp = pVM->rem.s.Env.regs[R_ESP];
2091#endif
2092
2093 pCtx->ss = pVM->rem.s.Env.segs[R_SS].selector;
2094
2095#ifdef VBOX_WITH_STATISTICS
2096 if (pVM->rem.s.Env.segs[R_SS].newselector)
2097 {
2098 STAM_COUNTER_INC(&gStatSelOutOfSyncStateBack[R_SS]);
2099 }
2100 if (pVM->rem.s.Env.segs[R_GS].newselector)
2101 {
2102 STAM_COUNTER_INC(&gStatSelOutOfSyncStateBack[R_GS]);
2103 }
2104 if (pVM->rem.s.Env.segs[R_FS].newselector)
2105 {
2106 STAM_COUNTER_INC(&gStatSelOutOfSyncStateBack[R_FS]);
2107 }
2108 if (pVM->rem.s.Env.segs[R_ES].newselector)
2109 {
2110 STAM_COUNTER_INC(&gStatSelOutOfSyncStateBack[R_ES]);
2111 }
2112 if (pVM->rem.s.Env.segs[R_DS].newselector)
2113 {
2114 STAM_COUNTER_INC(&gStatSelOutOfSyncStateBack[R_DS]);
2115 }
2116 if (pVM->rem.s.Env.segs[R_CS].newselector)
2117 {
2118 STAM_COUNTER_INC(&gStatSelOutOfSyncStateBack[R_CS]);
2119 }
2120#endif
2121 pCtx->gs = pVM->rem.s.Env.segs[R_GS].selector;
2122 pCtx->fs = pVM->rem.s.Env.segs[R_FS].selector;
2123 pCtx->es = pVM->rem.s.Env.segs[R_ES].selector;
2124 pCtx->ds = pVM->rem.s.Env.segs[R_DS].selector;
2125 pCtx->cs = pVM->rem.s.Env.segs[R_CS].selector;
2126
2127#ifdef TARGET_X86_64
2128 pCtx->rip = pVM->rem.s.Env.eip;
2129 pCtx->rflags.u64 = pVM->rem.s.Env.eflags;
2130#else
2131 pCtx->eip = pVM->rem.s.Env.eip;
2132 pCtx->eflags.u32 = pVM->rem.s.Env.eflags;
2133#endif
2134
2135 pCtx->cr0 = pVM->rem.s.Env.cr[0];
2136 pCtx->cr2 = pVM->rem.s.Env.cr[2];
2137 pCtx->cr3 = pVM->rem.s.Env.cr[3];
2138 pCtx->cr4 = pVM->rem.s.Env.cr[4];
2139
2140 pCtx->dr0 = pVM->rem.s.Env.dr[0];
2141 pCtx->dr1 = pVM->rem.s.Env.dr[1];
2142 pCtx->dr2 = pVM->rem.s.Env.dr[2];
2143 pCtx->dr3 = pVM->rem.s.Env.dr[3];
2144 pCtx->dr4 = pVM->rem.s.Env.dr[4];
2145 pCtx->dr5 = pVM->rem.s.Env.dr[5];
2146 pCtx->dr6 = pVM->rem.s.Env.dr[6];
2147 pCtx->dr7 = pVM->rem.s.Env.dr[7];
2148
2149 pCtx->gdtr.cbGdt = pVM->rem.s.Env.gdt.limit;
2150 if (pCtx->gdtr.pGdt != pVM->rem.s.Env.gdt.base)
2151 {
2152 pCtx->gdtr.pGdt = pVM->rem.s.Env.gdt.base;
2153 STAM_COUNTER_INC(&gStatREMGDTChange);
2154 VM_FF_SET(pVM, VM_FF_SELM_SYNC_GDT);
2155 }
2156
2157 pCtx->idtr.cbIdt = pVM->rem.s.Env.idt.limit;
2158 if (pCtx->idtr.pIdt != pVM->rem.s.Env.idt.base)
2159 {
2160 pCtx->idtr.pIdt = pVM->rem.s.Env.idt.base;
2161 STAM_COUNTER_INC(&gStatREMIDTChange);
2162 VM_FF_SET(pVM, VM_FF_TRPM_SYNC_IDT);
2163 }
2164
2165 if (pCtx->ldtr != pVM->rem.s.Env.ldt.selector)
2166 {
2167 pCtx->ldtr = pVM->rem.s.Env.ldt.selector;
2168 STAM_COUNTER_INC(&gStatREMLDTRChange);
2169 VM_FF_SET(pVM, VM_FF_SELM_SYNC_LDT);
2170 }
2171 if (pCtx->tr != pVM->rem.s.Env.tr.selector)
2172 {
2173 pCtx->tr = pVM->rem.s.Env.tr.selector;
2174 STAM_COUNTER_INC(&gStatREMTRChange);
2175 VM_FF_SET(pVM, VM_FF_SELM_SYNC_TSS);
2176 }
2177
2178 /** @todo These values could still be out of sync! */
2179 pCtx->csHid.u64Base = pVM->rem.s.Env.segs[R_CS].base;
2180 pCtx->csHid.u32Limit = pVM->rem.s.Env.segs[R_CS].limit;
2181 /** @note QEmu saves the 2nd dword of the descriptor; we should store the attribute word only! */
2182 pCtx->csHid.Attr.u = (pVM->rem.s.Env.segs[R_CS].flags >> 8) & 0xF0FF;
2183
2184 pCtx->dsHid.u64Base = pVM->rem.s.Env.segs[R_DS].base;
2185 pCtx->dsHid.u32Limit = pVM->rem.s.Env.segs[R_DS].limit;
2186 pCtx->dsHid.Attr.u = (pVM->rem.s.Env.segs[R_DS].flags >> 8) & 0xF0FF;
2187
2188 pCtx->esHid.u64Base = pVM->rem.s.Env.segs[R_ES].base;
2189 pCtx->esHid.u32Limit = pVM->rem.s.Env.segs[R_ES].limit;
2190 pCtx->esHid.Attr.u = (pVM->rem.s.Env.segs[R_ES].flags >> 8) & 0xF0FF;
2191
2192 pCtx->fsHid.u64Base = pVM->rem.s.Env.segs[R_FS].base;
2193 pCtx->fsHid.u32Limit = pVM->rem.s.Env.segs[R_FS].limit;
2194 pCtx->fsHid.Attr.u = (pVM->rem.s.Env.segs[R_FS].flags >> 8) & 0xF0FF;
2195
2196 pCtx->gsHid.u64Base = pVM->rem.s.Env.segs[R_GS].base;
2197 pCtx->gsHid.u32Limit = pVM->rem.s.Env.segs[R_GS].limit;
2198 pCtx->gsHid.Attr.u = (pVM->rem.s.Env.segs[R_GS].flags >> 8) & 0xF0FF;
2199
2200 pCtx->ssHid.u64Base = pVM->rem.s.Env.segs[R_SS].base;
2201 pCtx->ssHid.u32Limit = pVM->rem.s.Env.segs[R_SS].limit;
2202 pCtx->ssHid.Attr.u = (pVM->rem.s.Env.segs[R_SS].flags >> 8) & 0xF0FF;
2203
2204 pCtx->ldtrHid.u64Base = pVM->rem.s.Env.ldt.base;
2205 pCtx->ldtrHid.u32Limit = pVM->rem.s.Env.ldt.limit;
2206 pCtx->ldtrHid.Attr.u = (pVM->rem.s.Env.ldt.flags >> 8) & 0xF0FF;
2207
2208 pCtx->trHid.u64Base = pVM->rem.s.Env.tr.base;
2209 pCtx->trHid.u32Limit = pVM->rem.s.Env.tr.limit;
2210 pCtx->trHid.Attr.u = (pVM->rem.s.Env.tr.flags >> 8) & 0xF0FF;
2211
2212 /* Sysenter MSR */
2213 pCtx->SysEnter.cs = pVM->rem.s.Env.sysenter_cs;
2214 pCtx->SysEnter.eip = pVM->rem.s.Env.sysenter_eip;
2215 pCtx->SysEnter.esp = pVM->rem.s.Env.sysenter_esp;
2216
2217 /* System MSRs. */
2218 pCtx->msrEFER = pVM->rem.s.Env.efer;
2219 pCtx->msrSTAR = pVM->rem.s.Env.star;
2220 pCtx->msrPAT = pVM->rem.s.Env.pat;
2221#ifdef TARGET_X86_64
2222 pCtx->msrLSTAR = pVM->rem.s.Env.lstar;
2223 pCtx->msrCSTAR = pVM->rem.s.Env.cstar;
2224 pCtx->msrSFMASK = pVM->rem.s.Env.fmask;
2225 pCtx->msrKERNELGSBASE = pVM->rem.s.Env.kernelgsbase;
2226#endif
2227
2228 remR3TrapClear(pVM);
2229
2230 /*
2231 * Check for traps.
2232 */
2233 if ( pVM->rem.s.Env.exception_index >= 0
2234 && pVM->rem.s.Env.exception_index < 256)
2235 {
2236 Log(("REMR3StateBack: Pending trap %x %d\n", pVM->rem.s.Env.exception_index, pVM->rem.s.Env.exception_is_int));
2237 int rc = TRPMAssertTrap(pVM, pVM->rem.s.Env.exception_index, (pVM->rem.s.Env.exception_is_int) ? TRPM_SOFTWARE_INT : TRPM_HARDWARE_INT);
2238 AssertRC(rc);
2239 switch (pVM->rem.s.Env.exception_index)
2240 {
2241 case 0x0e:
2242 TRPMSetFaultAddress(pVM, pCtx->cr2);
2243 /* fallthru */
2244 case 0x0a: case 0x0b: case 0x0c: case 0x0d:
2245 case 0x11: case 0x08: /* 0 */
2246 TRPMSetErrorCode(pVM, pVM->rem.s.Env.error_code);
2247 break;
2248 }
2249
2250 }
2251
2252 /*
2253 * We're not longer in REM mode.
2254 */
2255 pVM->rem.s.fInREM = false;
2256 STAM_PROFILE_STOP(&pVM->rem.s.StatsStateBack, a);
2257 Log2(("REMR3StateBack: returns VINF_SUCCESS\n"));
2258 return VINF_SUCCESS;
2259}
2260
2261
2262/**
2263 * This is called by the disassembler when it wants to update the cpu state
2264 * before for instance doing a register dump.
2265 */
2266static void remR3StateUpdate(PVM pVM)
2267{
2268 Assert(pVM->rem.s.fInREM);
2269 register PCPUMCTX pCtx = pVM->rem.s.pCtx;
2270
2271 /*
2272 * Copy back the registers.
2273 * This is done in the order they are declared in the CPUMCTX structure.
2274 */
2275
2276 /** @todo FOP */
2277 /** @todo FPUIP */
2278 /** @todo CS */
2279 /** @todo FPUDP */
2280 /** @todo DS */
2281 /** @todo Fix MXCSR support in QEMU so we don't overwrite MXCSR with 0 when we shouldn't! */
2282 pCtx->fpu.MXCSR = 0;
2283 pCtx->fpu.MXCSR_MASK = 0;
2284
2285 /** @todo check if FPU/XMM was actually used in the recompiler */
2286 restore_raw_fp_state(&pVM->rem.s.Env, (uint8_t *)&pCtx->fpu);
2287//// dprintf2(("FPU state CW=%04X TT=%04X SW=%04X (%04X)\n", env->fpuc, env->fpstt, env->fpus, pVMCtx->fpu.FSW));
2288
2289#ifdef TARGET_X86_64
2290 pCtx->rdi = pVM->rem.s.Env.regs[R_EDI];
2291 pCtx->rsi = pVM->rem.s.Env.regs[R_ESI];
2292 pCtx->rbp = pVM->rem.s.Env.regs[R_EBP];
2293 pCtx->rax = pVM->rem.s.Env.regs[R_EAX];
2294 pCtx->rbx = pVM->rem.s.Env.regs[R_EBX];
2295 pCtx->rdx = pVM->rem.s.Env.regs[R_EDX];
2296 pCtx->rcx = pVM->rem.s.Env.regs[R_ECX];
2297 pCtx->r8 = pVM->rem.s.Env.regs[8];
2298 pCtx->r9 = pVM->rem.s.Env.regs[9];
2299 pCtx->r10 = pVM->rem.s.Env.regs[10];
2300 pCtx->r11 = pVM->rem.s.Env.regs[11];
2301 pCtx->r12 = pVM->rem.s.Env.regs[12];
2302 pCtx->r13 = pVM->rem.s.Env.regs[13];
2303 pCtx->r14 = pVM->rem.s.Env.regs[14];
2304 pCtx->r15 = pVM->rem.s.Env.regs[15];
2305
2306 pCtx->rsp = pVM->rem.s.Env.regs[R_ESP];
2307#else
2308 pCtx->edi = pVM->rem.s.Env.regs[R_EDI];
2309 pCtx->esi = pVM->rem.s.Env.regs[R_ESI];
2310 pCtx->ebp = pVM->rem.s.Env.regs[R_EBP];
2311 pCtx->eax = pVM->rem.s.Env.regs[R_EAX];
2312 pCtx->ebx = pVM->rem.s.Env.regs[R_EBX];
2313 pCtx->edx = pVM->rem.s.Env.regs[R_EDX];
2314 pCtx->ecx = pVM->rem.s.Env.regs[R_ECX];
2315
2316 pCtx->esp = pVM->rem.s.Env.regs[R_ESP];
2317#endif
2318
2319 pCtx->ss = pVM->rem.s.Env.segs[R_SS].selector;
2320
2321 pCtx->gs = pVM->rem.s.Env.segs[R_GS].selector;
2322 pCtx->fs = pVM->rem.s.Env.segs[R_FS].selector;
2323 pCtx->es = pVM->rem.s.Env.segs[R_ES].selector;
2324 pCtx->ds = pVM->rem.s.Env.segs[R_DS].selector;
2325 pCtx->cs = pVM->rem.s.Env.segs[R_CS].selector;
2326
2327#ifdef TARGET_X86_64
2328 pCtx->rip = pVM->rem.s.Env.eip;
2329 pCtx->rflags.u64 = pVM->rem.s.Env.eflags;
2330#else
2331 pCtx->eip = pVM->rem.s.Env.eip;
2332 pCtx->eflags.u32 = pVM->rem.s.Env.eflags;
2333#endif
2334
2335 pCtx->cr0 = pVM->rem.s.Env.cr[0];
2336 pCtx->cr2 = pVM->rem.s.Env.cr[2];
2337 pCtx->cr3 = pVM->rem.s.Env.cr[3];
2338 pCtx->cr4 = pVM->rem.s.Env.cr[4];
2339
2340 pCtx->dr0 = pVM->rem.s.Env.dr[0];
2341 pCtx->dr1 = pVM->rem.s.Env.dr[1];
2342 pCtx->dr2 = pVM->rem.s.Env.dr[2];
2343 pCtx->dr3 = pVM->rem.s.Env.dr[3];
2344 pCtx->dr4 = pVM->rem.s.Env.dr[4];
2345 pCtx->dr5 = pVM->rem.s.Env.dr[5];
2346 pCtx->dr6 = pVM->rem.s.Env.dr[6];
2347 pCtx->dr7 = pVM->rem.s.Env.dr[7];
2348
2349 pCtx->gdtr.cbGdt = pVM->rem.s.Env.gdt.limit;
2350 if (pCtx->gdtr.pGdt != (uint32_t)pVM->rem.s.Env.gdt.base)
2351 {
2352 pCtx->gdtr.pGdt = (uint32_t)pVM->rem.s.Env.gdt.base;
2353 STAM_COUNTER_INC(&gStatREMGDTChange);
2354 VM_FF_SET(pVM, VM_FF_SELM_SYNC_GDT);
2355 }
2356
2357 pCtx->idtr.cbIdt = pVM->rem.s.Env.idt.limit;
2358 if (pCtx->idtr.pIdt != (uint32_t)pVM->rem.s.Env.idt.base)
2359 {
2360 pCtx->idtr.pIdt = (uint32_t)pVM->rem.s.Env.idt.base;
2361 STAM_COUNTER_INC(&gStatREMIDTChange);
2362 VM_FF_SET(pVM, VM_FF_TRPM_SYNC_IDT);
2363 }
2364
2365 if (pCtx->ldtr != pVM->rem.s.Env.ldt.selector)
2366 {
2367 pCtx->ldtr = pVM->rem.s.Env.ldt.selector;
2368 STAM_COUNTER_INC(&gStatREMLDTRChange);
2369 VM_FF_SET(pVM, VM_FF_SELM_SYNC_LDT);
2370 }
2371 if (pCtx->tr != pVM->rem.s.Env.tr.selector)
2372 {
2373 pCtx->tr = pVM->rem.s.Env.tr.selector;
2374 STAM_COUNTER_INC(&gStatREMTRChange);
2375 VM_FF_SET(pVM, VM_FF_SELM_SYNC_TSS);
2376 }
2377
2378 /** @todo These values could still be out of sync! */
2379 pCtx->csHid.u64Base = pVM->rem.s.Env.segs[R_CS].base;
2380 pCtx->csHid.u32Limit = pVM->rem.s.Env.segs[R_CS].limit;
2381 /** @note QEmu saves the 2nd dword of the descriptor; we should store the attribute word only! */
2382 pCtx->csHid.Attr.u = (pVM->rem.s.Env.segs[R_CS].flags >> 8) & 0xFFFF;
2383
2384 pCtx->dsHid.u64Base = pVM->rem.s.Env.segs[R_DS].base;
2385 pCtx->dsHid.u32Limit = pVM->rem.s.Env.segs[R_DS].limit;
2386 pCtx->dsHid.Attr.u = (pVM->rem.s.Env.segs[R_DS].flags >> 8) & 0xFFFF;
2387
2388 pCtx->esHid.u64Base = pVM->rem.s.Env.segs[R_ES].base;
2389 pCtx->esHid.u32Limit = pVM->rem.s.Env.segs[R_ES].limit;
2390 pCtx->esHid.Attr.u = (pVM->rem.s.Env.segs[R_ES].flags >> 8) & 0xFFFF;
2391
2392 pCtx->fsHid.u64Base = pVM->rem.s.Env.segs[R_FS].base;
2393 pCtx->fsHid.u32Limit = pVM->rem.s.Env.segs[R_FS].limit;
2394 pCtx->fsHid.Attr.u = (pVM->rem.s.Env.segs[R_FS].flags >> 8) & 0xFFFF;
2395
2396 pCtx->gsHid.u64Base = pVM->rem.s.Env.segs[R_GS].base;
2397 pCtx->gsHid.u32Limit = pVM->rem.s.Env.segs[R_GS].limit;
2398 pCtx->gsHid.Attr.u = (pVM->rem.s.Env.segs[R_GS].flags >> 8) & 0xFFFF;
2399
2400 pCtx->ssHid.u64Base = pVM->rem.s.Env.segs[R_SS].base;
2401 pCtx->ssHid.u32Limit = pVM->rem.s.Env.segs[R_SS].limit;
2402 pCtx->ssHid.Attr.u = (pVM->rem.s.Env.segs[R_SS].flags >> 8) & 0xFFFF;
2403
2404 pCtx->ldtrHid.u64Base = pVM->rem.s.Env.ldt.base;
2405 pCtx->ldtrHid.u32Limit = pVM->rem.s.Env.ldt.limit;
2406 pCtx->ldtrHid.Attr.u = (pVM->rem.s.Env.ldt.flags >> 8) & 0xFFFF;
2407
2408 pCtx->trHid.u64Base = pVM->rem.s.Env.tr.base;
2409 pCtx->trHid.u32Limit = pVM->rem.s.Env.tr.limit;
2410 pCtx->trHid.Attr.u = (pVM->rem.s.Env.tr.flags >> 8) & 0xFFFF;
2411
2412 /* Sysenter MSR */
2413 pCtx->SysEnter.cs = pVM->rem.s.Env.sysenter_cs;
2414 pCtx->SysEnter.eip = pVM->rem.s.Env.sysenter_eip;
2415 pCtx->SysEnter.esp = pVM->rem.s.Env.sysenter_esp;
2416
2417 /* System MSRs. */
2418 pCtx->msrEFER = pVM->rem.s.Env.efer;
2419 pCtx->msrSTAR = pVM->rem.s.Env.star;
2420 pCtx->msrPAT = pVM->rem.s.Env.pat;
2421#ifdef TARGET_X86_64
2422 pCtx->msrLSTAR = pVM->rem.s.Env.lstar;
2423 pCtx->msrCSTAR = pVM->rem.s.Env.cstar;
2424 pCtx->msrSFMASK = pVM->rem.s.Env.fmask;
2425 pCtx->msrKERNELGSBASE = pVM->rem.s.Env.kernelgsbase;
2426#endif
2427
2428}
2429
2430
2431/**
2432 * Update the VMM state information if we're currently in REM.
2433 *
2434 * This method is used by the DBGF and PDMDevice when there is any uncertainty of whether
2435 * we're currently executing in REM and the VMM state is invalid. This method will of
2436 * course check that we're executing in REM before syncing any data over to the VMM.
2437 *
2438 * @param pVM The VM handle.
2439 */
2440REMR3DECL(void) REMR3StateUpdate(PVM pVM)
2441{
2442 if (pVM->rem.s.fInREM)
2443 remR3StateUpdate(pVM);
2444}
2445
2446
2447#undef LOG_GROUP
2448#define LOG_GROUP LOG_GROUP_REM
2449
2450
2451/**
2452 * Notify the recompiler about Address Gate 20 state change.
2453 *
2454 * This notification is required since A20 gate changes are
2455 * initialized from a device driver and the VM might just as
2456 * well be in REM mode as in RAW mode.
2457 *
2458 * @param pVM VM handle.
2459 * @param fEnable True if the gate should be enabled.
2460 * False if the gate should be disabled.
2461 */
2462REMR3DECL(void) REMR3A20Set(PVM pVM, bool fEnable)
2463{
2464 LogFlow(("REMR3A20Set: fEnable=%d\n", fEnable));
2465 VM_ASSERT_EMT(pVM);
2466
2467 bool fSaved = pVM->rem.s.fIgnoreAll; /* just in case. */
2468 pVM->rem.s.fIgnoreAll = fSaved || !pVM->rem.s.fInREM;
2469
2470 cpu_x86_set_a20(&pVM->rem.s.Env, fEnable);
2471
2472 pVM->rem.s.fIgnoreAll = fSaved;
2473}
2474
2475
2476/**
2477 * Replays the invalidated recorded pages.
2478 * Called in response to VERR_REM_FLUSHED_PAGES_OVERFLOW from the RAW execution loop.
2479 *
2480 * @param pVM VM handle.
2481 */
2482REMR3DECL(void) REMR3ReplayInvalidatedPages(PVM pVM)
2483{
2484 VM_ASSERT_EMT(pVM);
2485
2486 /*
2487 * Sync the required registers.
2488 */
2489 pVM->rem.s.Env.cr[0] = pVM->rem.s.pCtx->cr0;
2490 pVM->rem.s.Env.cr[2] = pVM->rem.s.pCtx->cr2;
2491 pVM->rem.s.Env.cr[3] = pVM->rem.s.pCtx->cr3;
2492 pVM->rem.s.Env.cr[4] = pVM->rem.s.pCtx->cr4;
2493
2494 /*
2495 * Replay the flushes.
2496 */
2497 pVM->rem.s.fIgnoreInvlPg = true;
2498 RTUINT i;
2499 for (i = 0; i < pVM->rem.s.cInvalidatedPages; i++)
2500 {
2501 Log2(("REMR3ReplayInvalidatedPages: invlpg %VGv\n", pVM->rem.s.aGCPtrInvalidatedPages[i]));
2502 tlb_flush_page(&pVM->rem.s.Env, pVM->rem.s.aGCPtrInvalidatedPages[i]);
2503 }
2504 pVM->rem.s.fIgnoreInvlPg = false;
2505 pVM->rem.s.cInvalidatedPages = 0;
2506}
2507
2508
2509/**
2510 * Replays the handler notification changes
2511 * Called in response to VM_FF_REM_HANDLER_NOTIFY from the RAW execution loop.
2512 *
2513 * @param pVM VM handle.
2514 */
2515REMR3DECL(void) REMR3ReplayHandlerNotifications(PVM pVM)
2516{
2517 LogFlow(("REMR3ReplayInvalidatedPages:\n"));
2518 VM_ASSERT_EMT(pVM);
2519
2520 /*
2521 * Replay the flushes.
2522 */
2523 RTUINT i;
2524 const RTUINT c = pVM->rem.s.cHandlerNotifications;
2525 pVM->rem.s.cHandlerNotifications = 0;
2526 for (i = 0; i < c; i++)
2527 {
2528 PREMHANDLERNOTIFICATION pRec = &pVM->rem.s.aHandlerNotifications[i];
2529 switch (pRec->enmKind)
2530 {
2531 case REMHANDLERNOTIFICATIONKIND_PHYSICAL_REGISTER:
2532 REMR3NotifyHandlerPhysicalRegister(pVM,
2533 pRec->u.PhysicalRegister.enmType,
2534 pRec->u.PhysicalRegister.GCPhys,
2535 pRec->u.PhysicalRegister.cb,
2536 pRec->u.PhysicalRegister.fHasHCHandler);
2537 break;
2538
2539 case REMHANDLERNOTIFICATIONKIND_PHYSICAL_DEREGISTER:
2540 REMR3NotifyHandlerPhysicalDeregister(pVM,
2541 pRec->u.PhysicalDeregister.enmType,
2542 pRec->u.PhysicalDeregister.GCPhys,
2543 pRec->u.PhysicalDeregister.cb,
2544 pRec->u.PhysicalDeregister.fHasHCHandler,
2545 pRec->u.PhysicalDeregister.fRestoreAsRAM);
2546 break;
2547
2548 case REMHANDLERNOTIFICATIONKIND_PHYSICAL_MODIFY:
2549 REMR3NotifyHandlerPhysicalModify(pVM,
2550 pRec->u.PhysicalModify.enmType,
2551 pRec->u.PhysicalModify.GCPhysOld,
2552 pRec->u.PhysicalModify.GCPhysNew,
2553 pRec->u.PhysicalModify.cb,
2554 pRec->u.PhysicalModify.fHasHCHandler,
2555 pRec->u.PhysicalModify.fRestoreAsRAM);
2556 break;
2557
2558 default:
2559 AssertReleaseMsgFailed(("enmKind=%d\n", pRec->enmKind));
2560 break;
2561 }
2562 }
2563 VM_FF_CLEAR(pVM, VM_FF_REM_HANDLER_NOTIFY);
2564}
2565
2566
2567/**
2568 * Notify REM about changed code page.
2569 *
2570 * @returns VBox status code.
2571 * @param pVM VM handle.
2572 * @param pvCodePage Code page address
2573 */
2574REMR3DECL(int) REMR3NotifyCodePageChanged(PVM pVM, RTGCPTR pvCodePage)
2575{
2576 int rc;
2577 RTGCPHYS PhysGC;
2578 uint64_t flags;
2579
2580 VM_ASSERT_EMT(pVM);
2581
2582 /*
2583 * Get the physical page address.
2584 */
2585 rc = PGMGstGetPage(pVM, pvCodePage, &flags, &PhysGC);
2586 if (rc == VINF_SUCCESS)
2587 {
2588 /*
2589 * Sync the required registers and flush the whole page.
2590 * (Easier to do the whole page than notifying it about each physical
2591 * byte that was changed.
2592 */
2593 pVM->rem.s.Env.cr[0] = pVM->rem.s.pCtx->cr0;
2594 pVM->rem.s.Env.cr[2] = pVM->rem.s.pCtx->cr2;
2595 pVM->rem.s.Env.cr[3] = pVM->rem.s.pCtx->cr3;
2596 pVM->rem.s.Env.cr[4] = pVM->rem.s.pCtx->cr4;
2597
2598 tb_invalidate_phys_page_range(PhysGC, PhysGC + PAGE_SIZE - 1, 0);
2599 }
2600 return VINF_SUCCESS;
2601}
2602
2603
2604/**
2605 * Notification about a successful MMR3PhysRegister() call.
2606 *
2607 * @param pVM VM handle.
2608 * @param GCPhys The physical address the RAM.
2609 * @param cb Size of the memory.
2610 * @param fFlags Flags of the MM_RAM_FLAGS_* defines.
2611 */
2612REMR3DECL(void) REMR3NotifyPhysRamRegister(PVM pVM, RTGCPHYS GCPhys, RTUINT cb, unsigned fFlags)
2613{
2614 Log(("REMR3NotifyPhysRamRegister: GCPhys=%VGp cb=%d fFlags=%d\n", GCPhys, cb, fFlags));
2615 VM_ASSERT_EMT(pVM);
2616
2617 /*
2618 * Validate input - we trust the caller.
2619 */
2620 Assert(RT_ALIGN_T(GCPhys, PAGE_SIZE, RTGCPHYS) == GCPhys);
2621 Assert(cb);
2622 Assert(RT_ALIGN_Z(cb, PAGE_SIZE) == cb);
2623
2624 /*
2625 * Base ram?
2626 */
2627 if (!GCPhys)
2628 {
2629 phys_ram_size = cb;
2630 phys_ram_dirty_size = cb >> PAGE_SHIFT;
2631#ifndef VBOX_STRICT
2632 phys_ram_dirty = MMR3HeapAlloc(pVM, MM_TAG_REM, phys_ram_dirty_size);
2633 AssertReleaseMsg(phys_ram_dirty, ("failed to allocate %d bytes of dirty bytes\n", phys_ram_dirty_size));
2634#else /* VBOX_STRICT: allocate a full map and make the out of bounds pages invalid. */
2635 phys_ram_dirty = RTMemPageAlloc(_4G >> PAGE_SHIFT);
2636 AssertReleaseMsg(phys_ram_dirty, ("failed to allocate %d bytes of dirty bytes\n", _4G >> PAGE_SHIFT));
2637 uint32_t cbBitmap = RT_ALIGN_32(phys_ram_dirty_size, PAGE_SIZE);
2638 int rc = RTMemProtect(phys_ram_dirty + cbBitmap, (_4G >> PAGE_SHIFT) - cbBitmap, RTMEM_PROT_NONE);
2639 AssertRC(rc);
2640 phys_ram_dirty += cbBitmap - phys_ram_dirty_size;
2641#endif
2642 memset(phys_ram_dirty, 0xff, phys_ram_dirty_size);
2643 }
2644
2645 /*
2646 * Register the ram.
2647 */
2648 Assert(!pVM->rem.s.fIgnoreAll);
2649 pVM->rem.s.fIgnoreAll = true;
2650
2651#ifdef VBOX_WITH_NEW_PHYS_CODE
2652 if (fFlags & MM_RAM_FLAGS_RESERVED)
2653 cpu_register_physical_memory(GCPhys, cb, IO_MEM_UNASSIGNED);
2654 else
2655 cpu_register_physical_memory(GCPhys, cb, GCPhys);
2656#else
2657 if (!GCPhys)
2658 cpu_register_physical_memory(GCPhys, cb, GCPhys | IO_MEM_RAM_MISSING);
2659 else
2660 {
2661 if (fFlags & MM_RAM_FLAGS_RESERVED)
2662 cpu_register_physical_memory(GCPhys, cb, IO_MEM_UNASSIGNED);
2663 else
2664 cpu_register_physical_memory(GCPhys, cb, GCPhys);
2665 }
2666#endif
2667 Assert(pVM->rem.s.fIgnoreAll);
2668 pVM->rem.s.fIgnoreAll = false;
2669}
2670
2671#ifndef VBOX_WITH_NEW_PHYS_CODE
2672
2673/**
2674 * Notification about a successful PGMR3PhysRegisterChunk() call.
2675 *
2676 * @param pVM VM handle.
2677 * @param GCPhys The physical address the RAM.
2678 * @param cb Size of the memory.
2679 * @param pvRam The HC address of the RAM.
2680 * @param fFlags Flags of the MM_RAM_FLAGS_* defines.
2681 */
2682REMR3DECL(void) REMR3NotifyPhysRamChunkRegister(PVM pVM, RTGCPHYS GCPhys, RTUINT cb, RTHCUINTPTR pvRam, unsigned fFlags)
2683{
2684 Log(("REMR3NotifyPhysRamChunkRegister: GCPhys=%VGp cb=%d pvRam=%p fFlags=%d\n", GCPhys, cb, pvRam, fFlags));
2685 VM_ASSERT_EMT(pVM);
2686
2687 /*
2688 * Validate input - we trust the caller.
2689 */
2690 Assert(pvRam);
2691 Assert(RT_ALIGN(pvRam, PAGE_SIZE) == pvRam);
2692 Assert(RT_ALIGN_T(GCPhys, PAGE_SIZE, RTGCPHYS) == GCPhys);
2693 Assert(cb == PGM_DYNAMIC_CHUNK_SIZE);
2694 Assert(fFlags == 0 /* normal RAM */);
2695 Assert(!pVM->rem.s.fIgnoreAll);
2696 pVM->rem.s.fIgnoreAll = true;
2697
2698 cpu_register_physical_memory(GCPhys, cb, GCPhys);
2699
2700 Assert(pVM->rem.s.fIgnoreAll);
2701 pVM->rem.s.fIgnoreAll = false;
2702}
2703
2704
2705/**
2706 * Grows dynamically allocated guest RAM.
2707 * Will raise a fatal error if the operation fails.
2708 *
2709 * @param physaddr The physical address.
2710 */
2711void remR3GrowDynRange(unsigned long physaddr)
2712{
2713 int rc;
2714 PVM pVM = cpu_single_env->pVM;
2715
2716 LogFlow(("remR3GrowDynRange %VGp\n", physaddr));
2717 const RTGCPHYS GCPhys = physaddr;
2718 rc = PGM3PhysGrowRange(pVM, &GCPhys);
2719 if (VBOX_SUCCESS(rc))
2720 return;
2721
2722 LogRel(("\nUnable to allocate guest RAM chunk at %VGp\n", physaddr));
2723 cpu_abort(cpu_single_env, "Unable to allocate guest RAM chunk at %VGp\n", physaddr);
2724 AssertFatalFailed();
2725}
2726
2727#endif /* !VBOX_WITH_NEW_PHYS_CODE */
2728
2729/**
2730 * Notification about a successful MMR3PhysRomRegister() call.
2731 *
2732 * @param pVM VM handle.
2733 * @param GCPhys The physical address of the ROM.
2734 * @param cb The size of the ROM.
2735 * @param pvCopy Pointer to the ROM copy.
2736 * @param fShadow Whether it's currently writable shadow ROM or normal readonly ROM.
2737 * This function will be called when ever the protection of the
2738 * shadow ROM changes (at reset and end of POST).
2739 */
2740REMR3DECL(void) REMR3NotifyPhysRomRegister(PVM pVM, RTGCPHYS GCPhys, RTUINT cb, void *pvCopy, bool fShadow)
2741{
2742 Log(("REMR3NotifyPhysRomRegister: GCPhys=%VGp cb=%d pvCopy=%p fShadow=%RTbool\n", GCPhys, cb, pvCopy, fShadow));
2743 VM_ASSERT_EMT(pVM);
2744
2745 /*
2746 * Validate input - we trust the caller.
2747 */
2748 Assert(RT_ALIGN_T(GCPhys, PAGE_SIZE, RTGCPHYS) == GCPhys);
2749 Assert(cb);
2750 Assert(RT_ALIGN_Z(cb, PAGE_SIZE) == cb);
2751 Assert(pvCopy);
2752 Assert(RT_ALIGN_P(pvCopy, PAGE_SIZE) == pvCopy);
2753
2754 /*
2755 * Register the rom.
2756 */
2757 Assert(!pVM->rem.s.fIgnoreAll);
2758 pVM->rem.s.fIgnoreAll = true;
2759
2760 cpu_register_physical_memory(GCPhys, cb, GCPhys | (fShadow ? 0 : IO_MEM_ROM));
2761
2762 Log2(("%.64Vhxd\n", (char *)pvCopy + cb - 64));
2763
2764 Assert(pVM->rem.s.fIgnoreAll);
2765 pVM->rem.s.fIgnoreAll = false;
2766}
2767
2768
2769/**
2770 * Notification about a successful memory deregistration or reservation.
2771 *
2772 * @param pVM VM Handle.
2773 * @param GCPhys Start physical address.
2774 * @param cb The size of the range.
2775 * @todo Rename to REMR3NotifyPhysRamDeregister (for MMIO2) as we won't
2776 * reserve any memory soon.
2777 */
2778REMR3DECL(void) REMR3NotifyPhysReserve(PVM pVM, RTGCPHYS GCPhys, RTUINT cb)
2779{
2780 Log(("REMR3NotifyPhysReserve: GCPhys=%VGp cb=%d\n", GCPhys, cb));
2781 VM_ASSERT_EMT(pVM);
2782
2783 /*
2784 * Validate input - we trust the caller.
2785 */
2786 Assert(RT_ALIGN_T(GCPhys, PAGE_SIZE, RTGCPHYS) == GCPhys);
2787 Assert(cb);
2788 Assert(RT_ALIGN_Z(cb, PAGE_SIZE) == cb);
2789
2790 /*
2791 * Unassigning the memory.
2792 */
2793 Assert(!pVM->rem.s.fIgnoreAll);
2794 pVM->rem.s.fIgnoreAll = true;
2795
2796 cpu_register_physical_memory(GCPhys, cb, IO_MEM_UNASSIGNED);
2797
2798 Assert(pVM->rem.s.fIgnoreAll);
2799 pVM->rem.s.fIgnoreAll = false;
2800}
2801
2802
2803/**
2804 * Notification about a successful PGMR3HandlerPhysicalRegister() call.
2805 *
2806 * @param pVM VM Handle.
2807 * @param enmType Handler type.
2808 * @param GCPhys Handler range address.
2809 * @param cb Size of the handler range.
2810 * @param fHasHCHandler Set if the handler has a HC callback function.
2811 *
2812 * @remark MMR3PhysRomRegister assumes that this function will not apply the
2813 * Handler memory type to memory which has no HC handler.
2814 */
2815REMR3DECL(void) REMR3NotifyHandlerPhysicalRegister(PVM pVM, PGMPHYSHANDLERTYPE enmType, RTGCPHYS GCPhys, RTGCPHYS cb, bool fHasHCHandler)
2816{
2817 Log(("REMR3NotifyHandlerPhysicalRegister: enmType=%d GCPhys=%VGp cb=%d fHasHCHandler=%d\n",
2818 enmType, GCPhys, cb, fHasHCHandler));
2819 VM_ASSERT_EMT(pVM);
2820 Assert(RT_ALIGN_T(GCPhys, PAGE_SIZE, RTGCPHYS) == GCPhys);
2821 Assert(RT_ALIGN_T(cb, PAGE_SIZE, RTGCPHYS) == cb);
2822
2823 if (pVM->rem.s.cHandlerNotifications)
2824 REMR3ReplayHandlerNotifications(pVM);
2825
2826 Assert(!pVM->rem.s.fIgnoreAll);
2827 pVM->rem.s.fIgnoreAll = true;
2828
2829 if (enmType == PGMPHYSHANDLERTYPE_MMIO)
2830 cpu_register_physical_memory(GCPhys, cb, pVM->rem.s.iMMIOMemType);
2831 else if (fHasHCHandler)
2832 cpu_register_physical_memory(GCPhys, cb, pVM->rem.s.iHandlerMemType);
2833
2834 Assert(pVM->rem.s.fIgnoreAll);
2835 pVM->rem.s.fIgnoreAll = false;
2836}
2837
2838
2839/**
2840 * Notification about a successful PGMR3HandlerPhysicalDeregister() operation.
2841 *
2842 * @param pVM VM Handle.
2843 * @param enmType Handler type.
2844 * @param GCPhys Handler range address.
2845 * @param cb Size of the handler range.
2846 * @param fHasHCHandler Set if the handler has a HC callback function.
2847 * @param fRestoreAsRAM Whether the to restore it as normal RAM or as unassigned memory.
2848 */
2849REMR3DECL(void) REMR3NotifyHandlerPhysicalDeregister(PVM pVM, PGMPHYSHANDLERTYPE enmType, RTGCPHYS GCPhys, RTGCPHYS cb, bool fHasHCHandler, bool fRestoreAsRAM)
2850{
2851 Log(("REMR3NotifyHandlerPhysicalDeregister: enmType=%d GCPhys=%VGp cb=%VGp fHasHCHandler=%RTbool fRestoreAsRAM=%RTbool RAM=%08x\n",
2852 enmType, GCPhys, cb, fHasHCHandler, fRestoreAsRAM, MMR3PhysGetRamSize(pVM)));
2853 VM_ASSERT_EMT(pVM);
2854
2855 if (pVM->rem.s.cHandlerNotifications)
2856 REMR3ReplayHandlerNotifications(pVM);
2857
2858 Assert(!pVM->rem.s.fIgnoreAll);
2859 pVM->rem.s.fIgnoreAll = true;
2860
2861/** @todo this isn't right, MMIO can (in theory) be restored as RAM. */
2862 if (enmType == PGMPHYSHANDLERTYPE_MMIO)
2863 cpu_register_physical_memory(GCPhys, cb, IO_MEM_UNASSIGNED);
2864 else if (fHasHCHandler)
2865 {
2866 if (!fRestoreAsRAM)
2867 {
2868 Assert(GCPhys > MMR3PhysGetRamSize(pVM));
2869 cpu_register_physical_memory(GCPhys, cb, IO_MEM_UNASSIGNED);
2870 }
2871 else
2872 {
2873 Assert(RT_ALIGN_T(GCPhys, PAGE_SIZE, RTGCPHYS) == GCPhys);
2874 Assert(RT_ALIGN_T(cb, PAGE_SIZE, RTGCPHYS) == cb);
2875 cpu_register_physical_memory(GCPhys, cb, GCPhys);
2876 }
2877 }
2878
2879 Assert(pVM->rem.s.fIgnoreAll);
2880 pVM->rem.s.fIgnoreAll = false;
2881}
2882
2883
2884/**
2885 * Notification about a successful PGMR3HandlerPhysicalModify() call.
2886 *
2887 * @param pVM VM Handle.
2888 * @param enmType Handler type.
2889 * @param GCPhysOld Old handler range address.
2890 * @param GCPhysNew New handler range address.
2891 * @param cb Size of the handler range.
2892 * @param fHasHCHandler Set if the handler has a HC callback function.
2893 * @param fRestoreAsRAM Whether the to restore it as normal RAM or as unassigned memory.
2894 */
2895REMR3DECL(void) REMR3NotifyHandlerPhysicalModify(PVM pVM, PGMPHYSHANDLERTYPE enmType, RTGCPHYS GCPhysOld, RTGCPHYS GCPhysNew, RTGCPHYS cb, bool fHasHCHandler, bool fRestoreAsRAM)
2896{
2897 Log(("REMR3NotifyHandlerPhysicalModify: enmType=%d GCPhysOld=%VGp GCPhysNew=%VGp cb=%d fHasHCHandler=%RTbool fRestoreAsRAM=%RTbool\n",
2898 enmType, GCPhysOld, GCPhysNew, cb, fHasHCHandler, fRestoreAsRAM));
2899 VM_ASSERT_EMT(pVM);
2900 AssertReleaseMsg(enmType != PGMPHYSHANDLERTYPE_MMIO, ("enmType=%d\n", enmType));
2901
2902 if (pVM->rem.s.cHandlerNotifications)
2903 REMR3ReplayHandlerNotifications(pVM);
2904
2905 if (fHasHCHandler)
2906 {
2907 Assert(!pVM->rem.s.fIgnoreAll);
2908 pVM->rem.s.fIgnoreAll = true;
2909
2910 /*
2911 * Reset the old page.
2912 */
2913 if (!fRestoreAsRAM)
2914 cpu_register_physical_memory(GCPhysOld, cb, IO_MEM_UNASSIGNED);
2915 else
2916 {
2917 /* This is not perfect, but it'll do for PD monitoring... */
2918 Assert(cb == PAGE_SIZE);
2919 Assert(RT_ALIGN_T(GCPhysOld, PAGE_SIZE, RTGCPHYS) == GCPhysOld);
2920 cpu_register_physical_memory(GCPhysOld, cb, GCPhysOld);
2921 }
2922
2923 /*
2924 * Update the new page.
2925 */
2926 Assert(RT_ALIGN_T(GCPhysNew, PAGE_SIZE, RTGCPHYS) == GCPhysNew);
2927 Assert(RT_ALIGN_T(cb, PAGE_SIZE, RTGCPHYS) == cb);
2928 cpu_register_physical_memory(GCPhysNew, cb, pVM->rem.s.iHandlerMemType);
2929
2930 Assert(pVM->rem.s.fIgnoreAll);
2931 pVM->rem.s.fIgnoreAll = false;
2932 }
2933}
2934
2935
2936/**
2937 * Checks if we're handling access to this page or not.
2938 *
2939 * @returns true if we're trapping access.
2940 * @returns false if we aren't.
2941 * @param pVM The VM handle.
2942 * @param GCPhys The physical address.
2943 *
2944 * @remark This function will only work correctly in VBOX_STRICT builds!
2945 */
2946REMR3DECL(bool) REMR3IsPageAccessHandled(PVM pVM, RTGCPHYS GCPhys)
2947{
2948#ifdef VBOX_STRICT
2949 if (pVM->rem.s.cHandlerNotifications)
2950 REMR3ReplayHandlerNotifications(pVM);
2951
2952 unsigned long off = get_phys_page_offset(GCPhys);
2953 return (off & PAGE_OFFSET_MASK) == pVM->rem.s.iHandlerMemType
2954 || (off & PAGE_OFFSET_MASK) == pVM->rem.s.iMMIOMemType
2955 || (off & PAGE_OFFSET_MASK) == IO_MEM_ROM;
2956#else
2957 return false;
2958#endif
2959}
2960
2961
2962/**
2963 * Deals with a rare case in get_phys_addr_code where the code
2964 * is being monitored.
2965 *
2966 * It could also be an MMIO page, in which case we will raise a fatal error.
2967 *
2968 * @returns The physical address corresponding to addr.
2969 * @param env The cpu environment.
2970 * @param addr The virtual address.
2971 * @param pTLBEntry The TLB entry.
2972 */
2973target_ulong remR3PhysGetPhysicalAddressCode(CPUState *env, target_ulong addr, CPUTLBEntry *pTLBEntry)
2974{
2975 PVM pVM = env->pVM;
2976 if ((pTLBEntry->addr_code & ~TARGET_PAGE_MASK) == pVM->rem.s.iHandlerMemType)
2977 {
2978 target_ulong ret = pTLBEntry->addend + addr;
2979 AssertMsg2("remR3PhysGetPhysicalAddressCode: addr=%VGv addr_code=%VGv addend=%VGp ret=%VGp\n",
2980 (RTGCPTR)addr, (RTGCPTR)pTLBEntry->addr_code, (RTGCPHYS)pTLBEntry->addend, ret);
2981 return ret;
2982 }
2983 LogRel(("\nTrying to execute code with memory type addr_code=%VGv addend=%VGp at %VGv! (iHandlerMemType=%#x iMMIOMemType=%#x)\n"
2984 "*** handlers\n",
2985 (RTGCPTR)pTLBEntry->addr_code, (RTGCPHYS)pTLBEntry->addend, (RTGCPTR)addr, pVM->rem.s.iHandlerMemType, pVM->rem.s.iMMIOMemType));
2986 DBGFR3Info(pVM, "handlers", NULL, DBGFR3InfoLogRelHlp());
2987 LogRel(("*** mmio\n"));
2988 DBGFR3Info(pVM, "mmio", NULL, DBGFR3InfoLogRelHlp());
2989 LogRel(("*** phys\n"));
2990 DBGFR3Info(pVM, "phys", NULL, DBGFR3InfoLogRelHlp());
2991 cpu_abort(env, "Trying to execute code with memory type addr_code=%VGv addend=%VGp at %VGv. (iHandlerMemType=%#x iMMIOMemType=%#x)\n",
2992 (RTGCPTR)pTLBEntry->addr_code, (RTGCPHYS)pTLBEntry->addend, (RTGCPTR)addr, pVM->rem.s.iHandlerMemType, pVM->rem.s.iMMIOMemType);
2993 AssertFatalFailed();
2994}
2995
2996
2997/** Validate the physical address passed to the read functions.
2998 * Useful for finding non-guest-ram reads/writes. */
2999#if 1 /* disable if it becomes bothersome... */
3000# define VBOX_CHECK_ADDR(GCPhys) AssertMsg(PGMPhysIsGCPhysValid(cpu_single_env->pVM, (GCPhys)), ("%VGp\n", (GCPhys)))
3001#else
3002# define VBOX_CHECK_ADDR(GCPhys) do { } while (0)
3003#endif
3004
3005/**
3006 * Read guest RAM and ROM.
3007 *
3008 * @param SrcGCPhys The source address (guest physical).
3009 * @param pvDst The destination address.
3010 * @param cb Number of bytes
3011 */
3012void remR3PhysRead(RTGCPHYS SrcGCPhys, void *pvDst, unsigned cb)
3013{
3014 STAM_PROFILE_ADV_START(&gStatMemRead, a);
3015 VBOX_CHECK_ADDR(SrcGCPhys);
3016 PGMPhysRead(cpu_single_env->pVM, SrcGCPhys, pvDst, cb);
3017 STAM_PROFILE_ADV_STOP(&gStatMemRead, a);
3018}
3019
3020
3021/**
3022 * Read guest RAM and ROM, unsigned 8-bit.
3023 *
3024 * @param SrcGCPhys The source address (guest physical).
3025 */
3026uint8_t remR3PhysReadU8(RTGCPHYS SrcGCPhys)
3027{
3028 uint8_t val;
3029 STAM_PROFILE_ADV_START(&gStatMemRead, a);
3030 VBOX_CHECK_ADDR(SrcGCPhys);
3031 val = PGMR3PhysReadU8(cpu_single_env->pVM, SrcGCPhys);
3032 STAM_PROFILE_ADV_STOP(&gStatMemRead, a);
3033 return val;
3034}
3035
3036
3037/**
3038 * Read guest RAM and ROM, signed 8-bit.
3039 *
3040 * @param SrcGCPhys The source address (guest physical).
3041 */
3042int8_t remR3PhysReadS8(RTGCPHYS SrcGCPhys)
3043{
3044 int8_t val;
3045 STAM_PROFILE_ADV_START(&gStatMemRead, a);
3046 VBOX_CHECK_ADDR(SrcGCPhys);
3047 val = PGMR3PhysReadU8(cpu_single_env->pVM, SrcGCPhys);
3048 STAM_PROFILE_ADV_STOP(&gStatMemRead, a);
3049 return val;
3050}
3051
3052
3053/**
3054 * Read guest RAM and ROM, unsigned 16-bit.
3055 *
3056 * @param SrcGCPhys The source address (guest physical).
3057 */
3058uint16_t remR3PhysReadU16(RTGCPHYS SrcGCPhys)
3059{
3060 uint16_t val;
3061 STAM_PROFILE_ADV_START(&gStatMemRead, a);
3062 VBOX_CHECK_ADDR(SrcGCPhys);
3063 val = PGMR3PhysReadU16(cpu_single_env->pVM, SrcGCPhys);
3064 STAM_PROFILE_ADV_STOP(&gStatMemRead, a);
3065 return val;
3066}
3067
3068
3069/**
3070 * Read guest RAM and ROM, signed 16-bit.
3071 *
3072 * @param SrcGCPhys The source address (guest physical).
3073 */
3074int16_t remR3PhysReadS16(RTGCPHYS SrcGCPhys)
3075{
3076 uint16_t val;
3077 STAM_PROFILE_ADV_START(&gStatMemRead, a);
3078 VBOX_CHECK_ADDR(SrcGCPhys);
3079 val = PGMR3PhysReadU16(cpu_single_env->pVM, SrcGCPhys);
3080 STAM_PROFILE_ADV_STOP(&gStatMemRead, a);
3081 return val;
3082}
3083
3084
3085/**
3086 * Read guest RAM and ROM, unsigned 32-bit.
3087 *
3088 * @param SrcGCPhys The source address (guest physical).
3089 */
3090uint32_t remR3PhysReadU32(RTGCPHYS SrcGCPhys)
3091{
3092 uint32_t val;
3093 STAM_PROFILE_ADV_START(&gStatMemRead, a);
3094 VBOX_CHECK_ADDR(SrcGCPhys);
3095 val = PGMR3PhysReadU32(cpu_single_env->pVM, SrcGCPhys);
3096 STAM_PROFILE_ADV_STOP(&gStatMemRead, a);
3097 return val;
3098}
3099
3100
3101/**
3102 * Read guest RAM and ROM, signed 32-bit.
3103 *
3104 * @param SrcGCPhys The source address (guest physical).
3105 */
3106int32_t remR3PhysReadS32(RTGCPHYS SrcGCPhys)
3107{
3108 int32_t val;
3109 STAM_PROFILE_ADV_START(&gStatMemRead, a);
3110 VBOX_CHECK_ADDR(SrcGCPhys);
3111 val = PGMR3PhysReadU32(cpu_single_env->pVM, SrcGCPhys);
3112 STAM_PROFILE_ADV_STOP(&gStatMemRead, a);
3113 return val;
3114}
3115
3116
3117/**
3118 * Read guest RAM and ROM, unsigned 64-bit.
3119 *
3120 * @param SrcGCPhys The source address (guest physical).
3121 */
3122uint64_t remR3PhysReadU64(RTGCPHYS SrcGCPhys)
3123{
3124 uint64_t val;
3125 STAM_PROFILE_ADV_START(&gStatMemRead, a);
3126 VBOX_CHECK_ADDR(SrcGCPhys);
3127 val = PGMR3PhysReadU64(cpu_single_env->pVM, SrcGCPhys);
3128 STAM_PROFILE_ADV_STOP(&gStatMemRead, a);
3129 return val;
3130}
3131
3132
3133/**
3134 * Write guest RAM.
3135 *
3136 * @param DstGCPhys The destination address (guest physical).
3137 * @param pvSrc The source address.
3138 * @param cb Number of bytes to write
3139 */
3140void remR3PhysWrite(RTGCPHYS DstGCPhys, const void *pvSrc, unsigned cb)
3141{
3142 STAM_PROFILE_ADV_START(&gStatMemWrite, a);
3143 VBOX_CHECK_ADDR(DstGCPhys);
3144 PGMPhysWrite(cpu_single_env->pVM, DstGCPhys, pvSrc, cb);
3145 STAM_PROFILE_ADV_STOP(&gStatMemWrite, a);
3146}
3147
3148
3149/**
3150 * Write guest RAM, unsigned 8-bit.
3151 *
3152 * @param DstGCPhys The destination address (guest physical).
3153 * @param val Value
3154 */
3155void remR3PhysWriteU8(RTGCPHYS DstGCPhys, uint8_t val)
3156{
3157 STAM_PROFILE_ADV_START(&gStatMemWrite, a);
3158 VBOX_CHECK_ADDR(DstGCPhys);
3159 PGMR3PhysWriteU8(cpu_single_env->pVM, DstGCPhys, val);
3160 STAM_PROFILE_ADV_STOP(&gStatMemWrite, a);
3161}
3162
3163
3164/**
3165 * Write guest RAM, unsigned 8-bit.
3166 *
3167 * @param DstGCPhys The destination address (guest physical).
3168 * @param val Value
3169 */
3170void remR3PhysWriteU16(RTGCPHYS DstGCPhys, uint16_t val)
3171{
3172 STAM_PROFILE_ADV_START(&gStatMemWrite, a);
3173 VBOX_CHECK_ADDR(DstGCPhys);
3174 PGMR3PhysWriteU16(cpu_single_env->pVM, DstGCPhys, val);
3175 STAM_PROFILE_ADV_STOP(&gStatMemWrite, a);
3176}
3177
3178
3179/**
3180 * Write guest RAM, unsigned 32-bit.
3181 *
3182 * @param DstGCPhys The destination address (guest physical).
3183 * @param val Value
3184 */
3185void remR3PhysWriteU32(RTGCPHYS DstGCPhys, uint32_t val)
3186{
3187 STAM_PROFILE_ADV_START(&gStatMemWrite, a);
3188 VBOX_CHECK_ADDR(DstGCPhys);
3189 PGMR3PhysWriteU32(cpu_single_env->pVM, DstGCPhys, val);
3190 STAM_PROFILE_ADV_STOP(&gStatMemWrite, a);
3191}
3192
3193
3194/**
3195 * Write guest RAM, unsigned 64-bit.
3196 *
3197 * @param DstGCPhys The destination address (guest physical).
3198 * @param val Value
3199 */
3200void remR3PhysWriteU64(RTGCPHYS DstGCPhys, uint64_t val)
3201{
3202 STAM_PROFILE_ADV_START(&gStatMemWrite, a);
3203 VBOX_CHECK_ADDR(DstGCPhys);
3204 PGMR3PhysWriteU64(cpu_single_env->pVM, DstGCPhys, val);
3205 STAM_PROFILE_ADV_STOP(&gStatMemWrite, a);
3206}
3207
3208#undef LOG_GROUP
3209#define LOG_GROUP LOG_GROUP_REM_MMIO
3210
3211/** Read MMIO memory. */
3212static uint32_t remR3MMIOReadU8(void *pvVM, target_phys_addr_t GCPhys)
3213{
3214 uint32_t u32 = 0;
3215 int rc = IOMMMIORead((PVM)pvVM, GCPhys, &u32, 1);
3216 AssertMsg(rc == VINF_SUCCESS, ("rc=%Vrc\n", rc)); NOREF(rc);
3217 Log2(("remR3MMIOReadU8: GCPhys=%VGp -> %02x\n", GCPhys, u32));
3218 return u32;
3219}
3220
3221/** Read MMIO memory. */
3222static uint32_t remR3MMIOReadU16(void *pvVM, target_phys_addr_t GCPhys)
3223{
3224 uint32_t u32 = 0;
3225 int rc = IOMMMIORead((PVM)pvVM, GCPhys, &u32, 2);
3226 AssertMsg(rc == VINF_SUCCESS, ("rc=%Vrc\n", rc)); NOREF(rc);
3227 Log2(("remR3MMIOReadU16: GCPhys=%VGp -> %04x\n", GCPhys, u32));
3228 return u32;
3229}
3230
3231/** Read MMIO memory. */
3232static uint32_t remR3MMIOReadU32(void *pvVM, target_phys_addr_t GCPhys)
3233{
3234 uint32_t u32 = 0;
3235 int rc = IOMMMIORead((PVM)pvVM, GCPhys, &u32, 4);
3236 AssertMsg(rc == VINF_SUCCESS, ("rc=%Vrc\n", rc)); NOREF(rc);
3237 Log2(("remR3MMIOReadU32: GCPhys=%VGp -> %08x\n", GCPhys, u32));
3238 return u32;
3239}
3240
3241/** Write to MMIO memory. */
3242static void remR3MMIOWriteU8(void *pvVM, target_phys_addr_t GCPhys, uint32_t u32)
3243{
3244 Log2(("remR3MMIOWriteU8: GCPhys=%VGp u32=%#x\n", GCPhys, u32));
3245 int rc = IOMMMIOWrite((PVM)pvVM, GCPhys, u32, 1);
3246 AssertMsg(rc == VINF_SUCCESS, ("rc=%Vrc\n", rc)); NOREF(rc);
3247}
3248
3249/** Write to MMIO memory. */
3250static void remR3MMIOWriteU16(void *pvVM, target_phys_addr_t GCPhys, uint32_t u32)
3251{
3252 Log2(("remR3MMIOWriteU16: GCPhys=%VGp u32=%#x\n", GCPhys, u32));
3253 int rc = IOMMMIOWrite((PVM)pvVM, GCPhys, u32, 2);
3254 AssertMsg(rc == VINF_SUCCESS, ("rc=%Vrc\n", rc)); NOREF(rc);
3255}
3256
3257/** Write to MMIO memory. */
3258static void remR3MMIOWriteU32(void *pvVM, target_phys_addr_t GCPhys, uint32_t u32)
3259{
3260 Log2(("remR3MMIOWriteU32: GCPhys=%VGp u32=%#x\n", GCPhys, u32));
3261 int rc = IOMMMIOWrite((PVM)pvVM, GCPhys, u32, 4);
3262 AssertMsg(rc == VINF_SUCCESS, ("rc=%Vrc\n", rc)); NOREF(rc);
3263}
3264
3265
3266#undef LOG_GROUP
3267#define LOG_GROUP LOG_GROUP_REM_HANDLER
3268
3269/* !!!WARNING!!! This is extremely hackish right now, we assume it's only for LFB access! !!!WARNING!!! */
3270
3271static uint32_t remR3HandlerReadU8(void *pvVM, target_phys_addr_t GCPhys)
3272{
3273 Log2(("remR3HandlerReadU8: GCPhys=%VGp\n", GCPhys));
3274 uint8_t u8;
3275 PGMPhysRead((PVM)pvVM, GCPhys, &u8, sizeof(u8));
3276 return u8;
3277}
3278
3279static uint32_t remR3HandlerReadU16(void *pvVM, target_phys_addr_t GCPhys)
3280{
3281 Log2(("remR3HandlerReadU16: GCPhys=%VGp\n", GCPhys));
3282 uint16_t u16;
3283 PGMPhysRead((PVM)pvVM, GCPhys, &u16, sizeof(u16));
3284 return u16;
3285}
3286
3287static uint32_t remR3HandlerReadU32(void *pvVM, target_phys_addr_t GCPhys)
3288{
3289 Log2(("remR3HandlerReadU32: GCPhys=%VGp\n", GCPhys));
3290 uint32_t u32;
3291 PGMPhysRead((PVM)pvVM, GCPhys, &u32, sizeof(u32));
3292 return u32;
3293}
3294
3295static void remR3HandlerWriteU8(void *pvVM, target_phys_addr_t GCPhys, uint32_t u32)
3296{
3297 Log2(("remR3HandlerWriteU8: GCPhys=%VGp u32=%#x\n", GCPhys, u32));
3298 PGMPhysWrite((PVM)pvVM, GCPhys, &u32, sizeof(uint8_t));
3299}
3300
3301static void remR3HandlerWriteU16(void *pvVM, target_phys_addr_t GCPhys, uint32_t u32)
3302{
3303 Log2(("remR3HandlerWriteU16: GCPhys=%VGp u32=%#x\n", GCPhys, u32));
3304 PGMPhysWrite((PVM)pvVM, GCPhys, &u32, sizeof(uint16_t));
3305}
3306
3307static void remR3HandlerWriteU32(void *pvVM, target_phys_addr_t GCPhys, uint32_t u32)
3308{
3309 Log2(("remR3HandlerWriteU32: GCPhys=%VGp u32=%#x\n", GCPhys, u32));
3310 PGMPhysWrite((PVM)pvVM, GCPhys, &u32, sizeof(uint32_t));
3311}
3312
3313/* -+- disassembly -+- */
3314
3315#undef LOG_GROUP
3316#define LOG_GROUP LOG_GROUP_REM_DISAS
3317
3318
3319/**
3320 * Enables or disables singled stepped disassembly.
3321 *
3322 * @returns VBox status code.
3323 * @param pVM VM handle.
3324 * @param fEnable To enable set this flag, to disable clear it.
3325 */
3326static DECLCALLBACK(int) remR3DisasEnableStepping(PVM pVM, bool fEnable)
3327{
3328 LogFlow(("remR3DisasEnableStepping: fEnable=%d\n", fEnable));
3329 VM_ASSERT_EMT(pVM);
3330
3331 if (fEnable)
3332 pVM->rem.s.Env.state |= CPU_EMULATE_SINGLE_STEP;
3333 else
3334 pVM->rem.s.Env.state &= ~CPU_EMULATE_SINGLE_STEP;
3335 return VINF_SUCCESS;
3336}
3337
3338
3339/**
3340 * Enables or disables singled stepped disassembly.
3341 *
3342 * @returns VBox status code.
3343 * @param pVM VM handle.
3344 * @param fEnable To enable set this flag, to disable clear it.
3345 */
3346REMR3DECL(int) REMR3DisasEnableStepping(PVM pVM, bool fEnable)
3347{
3348 PVMREQ pReq;
3349 int rc;
3350
3351 LogFlow(("REMR3DisasEnableStepping: fEnable=%d\n", fEnable));
3352 if (VM_IS_EMT(pVM))
3353 return remR3DisasEnableStepping(pVM, fEnable);
3354
3355 rc = VMR3ReqCall(pVM, &pReq, RT_INDEFINITE_WAIT, (PFNRT)remR3DisasEnableStepping, 2, pVM, fEnable);
3356 AssertRC(rc);
3357 if (VBOX_SUCCESS(rc))
3358 rc = pReq->iStatus;
3359 VMR3ReqFree(pReq);
3360 return rc;
3361}
3362
3363
3364#if defined(VBOX_WITH_DEBUGGER) && !(defined(RT_OS_WINDOWS) && defined(RT_ARCH_AMD64))
3365/**
3366 * External Debugger Command: .remstep [on|off|1|0]
3367 */
3368static DECLCALLBACK(int) remR3CmdDisasEnableStepping(PCDBGCCMD pCmd, PDBGCCMDHLP pCmdHlp, PVM pVM, PCDBGCVAR paArgs, unsigned cArgs, PDBGCVAR pResult)
3369{
3370 bool fEnable;
3371 int rc;
3372
3373 /* print status */
3374 if (cArgs == 0)
3375 return pCmdHlp->pfnPrintf(pCmdHlp, NULL, "DisasStepping is %s\n",
3376 pVM->rem.s.Env.state & CPU_EMULATE_SINGLE_STEP ? "enabled" : "disabled");
3377
3378 /* convert the argument and change the mode. */
3379 rc = pCmdHlp->pfnVarToBool(pCmdHlp, &paArgs[0], &fEnable);
3380 if (VBOX_FAILURE(rc))
3381 return pCmdHlp->pfnVBoxError(pCmdHlp, rc, "boolean conversion failed!\n");
3382 rc = REMR3DisasEnableStepping(pVM, fEnable);
3383 if (VBOX_FAILURE(rc))
3384 return pCmdHlp->pfnVBoxError(pCmdHlp, rc, "REMR3DisasEnableStepping failed!\n");
3385 return rc;
3386}
3387#endif
3388
3389
3390/**
3391 * Disassembles n instructions and prints them to the log.
3392 *
3393 * @returns Success indicator.
3394 * @param env Pointer to the recompiler CPU structure.
3395 * @param f32BitCode Indicates that whether or not the code should
3396 * be disassembled as 16 or 32 bit. If -1 the CS
3397 * selector will be inspected.
3398 * @param nrInstructions Nr of instructions to disassemble
3399 * @param pszPrefix
3400 * @remark not currently used for anything but ad-hoc debugging.
3401 */
3402bool remR3DisasBlock(CPUState *env, int f32BitCode, int nrInstructions, char *pszPrefix)
3403{
3404 int i;
3405
3406 /*
3407 * Determin 16/32 bit mode.
3408 */
3409 if (f32BitCode == -1)
3410 f32BitCode = !!(env->segs[R_CS].flags & X86_DESC_DB); /** @todo is this right?!!?!?!?!? */
3411
3412 /*
3413 * Convert cs:eip to host context address.
3414 * We don't care to much about cross page correctness presently.
3415 */
3416 RTGCPTR GCPtrPC = env->segs[R_CS].base + env->eip;
3417 void *pvPC;
3418 if (f32BitCode && (env->cr[0] & (X86_CR0_PE | X86_CR0_PG)) == (X86_CR0_PE | X86_CR0_PG))
3419 {
3420 Assert(PGMGetGuestMode(env->pVM) < PGMMODE_AMD64);
3421
3422 /* convert eip to physical address. */
3423 int rc = PGMPhysGCPtr2HCPtrByGstCR3(env->pVM,
3424 GCPtrPC,
3425 env->cr[3],
3426 env->cr[4] & (X86_CR4_PSE | X86_CR4_PAE), /** @todo add longmode flag */
3427 &pvPC);
3428 if (VBOX_FAILURE(rc))
3429 {
3430 if (!PATMIsPatchGCAddr(env->pVM, GCPtrPC))
3431 return false;
3432 pvPC = (char *)PATMR3QueryPatchMemHC(env->pVM, NULL)
3433 + (GCPtrPC - PATMR3QueryPatchMemGC(env->pVM, NULL));
3434 }
3435 }
3436 else
3437 {
3438 /* physical address */
3439 int rc = PGMPhysGCPhys2HCPtr(env->pVM, (RTGCPHYS)GCPtrPC, nrInstructions * 16, &pvPC);
3440 if (VBOX_FAILURE(rc))
3441 return false;
3442 }
3443
3444 /*
3445 * Disassemble.
3446 */
3447 RTINTPTR off = env->eip - (RTGCUINTPTR)pvPC;
3448 DISCPUSTATE Cpu;
3449 Cpu.mode = f32BitCode ? CPUMODE_32BIT : CPUMODE_16BIT;
3450 Cpu.pfnReadBytes = NULL; /** @todo make cs:eip reader for the disassembler. */
3451 //Cpu.dwUserData[0] = (uintptr_t)pVM;
3452 //Cpu.dwUserData[1] = (uintptr_t)pvPC;
3453 //Cpu.dwUserData[2] = GCPtrPC;
3454
3455 for (i=0;i<nrInstructions;i++)
3456 {
3457 char szOutput[256];
3458 uint32_t cbOp;
3459 if (RT_FAILURE(DISInstr(&Cpu, (uintptr_t)pvPC, off, &cbOp, &szOutput[0])))
3460 return false;
3461 if (pszPrefix)
3462 Log(("%s: %s", pszPrefix, szOutput));
3463 else
3464 Log(("%s", szOutput));
3465
3466 pvPC += cbOp;
3467 }
3468 return true;
3469}
3470
3471
3472/** @todo need to test the new code, using the old code in the mean while. */
3473#define USE_OLD_DUMP_AND_DISASSEMBLY
3474
3475/**
3476 * Disassembles one instruction and prints it to the log.
3477 *
3478 * @returns Success indicator.
3479 * @param env Pointer to the recompiler CPU structure.
3480 * @param f32BitCode Indicates that whether or not the code should
3481 * be disassembled as 16 or 32 bit. If -1 the CS
3482 * selector will be inspected.
3483 * @param pszPrefix
3484 */
3485bool remR3DisasInstr(CPUState *env, int f32BitCode, char *pszPrefix)
3486{
3487#ifdef USE_OLD_DUMP_AND_DISASSEMBLY
3488 PVM pVM = env->pVM;
3489
3490 /*
3491 * Determin 16/32 bit mode.
3492 */
3493 if (f32BitCode == -1)
3494 f32BitCode = !!(env->segs[R_CS].flags & X86_DESC_DB); /** @todo is this right?!!?!?!?!? */
3495
3496 /*
3497 * Log registers
3498 */
3499 if (LogIs2Enabled())
3500 {
3501 remR3StateUpdate(pVM);
3502 DBGFR3InfoLog(pVM, "cpumguest", pszPrefix);
3503 }
3504
3505 /*
3506 * Convert cs:eip to host context address.
3507 * We don't care to much about cross page correctness presently.
3508 */
3509 RTGCPTR GCPtrPC = env->segs[R_CS].base + env->eip;
3510 void *pvPC;
3511 if ((env->cr[0] & (X86_CR0_PE | X86_CR0_PG)) == (X86_CR0_PE | X86_CR0_PG))
3512 {
3513 /* convert eip to physical address. */
3514 int rc = PGMPhysGCPtr2HCPtrByGstCR3(pVM,
3515 GCPtrPC,
3516 env->cr[3],
3517 env->cr[4] & (X86_CR4_PSE | X86_CR4_PAE),
3518 &pvPC);
3519 if (VBOX_FAILURE(rc))
3520 {
3521 if (!PATMIsPatchGCAddr(pVM, GCPtrPC))
3522 return false;
3523 pvPC = (char *)PATMR3QueryPatchMemHC(pVM, NULL)
3524 + (GCPtrPC - PATMR3QueryPatchMemGC(pVM, NULL));
3525 }
3526 }
3527 else
3528 {
3529
3530 /* physical address */
3531 int rc = PGMPhysGCPhys2HCPtr(pVM, (RTGCPHYS)GCPtrPC, 16, &pvPC);
3532 if (VBOX_FAILURE(rc))
3533 return false;
3534 }
3535
3536 /*
3537 * Disassemble.
3538 */
3539 RTINTPTR off = env->eip - (RTGCUINTPTR)pvPC;
3540 DISCPUSTATE Cpu;
3541 Cpu.mode = f32BitCode ? CPUMODE_32BIT : CPUMODE_16BIT;
3542 Cpu.pfnReadBytes = NULL; /** @todo make cs:eip reader for the disassembler. */
3543 //Cpu.dwUserData[0] = (uintptr_t)pVM;
3544 //Cpu.dwUserData[1] = (uintptr_t)pvPC;
3545 //Cpu.dwUserData[2] = GCPtrPC;
3546 char szOutput[256];
3547 uint32_t cbOp;
3548 if (RT_FAILURE(DISInstr(&Cpu, (uintptr_t)pvPC, off, &cbOp, &szOutput[0])))
3549 return false;
3550
3551 if (!f32BitCode)
3552 {
3553 if (pszPrefix)
3554 Log(("%s: %04X:%s", pszPrefix, env->segs[R_CS].selector, szOutput));
3555 else
3556 Log(("%04X:%s", env->segs[R_CS].selector, szOutput));
3557 }
3558 else
3559 {
3560 if (pszPrefix)
3561 Log(("%s: %s", pszPrefix, szOutput));
3562 else
3563 Log(("%s", szOutput));
3564 }
3565 return true;
3566
3567#else /* !USE_OLD_DUMP_AND_DISASSEMBLY */
3568 PVM pVM = env->pVM;
3569 const bool fLog = LogIsEnabled();
3570 const bool fLog2 = LogIs2Enabled();
3571 int rc = VINF_SUCCESS;
3572
3573 /*
3574 * Don't bother if there ain't any log output to do.
3575 */
3576 if (!fLog && !fLog2)
3577 return true;
3578
3579 /*
3580 * Update the state so DBGF reads the correct register values.
3581 */
3582 remR3StateUpdate(pVM);
3583
3584 /*
3585 * Log registers if requested.
3586 */
3587 if (!fLog2)
3588 DBGFR3InfoLog(pVM, "cpumguest", pszPrefix);
3589
3590 /*
3591 * Disassemble to log.
3592 */
3593 if (fLog)
3594 rc = DBGFR3DisasInstrCurrentLogInternal(pVM, pszPrefix);
3595
3596 return VBOX_SUCCESS(rc);
3597#endif
3598}
3599
3600
3601/**
3602 * Disassemble recompiled code.
3603 *
3604 * @param phFileIgnored Ignored, logfile usually.
3605 * @param pvCode Pointer to the code block.
3606 * @param cb Size of the code block.
3607 */
3608void disas(FILE *phFileIgnored, void *pvCode, unsigned long cb)
3609{
3610 if (LogIs2Enabled())
3611 {
3612 unsigned off = 0;
3613 char szOutput[256];
3614 DISCPUSTATE Cpu;
3615
3616 memset(&Cpu, 0, sizeof(Cpu));
3617#ifdef RT_ARCH_X86
3618 Cpu.mode = CPUMODE_32BIT;
3619#else
3620 Cpu.mode = CPUMODE_64BIT;
3621#endif
3622
3623 RTLogPrintf("Recompiled Code: %p %#lx (%ld) bytes\n", pvCode, cb, cb);
3624 while (off < cb)
3625 {
3626 uint32_t cbInstr;
3627 if (RT_SUCCESS(DISInstr(&Cpu, (uintptr_t)pvCode + off, 0, &cbInstr, szOutput)))
3628 RTLogPrintf("%s", szOutput);
3629 else
3630 {
3631 RTLogPrintf("disas error\n");
3632 cbInstr = 1;
3633#ifdef RT_ARCH_AMD64 /** @todo remove when DISInstr starts supporing 64-bit code. */
3634 break;
3635#endif
3636 }
3637 off += cbInstr;
3638 }
3639 }
3640 NOREF(phFileIgnored);
3641}
3642
3643
3644/**
3645 * Disassemble guest code.
3646 *
3647 * @param phFileIgnored Ignored, logfile usually.
3648 * @param uCode The guest address of the code to disassemble. (flat?)
3649 * @param cb Number of bytes to disassemble.
3650 * @param fFlags Flags, probably something which tells if this is 16, 32 or 64 bit code.
3651 */
3652void target_disas(FILE *phFileIgnored, target_ulong uCode, target_ulong cb, int fFlags)
3653{
3654 if (LogIs2Enabled())
3655 {
3656 PVM pVM = cpu_single_env->pVM;
3657
3658 /*
3659 * Update the state so DBGF reads the correct register values (flags).
3660 */
3661 remR3StateUpdate(pVM);
3662
3663 /*
3664 * Do the disassembling.
3665 */
3666 RTLogPrintf("Guest Code: PC=%VGp #VGp (%VGp) bytes fFlags=%d\n", uCode, cb, cb, fFlags);
3667 RTSEL cs = cpu_single_env->segs[R_CS].selector;
3668 RTGCUINTPTR eip = uCode - cpu_single_env->segs[R_CS].base;
3669 for (;;)
3670 {
3671 char szBuf[256];
3672 uint32_t cbInstr;
3673 int rc = DBGFR3DisasInstrEx(pVM,
3674 cs,
3675 eip,
3676 0,
3677 szBuf, sizeof(szBuf),
3678 &cbInstr);
3679 if (VBOX_SUCCESS(rc))
3680 RTLogPrintf("%VGp %s\n", uCode, szBuf);
3681 else
3682 {
3683 RTLogPrintf("%VGp %04x:%VGp: %s\n", uCode, cs, eip, szBuf);
3684 cbInstr = 1;
3685 }
3686
3687 /* next */
3688 if (cb <= cbInstr)
3689 break;
3690 cb -= cbInstr;
3691 uCode += cbInstr;
3692 eip += cbInstr;
3693 }
3694 }
3695 NOREF(phFileIgnored);
3696}
3697
3698
3699/**
3700 * Looks up a guest symbol.
3701 *
3702 * @returns Pointer to symbol name. This is a static buffer.
3703 * @param orig_addr The address in question.
3704 */
3705const char *lookup_symbol(target_ulong orig_addr)
3706{
3707 RTGCINTPTR off = 0;
3708 DBGFSYMBOL Sym;
3709 PVM pVM = cpu_single_env->pVM;
3710 int rc = DBGFR3SymbolByAddr(pVM, orig_addr, &off, &Sym);
3711 if (VBOX_SUCCESS(rc))
3712 {
3713 static char szSym[sizeof(Sym.szName) + 48];
3714 if (!off)
3715 RTStrPrintf(szSym, sizeof(szSym), "%s\n", Sym.szName);
3716 else if (off > 0)
3717 RTStrPrintf(szSym, sizeof(szSym), "%s+%x\n", Sym.szName, off);
3718 else
3719 RTStrPrintf(szSym, sizeof(szSym), "%s-%x\n", Sym.szName, -off);
3720 return szSym;
3721 }
3722 return "<N/A>";
3723}
3724
3725
3726#undef LOG_GROUP
3727#define LOG_GROUP LOG_GROUP_REM
3728
3729
3730/* -+- FF notifications -+- */
3731
3732
3733/**
3734 * Notification about a pending interrupt.
3735 *
3736 * @param pVM VM Handle.
3737 * @param u8Interrupt Interrupt
3738 * @thread The emulation thread.
3739 */
3740REMR3DECL(void) REMR3NotifyPendingInterrupt(PVM pVM, uint8_t u8Interrupt)
3741{
3742 Assert(pVM->rem.s.u32PendingInterrupt == REM_NO_PENDING_IRQ);
3743 pVM->rem.s.u32PendingInterrupt = u8Interrupt;
3744}
3745
3746/**
3747 * Notification about a pending interrupt.
3748 *
3749 * @returns Pending interrupt or REM_NO_PENDING_IRQ
3750 * @param pVM VM Handle.
3751 * @thread The emulation thread.
3752 */
3753REMR3DECL(uint32_t) REMR3QueryPendingInterrupt(PVM pVM)
3754{
3755 return pVM->rem.s.u32PendingInterrupt;
3756}
3757
3758/**
3759 * Notification about the interrupt FF being set.
3760 *
3761 * @param pVM VM Handle.
3762 * @thread The emulation thread.
3763 */
3764REMR3DECL(void) REMR3NotifyInterruptSet(PVM pVM)
3765{
3766 LogFlow(("REMR3NotifyInterruptSet: fInRem=%d interrupts %s\n", pVM->rem.s.fInREM,
3767 (pVM->rem.s.Env.eflags & IF_MASK) && !(pVM->rem.s.Env.hflags & HF_INHIBIT_IRQ_MASK) ? "enabled" : "disabled"));
3768 if (pVM->rem.s.fInREM)
3769 {
3770 if (VM_IS_EMT(pVM))
3771 cpu_interrupt(cpu_single_env, CPU_INTERRUPT_HARD);
3772 else
3773 ASMAtomicOrS32(&cpu_single_env->interrupt_request, CPU_INTERRUPT_EXTERNAL_HARD);
3774 }
3775}
3776
3777
3778/**
3779 * Notification about the interrupt FF being set.
3780 *
3781 * @param pVM VM Handle.
3782 * @thread Any.
3783 */
3784REMR3DECL(void) REMR3NotifyInterruptClear(PVM pVM)
3785{
3786 LogFlow(("REMR3NotifyInterruptClear:\n"));
3787 if (pVM->rem.s.fInREM)
3788 cpu_reset_interrupt(cpu_single_env, CPU_INTERRUPT_HARD);
3789}
3790
3791
3792/**
3793 * Notification about pending timer(s).
3794 *
3795 * @param pVM VM Handle.
3796 * @thread Any.
3797 */
3798REMR3DECL(void) REMR3NotifyTimerPending(PVM pVM)
3799{
3800#ifndef DEBUG_bird
3801 LogFlow(("REMR3NotifyTimerPending: fInRem=%d\n", pVM->rem.s.fInREM));
3802#endif
3803 if (pVM->rem.s.fInREM)
3804 {
3805 if (VM_IS_EMT(pVM))
3806 cpu_interrupt(cpu_single_env, CPU_INTERRUPT_EXIT);
3807 else
3808 ASMAtomicOrS32(&cpu_single_env->interrupt_request, CPU_INTERRUPT_EXTERNAL_TIMER);
3809 }
3810}
3811
3812
3813/**
3814 * Notification about pending DMA transfers.
3815 *
3816 * @param pVM VM Handle.
3817 * @thread Any.
3818 */
3819REMR3DECL(void) REMR3NotifyDmaPending(PVM pVM)
3820{
3821 LogFlow(("REMR3NotifyDmaPending: fInRem=%d\n", pVM->rem.s.fInREM));
3822 if (pVM->rem.s.fInREM)
3823 {
3824 if (VM_IS_EMT(pVM))
3825 cpu_interrupt(cpu_single_env, CPU_INTERRUPT_EXIT);
3826 else
3827 ASMAtomicOrS32(&cpu_single_env->interrupt_request, CPU_INTERRUPT_EXTERNAL_DMA);
3828 }
3829}
3830
3831
3832/**
3833 * Notification about pending timer(s).
3834 *
3835 * @param pVM VM Handle.
3836 * @thread Any.
3837 */
3838REMR3DECL(void) REMR3NotifyQueuePending(PVM pVM)
3839{
3840 LogFlow(("REMR3NotifyQueuePending: fInRem=%d\n", pVM->rem.s.fInREM));
3841 if (pVM->rem.s.fInREM)
3842 {
3843 if (VM_IS_EMT(pVM))
3844 cpu_interrupt(cpu_single_env, CPU_INTERRUPT_EXIT);
3845 else
3846 ASMAtomicOrS32(&cpu_single_env->interrupt_request, CPU_INTERRUPT_EXTERNAL_EXIT);
3847 }
3848}
3849
3850
3851/**
3852 * Notification about pending FF set by an external thread.
3853 *
3854 * @param pVM VM handle.
3855 * @thread Any.
3856 */
3857REMR3DECL(void) REMR3NotifyFF(PVM pVM)
3858{
3859 LogFlow(("REMR3NotifyFF: fInRem=%d\n", pVM->rem.s.fInREM));
3860 if (pVM->rem.s.fInREM)
3861 {
3862 if (VM_IS_EMT(pVM))
3863 cpu_interrupt(cpu_single_env, CPU_INTERRUPT_EXIT);
3864 else
3865 ASMAtomicOrS32(&cpu_single_env->interrupt_request, CPU_INTERRUPT_EXTERNAL_EXIT);
3866 }
3867}
3868
3869
3870#ifdef VBOX_WITH_STATISTICS
3871void remR3ProfileStart(int statcode)
3872{
3873 STAMPROFILEADV *pStat;
3874 switch(statcode)
3875 {
3876 case STATS_EMULATE_SINGLE_INSTR:
3877 pStat = &gStatExecuteSingleInstr;
3878 break;
3879 case STATS_QEMU_COMPILATION:
3880 pStat = &gStatCompilationQEmu;
3881 break;
3882 case STATS_QEMU_RUN_EMULATED_CODE:
3883 pStat = &gStatRunCodeQEmu;
3884 break;
3885 case STATS_QEMU_TOTAL:
3886 pStat = &gStatTotalTimeQEmu;
3887 break;
3888 case STATS_QEMU_RUN_TIMERS:
3889 pStat = &gStatTimers;
3890 break;
3891 case STATS_TLB_LOOKUP:
3892 pStat= &gStatTBLookup;
3893 break;
3894 case STATS_IRQ_HANDLING:
3895 pStat= &gStatIRQ;
3896 break;
3897 case STATS_RAW_CHECK:
3898 pStat = &gStatRawCheck;
3899 break;
3900
3901 default:
3902 AssertMsgFailed(("unknown stat %d\n", statcode));
3903 return;
3904 }
3905 STAM_PROFILE_ADV_START(pStat, a);
3906}
3907
3908
3909void remR3ProfileStop(int statcode)
3910{
3911 STAMPROFILEADV *pStat;
3912 switch(statcode)
3913 {
3914 case STATS_EMULATE_SINGLE_INSTR:
3915 pStat = &gStatExecuteSingleInstr;
3916 break;
3917 case STATS_QEMU_COMPILATION:
3918 pStat = &gStatCompilationQEmu;
3919 break;
3920 case STATS_QEMU_RUN_EMULATED_CODE:
3921 pStat = &gStatRunCodeQEmu;
3922 break;
3923 case STATS_QEMU_TOTAL:
3924 pStat = &gStatTotalTimeQEmu;
3925 break;
3926 case STATS_QEMU_RUN_TIMERS:
3927 pStat = &gStatTimers;
3928 break;
3929 case STATS_TLB_LOOKUP:
3930 pStat= &gStatTBLookup;
3931 break;
3932 case STATS_IRQ_HANDLING:
3933 pStat= &gStatIRQ;
3934 break;
3935 case STATS_RAW_CHECK:
3936 pStat = &gStatRawCheck;
3937 break;
3938 default:
3939 AssertMsgFailed(("unknown stat %d\n", statcode));
3940 return;
3941 }
3942 STAM_PROFILE_ADV_STOP(pStat, a);
3943}
3944#endif
3945
3946/**
3947 * Raise an RC, force rem exit.
3948 *
3949 * @param pVM VM handle.
3950 * @param rc The rc.
3951 */
3952void remR3RaiseRC(PVM pVM, int rc)
3953{
3954 Log(("remR3RaiseRC: rc=%Vrc\n", rc));
3955 Assert(pVM->rem.s.fInREM);
3956 VM_ASSERT_EMT(pVM);
3957 pVM->rem.s.rc = rc;
3958 cpu_interrupt(&pVM->rem.s.Env, CPU_INTERRUPT_RC);
3959}
3960
3961
3962/* -+- timers -+- */
3963
3964uint64_t cpu_get_tsc(CPUX86State *env)
3965{
3966 STAM_COUNTER_INC(&gStatCpuGetTSC);
3967 return TMCpuTickGet(env->pVM);
3968}
3969
3970
3971/* -+- interrupts -+- */
3972
3973void cpu_set_ferr(CPUX86State *env)
3974{
3975 int rc = PDMIsaSetIrq(env->pVM, 13, 1);
3976 LogFlow(("cpu_set_ferr: rc=%d\n", rc)); NOREF(rc);
3977}
3978
3979int cpu_get_pic_interrupt(CPUState *env)
3980{
3981 uint8_t u8Interrupt;
3982 int rc;
3983
3984 /* When we fail to forward interrupts directly in raw mode, we fall back to the recompiler.
3985 * In that case we can't call PDMGetInterrupt anymore, because it has already cleared the interrupt
3986 * with the (a)pic.
3987 */
3988 /** @note We assume we will go directly to the recompiler to handle the pending interrupt! */
3989 /** @todo r=bird: In the long run we should just do the interrupt handling in EM/CPUM/TRPM/somewhere and
3990 * if we cannot execute the interrupt handler in raw-mode just reschedule to REM. Once that is done we
3991 * remove this kludge. */
3992 if (env->pVM->rem.s.u32PendingInterrupt != REM_NO_PENDING_IRQ)
3993 {
3994 rc = VINF_SUCCESS;
3995 Assert(env->pVM->rem.s.u32PendingInterrupt >= 0 && env->pVM->rem.s.u32PendingInterrupt <= 255);
3996 u8Interrupt = env->pVM->rem.s.u32PendingInterrupt;
3997 env->pVM->rem.s.u32PendingInterrupt = REM_NO_PENDING_IRQ;
3998 }
3999 else
4000 rc = PDMGetInterrupt(env->pVM, &u8Interrupt);
4001
4002 LogFlow(("cpu_get_pic_interrupt: u8Interrupt=%d rc=%Vrc\n", u8Interrupt, rc));
4003 if (VBOX_SUCCESS(rc))
4004 {
4005 if (VM_FF_ISPENDING(env->pVM, VM_FF_INTERRUPT_APIC | VM_FF_INTERRUPT_PIC))
4006 env->interrupt_request |= CPU_INTERRUPT_HARD;
4007 return u8Interrupt;
4008 }
4009 return -1;
4010}
4011
4012
4013/* -+- local apic -+- */
4014
4015void cpu_set_apic_base(CPUX86State *env, uint64_t val)
4016{
4017 int rc = PDMApicSetBase(env->pVM, val);
4018 LogFlow(("cpu_set_apic_base: val=%#llx rc=%Vrc\n", val, rc)); NOREF(rc);
4019}
4020
4021uint64_t cpu_get_apic_base(CPUX86State *env)
4022{
4023 uint64_t u64;
4024 int rc = PDMApicGetBase(env->pVM, &u64);
4025 if (VBOX_SUCCESS(rc))
4026 {
4027 LogFlow(("cpu_get_apic_base: returns %#llx \n", u64));
4028 return u64;
4029 }
4030 LogFlow(("cpu_get_apic_base: returns 0 (rc=%Vrc)\n", rc));
4031 return 0;
4032}
4033
4034void cpu_set_apic_tpr(CPUX86State *env, uint8_t val)
4035{
4036 int rc = PDMApicSetTPR(env->pVM, val);
4037 LogFlow(("cpu_set_apic_tpr: val=%#x rc=%Vrc\n", val, rc)); NOREF(rc);
4038}
4039
4040uint8_t cpu_get_apic_tpr(CPUX86State *env)
4041{
4042 uint8_t u8;
4043 int rc = PDMApicGetTPR(env->pVM, &u8, NULL);
4044 if (VBOX_SUCCESS(rc))
4045 {
4046 LogFlow(("cpu_get_apic_tpr: returns %#x\n", u8));
4047 return u8;
4048 }
4049 LogFlow(("cpu_get_apic_tpr: returns 0 (rc=%Vrc)\n", rc));
4050 return 0;
4051}
4052
4053
4054/* -+- I/O Ports -+- */
4055
4056#undef LOG_GROUP
4057#define LOG_GROUP LOG_GROUP_REM_IOPORT
4058
4059void cpu_outb(CPUState *env, int addr, int val)
4060{
4061 if (addr != 0x80 && addr != 0x70 && addr != 0x61)
4062 Log2(("cpu_outb: addr=%#06x val=%#x\n", addr, val));
4063
4064 int rc = IOMIOPortWrite(env->pVM, (RTIOPORT)addr, val, 1);
4065 if (RT_LIKELY(rc == VINF_SUCCESS))
4066 return;
4067 if (rc >= VINF_EM_FIRST && rc <= VINF_EM_LAST)
4068 {
4069 Log(("cpu_outb: addr=%#06x val=%#x -> %Vrc\n", addr, val, rc));
4070 remR3RaiseRC(env->pVM, rc);
4071 return;
4072 }
4073 remAbort(rc, __FUNCTION__);
4074}
4075
4076void cpu_outw(CPUState *env, int addr, int val)
4077{
4078 //Log2(("cpu_outw: addr=%#06x val=%#x\n", addr, val));
4079 int rc = IOMIOPortWrite(env->pVM, (RTIOPORT)addr, val, 2);
4080 if (RT_LIKELY(rc == VINF_SUCCESS))
4081 return;
4082 if (rc >= VINF_EM_FIRST && rc <= VINF_EM_LAST)
4083 {
4084 Log(("cpu_outw: addr=%#06x val=%#x -> %Vrc\n", addr, val, rc));
4085 remR3RaiseRC(env->pVM, rc);
4086 return;
4087 }
4088 remAbort(rc, __FUNCTION__);
4089}
4090
4091void cpu_outl(CPUState *env, int addr, int val)
4092{
4093 Log2(("cpu_outl: addr=%#06x val=%#x\n", addr, val));
4094 int rc = IOMIOPortWrite(env->pVM, (RTIOPORT)addr, val, 4);
4095 if (RT_LIKELY(rc == VINF_SUCCESS))
4096 return;
4097 if (rc >= VINF_EM_FIRST && rc <= VINF_EM_LAST)
4098 {
4099 Log(("cpu_outl: addr=%#06x val=%#x -> %Vrc\n", addr, val, rc));
4100 remR3RaiseRC(env->pVM, rc);
4101 return;
4102 }
4103 remAbort(rc, __FUNCTION__);
4104}
4105
4106int cpu_inb(CPUState *env, int addr)
4107{
4108 uint32_t u32 = 0;
4109 int rc = IOMIOPortRead(env->pVM, (RTIOPORT)addr, &u32, 1);
4110 if (RT_LIKELY(rc == VINF_SUCCESS))
4111 {
4112 if (/*addr != 0x61 && */addr != 0x71)
4113 Log2(("cpu_inb: addr=%#06x -> %#x\n", addr, u32));
4114 return (int)u32;
4115 }
4116 if (rc >= VINF_EM_FIRST && rc <= VINF_EM_LAST)
4117 {
4118 Log(("cpu_inb: addr=%#06x -> %#x rc=%Vrc\n", addr, u32, rc));
4119 remR3RaiseRC(env->pVM, rc);
4120 return (int)u32;
4121 }
4122 remAbort(rc, __FUNCTION__);
4123 return 0xff;
4124}
4125
4126int cpu_inw(CPUState *env, int addr)
4127{
4128 uint32_t u32 = 0;
4129 int rc = IOMIOPortRead(env->pVM, (RTIOPORT)addr, &u32, 2);
4130 if (RT_LIKELY(rc == VINF_SUCCESS))
4131 {
4132 Log2(("cpu_inw: addr=%#06x -> %#x\n", addr, u32));
4133 return (int)u32;
4134 }
4135 if (rc >= VINF_EM_FIRST && rc <= VINF_EM_LAST)
4136 {
4137 Log(("cpu_inw: addr=%#06x -> %#x rc=%Vrc\n", addr, u32, rc));
4138 remR3RaiseRC(env->pVM, rc);
4139 return (int)u32;
4140 }
4141 remAbort(rc, __FUNCTION__);
4142 return 0xffff;
4143}
4144
4145int cpu_inl(CPUState *env, int addr)
4146{
4147 uint32_t u32 = 0;
4148 int rc = IOMIOPortRead(env->pVM, (RTIOPORT)addr, &u32, 4);
4149 if (RT_LIKELY(rc == VINF_SUCCESS))
4150 {
4151//if (addr==0x01f0 && u32 == 0x6b6d)
4152// loglevel = ~0;
4153 Log2(("cpu_inl: addr=%#06x -> %#x\n", addr, u32));
4154 return (int)u32;
4155 }
4156 if (rc >= VINF_EM_FIRST && rc <= VINF_EM_LAST)
4157 {
4158 Log(("cpu_inl: addr=%#06x -> %#x rc=%Vrc\n", addr, u32, rc));
4159 remR3RaiseRC(env->pVM, rc);
4160 return (int)u32;
4161 }
4162 remAbort(rc, __FUNCTION__);
4163 return 0xffffffff;
4164}
4165
4166#undef LOG_GROUP
4167#define LOG_GROUP LOG_GROUP_REM
4168
4169
4170/* -+- helpers and misc other interfaces -+- */
4171
4172/**
4173 * Perform the CPUID instruction.
4174 *
4175 * ASMCpuId cannot be invoked from some source files where this is used because of global
4176 * register allocations.
4177 *
4178 * @param env Pointer to the recompiler CPU structure.
4179 * @param uOperator CPUID operation (eax).
4180 * @param pvEAX Where to store eax.
4181 * @param pvEBX Where to store ebx.
4182 * @param pvECX Where to store ecx.
4183 * @param pvEDX Where to store edx.
4184 */
4185void remR3CpuId(CPUState *env, unsigned uOperator, void *pvEAX, void *pvEBX, void *pvECX, void *pvEDX)
4186{
4187 CPUMGetGuestCpuId(env->pVM, uOperator, (uint32_t *)pvEAX, (uint32_t *)pvEBX, (uint32_t *)pvECX, (uint32_t *)pvEDX);
4188}
4189
4190
4191#if 0 /* not used */
4192/**
4193 * Interface for qemu hardware to report back fatal errors.
4194 */
4195void hw_error(const char *pszFormat, ...)
4196{
4197 /*
4198 * Bitch about it.
4199 */
4200 /** @todo Add support for nested arg lists in the LogPrintfV routine! I've code for
4201 * this in my Odin32 tree at home! */
4202 va_list args;
4203 va_start(args, pszFormat);
4204 RTLogPrintf("fatal error in virtual hardware:");
4205 RTLogPrintfV(pszFormat, args);
4206 va_end(args);
4207 AssertReleaseMsgFailed(("fatal error in virtual hardware: %s\n", pszFormat));
4208
4209 /*
4210 * If we're in REM context we'll sync back the state before 'jumping' to
4211 * the EMs failure handling.
4212 */
4213 PVM pVM = cpu_single_env->pVM;
4214 if (pVM->rem.s.fInREM)
4215 REMR3StateBack(pVM);
4216 EMR3FatalError(pVM, VERR_REM_VIRTUAL_HARDWARE_ERROR);
4217 AssertMsgFailed(("EMR3FatalError returned!\n"));
4218}
4219#endif
4220
4221/**
4222 * Interface for the qemu cpu to report unhandled situation
4223 * raising a fatal VM error.
4224 */
4225void cpu_abort(CPUState *env, const char *pszFormat, ...)
4226{
4227 /*
4228 * Bitch about it.
4229 */
4230 RTLogFlags(NULL, "nodisabled nobuffered");
4231 va_list args;
4232 va_start(args, pszFormat);
4233 RTLogPrintf("fatal error in recompiler cpu: %N\n", pszFormat, &args);
4234 va_end(args);
4235 va_start(args, pszFormat);
4236 AssertReleaseMsgFailed(("fatal error in recompiler cpu: %N\n", pszFormat, &args));
4237 va_end(args);
4238
4239 /*
4240 * If we're in REM context we'll sync back the state before 'jumping' to
4241 * the EMs failure handling.
4242 */
4243 PVM pVM = cpu_single_env->pVM;
4244 if (pVM->rem.s.fInREM)
4245 REMR3StateBack(pVM);
4246 EMR3FatalError(pVM, VERR_REM_VIRTUAL_CPU_ERROR);
4247 AssertMsgFailed(("EMR3FatalError returned!\n"));
4248}
4249
4250
4251/**
4252 * Aborts the VM.
4253 *
4254 * @param rc VBox error code.
4255 * @param pszTip Hint about why/when this happend.
4256 */
4257static void remAbort(int rc, const char *pszTip)
4258{
4259 /*
4260 * Bitch about it.
4261 */
4262 RTLogPrintf("internal REM fatal error: rc=%Vrc %s\n", rc, pszTip);
4263 AssertReleaseMsgFailed(("internal REM fatal error: rc=%Vrc %s\n", rc, pszTip));
4264
4265 /*
4266 * Jump back to where we entered the recompiler.
4267 */
4268 PVM pVM = cpu_single_env->pVM;
4269 if (pVM->rem.s.fInREM)
4270 REMR3StateBack(pVM);
4271 EMR3FatalError(pVM, rc);
4272 AssertMsgFailed(("EMR3FatalError returned!\n"));
4273}
4274
4275
4276/**
4277 * Dumps a linux system call.
4278 * @param pVM VM handle.
4279 */
4280void remR3DumpLnxSyscall(PVM pVM)
4281{
4282 static const char *apsz[] =
4283 {
4284 "sys_restart_syscall", /* 0 - old "setup()" system call, used for restarting */
4285 "sys_exit",
4286 "sys_fork",
4287 "sys_read",
4288 "sys_write",
4289 "sys_open", /* 5 */
4290 "sys_close",
4291 "sys_waitpid",
4292 "sys_creat",
4293 "sys_link",
4294 "sys_unlink", /* 10 */
4295 "sys_execve",
4296 "sys_chdir",
4297 "sys_time",
4298 "sys_mknod",
4299 "sys_chmod", /* 15 */
4300 "sys_lchown16",
4301 "sys_ni_syscall", /* old break syscall holder */
4302 "sys_stat",
4303 "sys_lseek",
4304 "sys_getpid", /* 20 */
4305 "sys_mount",
4306 "sys_oldumount",
4307 "sys_setuid16",
4308 "sys_getuid16",
4309 "sys_stime", /* 25 */
4310 "sys_ptrace",
4311 "sys_alarm",
4312 "sys_fstat",
4313 "sys_pause",
4314 "sys_utime", /* 30 */
4315 "sys_ni_syscall", /* old stty syscall holder */
4316 "sys_ni_syscall", /* old gtty syscall holder */
4317 "sys_access",
4318 "sys_nice",
4319 "sys_ni_syscall", /* 35 - old ftime syscall holder */
4320 "sys_sync",
4321 "sys_kill",
4322 "sys_rename",
4323 "sys_mkdir",
4324 "sys_rmdir", /* 40 */
4325 "sys_dup",
4326 "sys_pipe",
4327 "sys_times",
4328 "sys_ni_syscall", /* old prof syscall holder */
4329 "sys_brk", /* 45 */
4330 "sys_setgid16",
4331 "sys_getgid16",
4332 "sys_signal",
4333 "sys_geteuid16",
4334 "sys_getegid16", /* 50 */
4335 "sys_acct",
4336 "sys_umount", /* recycled never used phys() */
4337 "sys_ni_syscall", /* old lock syscall holder */
4338 "sys_ioctl",
4339 "sys_fcntl", /* 55 */
4340 "sys_ni_syscall", /* old mpx syscall holder */
4341 "sys_setpgid",
4342 "sys_ni_syscall", /* old ulimit syscall holder */
4343 "sys_olduname",
4344 "sys_umask", /* 60 */
4345 "sys_chroot",
4346 "sys_ustat",
4347 "sys_dup2",
4348 "sys_getppid",
4349 "sys_getpgrp", /* 65 */
4350 "sys_setsid",
4351 "sys_sigaction",
4352 "sys_sgetmask",
4353 "sys_ssetmask",
4354 "sys_setreuid16", /* 70 */
4355 "sys_setregid16",
4356 "sys_sigsuspend",
4357 "sys_sigpending",
4358 "sys_sethostname",
4359 "sys_setrlimit", /* 75 */
4360 "sys_old_getrlimit",
4361 "sys_getrusage",
4362 "sys_gettimeofday",
4363 "sys_settimeofday",
4364 "sys_getgroups16", /* 80 */
4365 "sys_setgroups16",
4366 "old_select",
4367 "sys_symlink",
4368 "sys_lstat",
4369 "sys_readlink", /* 85 */
4370 "sys_uselib",
4371 "sys_swapon",
4372 "sys_reboot",
4373 "old_readdir",
4374 "old_mmap", /* 90 */
4375 "sys_munmap",
4376 "sys_truncate",
4377 "sys_ftruncate",
4378 "sys_fchmod",
4379 "sys_fchown16", /* 95 */
4380 "sys_getpriority",
4381 "sys_setpriority",
4382 "sys_ni_syscall", /* old profil syscall holder */
4383 "sys_statfs",
4384 "sys_fstatfs", /* 100 */
4385 "sys_ioperm",
4386 "sys_socketcall",
4387 "sys_syslog",
4388 "sys_setitimer",
4389 "sys_getitimer", /* 105 */
4390 "sys_newstat",
4391 "sys_newlstat",
4392 "sys_newfstat",
4393 "sys_uname",
4394 "sys_iopl", /* 110 */
4395 "sys_vhangup",
4396 "sys_ni_syscall", /* old "idle" system call */
4397 "sys_vm86old",
4398 "sys_wait4",
4399 "sys_swapoff", /* 115 */
4400 "sys_sysinfo",
4401 "sys_ipc",
4402 "sys_fsync",
4403 "sys_sigreturn",
4404 "sys_clone", /* 120 */
4405 "sys_setdomainname",
4406 "sys_newuname",
4407 "sys_modify_ldt",
4408 "sys_adjtimex",
4409 "sys_mprotect", /* 125 */
4410 "sys_sigprocmask",
4411 "sys_ni_syscall", /* old "create_module" */
4412 "sys_init_module",
4413 "sys_delete_module",
4414 "sys_ni_syscall", /* 130: old "get_kernel_syms" */
4415 "sys_quotactl",
4416 "sys_getpgid",
4417 "sys_fchdir",
4418 "sys_bdflush",
4419 "sys_sysfs", /* 135 */
4420 "sys_personality",
4421 "sys_ni_syscall", /* reserved for afs_syscall */
4422 "sys_setfsuid16",
4423 "sys_setfsgid16",
4424 "sys_llseek", /* 140 */
4425 "sys_getdents",
4426 "sys_select",
4427 "sys_flock",
4428 "sys_msync",
4429 "sys_readv", /* 145 */
4430 "sys_writev",
4431 "sys_getsid",
4432 "sys_fdatasync",
4433 "sys_sysctl",
4434 "sys_mlock", /* 150 */
4435 "sys_munlock",
4436 "sys_mlockall",
4437 "sys_munlockall",
4438 "sys_sched_setparam",
4439 "sys_sched_getparam", /* 155 */
4440 "sys_sched_setscheduler",
4441 "sys_sched_getscheduler",
4442 "sys_sched_yield",
4443 "sys_sched_get_priority_max",
4444 "sys_sched_get_priority_min", /* 160 */
4445 "sys_sched_rr_get_interval",
4446 "sys_nanosleep",
4447 "sys_mremap",
4448 "sys_setresuid16",
4449 "sys_getresuid16", /* 165 */
4450 "sys_vm86",
4451 "sys_ni_syscall", /* Old sys_query_module */
4452 "sys_poll",
4453 "sys_nfsservctl",
4454 "sys_setresgid16", /* 170 */
4455 "sys_getresgid16",
4456 "sys_prctl",
4457 "sys_rt_sigreturn",
4458 "sys_rt_sigaction",
4459 "sys_rt_sigprocmask", /* 175 */
4460 "sys_rt_sigpending",
4461 "sys_rt_sigtimedwait",
4462 "sys_rt_sigqueueinfo",
4463 "sys_rt_sigsuspend",
4464 "sys_pread64", /* 180 */
4465 "sys_pwrite64",
4466 "sys_chown16",
4467 "sys_getcwd",
4468 "sys_capget",
4469 "sys_capset", /* 185 */
4470 "sys_sigaltstack",
4471 "sys_sendfile",
4472 "sys_ni_syscall", /* reserved for streams1 */
4473 "sys_ni_syscall", /* reserved for streams2 */
4474 "sys_vfork", /* 190 */
4475 "sys_getrlimit",
4476 "sys_mmap2",
4477 "sys_truncate64",
4478 "sys_ftruncate64",
4479 "sys_stat64", /* 195 */
4480 "sys_lstat64",
4481 "sys_fstat64",
4482 "sys_lchown",
4483 "sys_getuid",
4484 "sys_getgid", /* 200 */
4485 "sys_geteuid",
4486 "sys_getegid",
4487 "sys_setreuid",
4488 "sys_setregid",
4489 "sys_getgroups", /* 205 */
4490 "sys_setgroups",
4491 "sys_fchown",
4492 "sys_setresuid",
4493 "sys_getresuid",
4494 "sys_setresgid", /* 210 */
4495 "sys_getresgid",
4496 "sys_chown",
4497 "sys_setuid",
4498 "sys_setgid",
4499 "sys_setfsuid", /* 215 */
4500 "sys_setfsgid",
4501 "sys_pivot_root",
4502 "sys_mincore",
4503 "sys_madvise",
4504 "sys_getdents64", /* 220 */
4505 "sys_fcntl64",
4506 "sys_ni_syscall", /* reserved for TUX */
4507 "sys_ni_syscall",
4508 "sys_gettid",
4509 "sys_readahead", /* 225 */
4510 "sys_setxattr",
4511 "sys_lsetxattr",
4512 "sys_fsetxattr",
4513 "sys_getxattr",
4514 "sys_lgetxattr", /* 230 */
4515 "sys_fgetxattr",
4516 "sys_listxattr",
4517 "sys_llistxattr",
4518 "sys_flistxattr",
4519 "sys_removexattr", /* 235 */
4520 "sys_lremovexattr",
4521 "sys_fremovexattr",
4522 "sys_tkill",
4523 "sys_sendfile64",
4524 "sys_futex", /* 240 */
4525 "sys_sched_setaffinity",
4526 "sys_sched_getaffinity",
4527 "sys_set_thread_area",
4528 "sys_get_thread_area",
4529 "sys_io_setup", /* 245 */
4530 "sys_io_destroy",
4531 "sys_io_getevents",
4532 "sys_io_submit",
4533 "sys_io_cancel",
4534 "sys_fadvise64", /* 250 */
4535 "sys_ni_syscall",
4536 "sys_exit_group",
4537 "sys_lookup_dcookie",
4538 "sys_epoll_create",
4539 "sys_epoll_ctl", /* 255 */
4540 "sys_epoll_wait",
4541 "sys_remap_file_pages",
4542 "sys_set_tid_address",
4543 "sys_timer_create",
4544 "sys_timer_settime", /* 260 */
4545 "sys_timer_gettime",
4546 "sys_timer_getoverrun",
4547 "sys_timer_delete",
4548 "sys_clock_settime",
4549 "sys_clock_gettime", /* 265 */
4550 "sys_clock_getres",
4551 "sys_clock_nanosleep",
4552 "sys_statfs64",
4553 "sys_fstatfs64",
4554 "sys_tgkill", /* 270 */
4555 "sys_utimes",
4556 "sys_fadvise64_64",
4557 "sys_ni_syscall" /* sys_vserver */
4558 };
4559
4560 uint32_t uEAX = CPUMGetGuestEAX(pVM);
4561 switch (uEAX)
4562 {
4563 default:
4564 if (uEAX < ELEMENTS(apsz))
4565 Log(("REM: linux syscall %3d: %s (eip=%VGv ebx=%08x ecx=%08x edx=%08x esi=%08x edi=%08x ebp=%08x)\n",
4566 uEAX, apsz[uEAX], CPUMGetGuestEIP(pVM), CPUMGetGuestEBX(pVM), CPUMGetGuestECX(pVM),
4567 CPUMGetGuestEDX(pVM), CPUMGetGuestESI(pVM), CPUMGetGuestEDI(pVM), CPUMGetGuestEBP(pVM)));
4568 else
4569 Log(("eip=%08x: linux syscall %d (#%x) unknown\n", CPUMGetGuestEIP(pVM), uEAX, uEAX));
4570 break;
4571
4572 }
4573}
4574
4575
4576/**
4577 * Dumps an OpenBSD system call.
4578 * @param pVM VM handle.
4579 */
4580void remR3DumpOBsdSyscall(PVM pVM)
4581{
4582 static const char *apsz[] =
4583 {
4584 "SYS_syscall", //0
4585 "SYS_exit", //1
4586 "SYS_fork", //2
4587 "SYS_read", //3
4588 "SYS_write", //4
4589 "SYS_open", //5
4590 "SYS_close", //6
4591 "SYS_wait4", //7
4592 "SYS_8",
4593 "SYS_link", //9
4594 "SYS_unlink", //10
4595 "SYS_11",
4596 "SYS_chdir", //12
4597 "SYS_fchdir", //13
4598 "SYS_mknod", //14
4599 "SYS_chmod", //15
4600 "SYS_chown", //16
4601 "SYS_break", //17
4602 "SYS_18",
4603 "SYS_19",
4604 "SYS_getpid", //20
4605 "SYS_mount", //21
4606 "SYS_unmount", //22
4607 "SYS_setuid", //23
4608 "SYS_getuid", //24
4609 "SYS_geteuid", //25
4610 "SYS_ptrace", //26
4611 "SYS_recvmsg", //27
4612 "SYS_sendmsg", //28
4613 "SYS_recvfrom", //29
4614 "SYS_accept", //30
4615 "SYS_getpeername", //31
4616 "SYS_getsockname", //32
4617 "SYS_access", //33
4618 "SYS_chflags", //34
4619 "SYS_fchflags", //35
4620 "SYS_sync", //36
4621 "SYS_kill", //37
4622 "SYS_38",
4623 "SYS_getppid", //39
4624 "SYS_40",
4625 "SYS_dup", //41
4626 "SYS_opipe", //42
4627 "SYS_getegid", //43
4628 "SYS_profil", //44
4629 "SYS_ktrace", //45
4630 "SYS_sigaction", //46
4631 "SYS_getgid", //47
4632 "SYS_sigprocmask", //48
4633 "SYS_getlogin", //49
4634 "SYS_setlogin", //50
4635 "SYS_acct", //51
4636 "SYS_sigpending", //52
4637 "SYS_osigaltstack", //53
4638 "SYS_ioctl", //54
4639 "SYS_reboot", //55
4640 "SYS_revoke", //56
4641 "SYS_symlink", //57
4642 "SYS_readlink", //58
4643 "SYS_execve", //59
4644 "SYS_umask", //60
4645 "SYS_chroot", //61
4646 "SYS_62",
4647 "SYS_63",
4648 "SYS_64",
4649 "SYS_65",
4650 "SYS_vfork", //66
4651 "SYS_67",
4652 "SYS_68",
4653 "SYS_sbrk", //69
4654 "SYS_sstk", //70
4655 "SYS_61",
4656 "SYS_vadvise", //72
4657 "SYS_munmap", //73
4658 "SYS_mprotect", //74
4659 "SYS_madvise", //75
4660 "SYS_76",
4661 "SYS_77",
4662 "SYS_mincore", //78
4663 "SYS_getgroups", //79
4664 "SYS_setgroups", //80
4665 "SYS_getpgrp", //81
4666 "SYS_setpgid", //82
4667 "SYS_setitimer", //83
4668 "SYS_84",
4669 "SYS_85",
4670 "SYS_getitimer", //86
4671 "SYS_87",
4672 "SYS_88",
4673 "SYS_89",
4674 "SYS_dup2", //90
4675 "SYS_91",
4676 "SYS_fcntl", //92
4677 "SYS_select", //93
4678 "SYS_94",
4679 "SYS_fsync", //95
4680 "SYS_setpriority", //96
4681 "SYS_socket", //97
4682 "SYS_connect", //98
4683 "SYS_99",
4684 "SYS_getpriority", //100
4685 "SYS_101",
4686 "SYS_102",
4687 "SYS_sigreturn", //103
4688 "SYS_bind", //104
4689 "SYS_setsockopt", //105
4690 "SYS_listen", //106
4691 "SYS_107",
4692 "SYS_108",
4693 "SYS_109",
4694 "SYS_110",
4695 "SYS_sigsuspend", //111
4696 "SYS_112",
4697 "SYS_113",
4698 "SYS_114",
4699 "SYS_115",
4700 "SYS_gettimeofday", //116
4701 "SYS_getrusage", //117
4702 "SYS_getsockopt", //118
4703 "SYS_119",
4704 "SYS_readv", //120
4705 "SYS_writev", //121
4706 "SYS_settimeofday", //122
4707 "SYS_fchown", //123
4708 "SYS_fchmod", //124
4709 "SYS_125",
4710 "SYS_setreuid", //126
4711 "SYS_setregid", //127
4712 "SYS_rename", //128
4713 "SYS_129",
4714 "SYS_130",
4715 "SYS_flock", //131
4716 "SYS_mkfifo", //132
4717 "SYS_sendto", //133
4718 "SYS_shutdown", //134
4719 "SYS_socketpair", //135
4720 "SYS_mkdir", //136
4721 "SYS_rmdir", //137
4722 "SYS_utimes", //138
4723 "SYS_139",
4724 "SYS_adjtime", //140
4725 "SYS_141",
4726 "SYS_142",
4727 "SYS_143",
4728 "SYS_144",
4729 "SYS_145",
4730 "SYS_146",
4731 "SYS_setsid", //147
4732 "SYS_quotactl", //148
4733 "SYS_149",
4734 "SYS_150",
4735 "SYS_151",
4736 "SYS_152",
4737 "SYS_153",
4738 "SYS_154",
4739 "SYS_nfssvc", //155
4740 "SYS_156",
4741 "SYS_157",
4742 "SYS_158",
4743 "SYS_159",
4744 "SYS_160",
4745 "SYS_getfh", //161
4746 "SYS_162",
4747 "SYS_163",
4748 "SYS_164",
4749 "SYS_sysarch", //165
4750 "SYS_166",
4751 "SYS_167",
4752 "SYS_168",
4753 "SYS_169",
4754 "SYS_170",
4755 "SYS_171",
4756 "SYS_172",
4757 "SYS_pread", //173
4758 "SYS_pwrite", //174
4759 "SYS_175",
4760 "SYS_176",
4761 "SYS_177",
4762 "SYS_178",
4763 "SYS_179",
4764 "SYS_180",
4765 "SYS_setgid", //181
4766 "SYS_setegid", //182
4767 "SYS_seteuid", //183
4768 "SYS_lfs_bmapv", //184
4769 "SYS_lfs_markv", //185
4770 "SYS_lfs_segclean", //186
4771 "SYS_lfs_segwait", //187
4772 "SYS_188",
4773 "SYS_189",
4774 "SYS_190",
4775 "SYS_pathconf", //191
4776 "SYS_fpathconf", //192
4777 "SYS_swapctl", //193
4778 "SYS_getrlimit", //194
4779 "SYS_setrlimit", //195
4780 "SYS_getdirentries", //196
4781 "SYS_mmap", //197
4782 "SYS___syscall", //198
4783 "SYS_lseek", //199
4784 "SYS_truncate", //200
4785 "SYS_ftruncate", //201
4786 "SYS___sysctl", //202
4787 "SYS_mlock", //203
4788 "SYS_munlock", //204
4789 "SYS_205",
4790 "SYS_futimes", //206
4791 "SYS_getpgid", //207
4792 "SYS_xfspioctl", //208
4793 "SYS_209",
4794 "SYS_210",
4795 "SYS_211",
4796 "SYS_212",
4797 "SYS_213",
4798 "SYS_214",
4799 "SYS_215",
4800 "SYS_216",
4801 "SYS_217",
4802 "SYS_218",
4803 "SYS_219",
4804 "SYS_220",
4805 "SYS_semget", //221
4806 "SYS_222",
4807 "SYS_223",
4808 "SYS_224",
4809 "SYS_msgget", //225
4810 "SYS_msgsnd", //226
4811 "SYS_msgrcv", //227
4812 "SYS_shmat", //228
4813 "SYS_229",
4814 "SYS_shmdt", //230
4815 "SYS_231",
4816 "SYS_clock_gettime", //232
4817 "SYS_clock_settime", //233
4818 "SYS_clock_getres", //234
4819 "SYS_235",
4820 "SYS_236",
4821 "SYS_237",
4822 "SYS_238",
4823 "SYS_239",
4824 "SYS_nanosleep", //240
4825 "SYS_241",
4826 "SYS_242",
4827 "SYS_243",
4828 "SYS_244",
4829 "SYS_245",
4830 "SYS_246",
4831 "SYS_247",
4832 "SYS_248",
4833 "SYS_249",
4834 "SYS_minherit", //250
4835 "SYS_rfork", //251
4836 "SYS_poll", //252
4837 "SYS_issetugid", //253
4838 "SYS_lchown", //254
4839 "SYS_getsid", //255
4840 "SYS_msync", //256
4841 "SYS_257",
4842 "SYS_258",
4843 "SYS_259",
4844 "SYS_getfsstat", //260
4845 "SYS_statfs", //261
4846 "SYS_fstatfs", //262
4847 "SYS_pipe", //263
4848 "SYS_fhopen", //264
4849 "SYS_265",
4850 "SYS_fhstatfs", //266
4851 "SYS_preadv", //267
4852 "SYS_pwritev", //268
4853 "SYS_kqueue", //269
4854 "SYS_kevent", //270
4855 "SYS_mlockall", //271
4856 "SYS_munlockall", //272
4857 "SYS_getpeereid", //273
4858 "SYS_274",
4859 "SYS_275",
4860 "SYS_276",
4861 "SYS_277",
4862 "SYS_278",
4863 "SYS_279",
4864 "SYS_280",
4865 "SYS_getresuid", //281
4866 "SYS_setresuid", //282
4867 "SYS_getresgid", //283
4868 "SYS_setresgid", //284
4869 "SYS_285",
4870 "SYS_mquery", //286
4871 "SYS_closefrom", //287
4872 "SYS_sigaltstack", //288
4873 "SYS_shmget", //289
4874 "SYS_semop", //290
4875 "SYS_stat", //291
4876 "SYS_fstat", //292
4877 "SYS_lstat", //293
4878 "SYS_fhstat", //294
4879 "SYS___semctl", //295
4880 "SYS_shmctl", //296
4881 "SYS_msgctl", //297
4882 "SYS_MAXSYSCALL", //298
4883 //299
4884 //300
4885 };
4886 uint32_t uEAX;
4887 if (!LogIsEnabled())
4888 return;
4889 uEAX = CPUMGetGuestEAX(pVM);
4890 switch (uEAX)
4891 {
4892 default:
4893 if (uEAX < ELEMENTS(apsz))
4894 {
4895 uint32_t au32Args[8] = {0};
4896 PGMPhysReadGCPtr(pVM, au32Args, CPUMGetGuestESP(pVM), sizeof(au32Args));
4897 RTLogPrintf("REM: OpenBSD syscall %3d: %s (eip=%08x %08x %08x %08x %08x %08x %08x %08x %08x)\n",
4898 uEAX, apsz[uEAX], CPUMGetGuestEIP(pVM), au32Args[0], au32Args[1], au32Args[2], au32Args[3],
4899 au32Args[4], au32Args[5], au32Args[6], au32Args[7]);
4900 }
4901 else
4902 RTLogPrintf("eip=%08x: OpenBSD syscall %d (#%x) unknown!!\n", CPUMGetGuestEIP(pVM), uEAX, uEAX);
4903 break;
4904 }
4905}
4906
4907
4908#if defined(IPRT_NO_CRT) && defined(RT_OS_WINDOWS) && defined(RT_ARCH_X86)
4909/**
4910 * The Dll main entry point (stub).
4911 */
4912bool __stdcall _DllMainCRTStartup(void *hModule, uint32_t dwReason, void *pvReserved)
4913{
4914 return true;
4915}
4916
4917void *memcpy(void *dst, const void *src, size_t size)
4918{
4919 uint8_t*pbDst = dst, *pbSrc = src;
4920 while (size-- > 0)
4921 *pbDst++ = *pbSrc++;
4922 return dst;
4923}
4924
4925#endif
4926
Note: See TracBrowser for help on using the repository browser.

© 2024 Oracle Support Privacy / Do Not Sell My Info Terms of Use Trademark Policy Automated Access Etiquette