VirtualBox

source: vbox/trunk/src/VBox/VMM/include/EMInternal.h@ 62489

Last change on this file since 62489 was 62478, checked in by vboxsync, 8 years ago

(C) 2016

  • Property svn:eol-style set to native
  • Property svn:keywords set to Author Date Id Revision
File size: 16.3 KB
Line 
1/* $Id: EMInternal.h 62478 2016-07-22 18:29:06Z vboxsync $ */
2/** @file
3 * EM - Internal header file.
4 */
5
6/*
7 * Copyright (C) 2006-2016 Oracle Corporation
8 *
9 * This file is part of VirtualBox Open Source Edition (OSE), as
10 * available from http://www.virtualbox.org. This file is free software;
11 * you can redistribute it and/or modify it under the terms of the GNU
12 * General Public License (GPL) as published by the Free Software
13 * Foundation, in version 2 as it comes in the "COPYING" file of the
14 * VirtualBox OSE distribution. VirtualBox OSE is distributed in the
15 * hope that it will be useful, but WITHOUT ANY WARRANTY of any kind.
16 */
17
18#ifndef ___EMInternal_h
19#define ___EMInternal_h
20
21#include <VBox/cdefs.h>
22#include <VBox/types.h>
23#include <VBox/vmm/em.h>
24#include <VBox/vmm/stam.h>
25#include <VBox/vmm/patm.h>
26#include <VBox/dis.h>
27#include <VBox/vmm/pdmcritsect.h>
28#include <iprt/avl.h>
29#include <setjmp.h>
30
31RT_C_DECLS_BEGIN
32
33
34/** @defgroup grp_em_int Internal
35 * @ingroup grp_em
36 * @internal
37 * @{
38 */
39
40/** The saved state version. */
41#define EM_SAVED_STATE_VERSION 5
42#define EM_SAVED_STATE_VERSION_PRE_IEM 4
43#define EM_SAVED_STATE_VERSION_PRE_MWAIT 3
44#define EM_SAVED_STATE_VERSION_PRE_SMP 2
45
46
47/** @name MWait state flags.
48 * @{
49 */
50/** MWait activated. */
51#define EMMWAIT_FLAG_ACTIVE RT_BIT(0)
52/** MWait will continue when an interrupt is pending even when IF=0. */
53#define EMMWAIT_FLAG_BREAKIRQIF0 RT_BIT(1)
54/** Monitor instruction was executed previously. */
55#define EMMWAIT_FLAG_MONITOR_ACTIVE RT_BIT(2)
56/** @} */
57
58/** EM time slice in ms; used for capping execution time. */
59#define EM_TIME_SLICE 100
60
61/**
62 * Cli node structure
63 */
64typedef struct CLISTAT
65{
66 /** The key is the cli address. */
67 AVLGCPTRNODECORE Core;
68#if HC_ARCH_BITS == 32 && !defined(RT_OS_WINDOWS)
69 /** Padding. */
70 uint32_t u32Padding;
71#endif
72 /** Occurrences. */
73 STAMCOUNTER Counter;
74} CLISTAT, *PCLISTAT;
75#ifdef IN_RING3
76AssertCompileMemberAlignment(CLISTAT, Counter, 8);
77#endif
78
79
80/**
81 * Excessive EM statistics.
82 */
83typedef struct EMSTATS
84{
85 /** GC: Profiling of EMInterpretInstruction(). */
86 STAMPROFILE StatRZEmulate;
87 /** HC: Profiling of EMInterpretInstruction(). */
88 STAMPROFILE StatR3Emulate;
89
90 /** @name Interpreter Instruction statistics.
91 * @{
92 */
93 STAMCOUNTER StatRZInterpretSucceeded;
94 STAMCOUNTER StatR3InterpretSucceeded;
95
96 STAMCOUNTER StatRZAnd;
97 STAMCOUNTER StatR3And;
98 STAMCOUNTER StatRZCpuId;
99 STAMCOUNTER StatR3CpuId;
100 STAMCOUNTER StatRZDec;
101 STAMCOUNTER StatR3Dec;
102 STAMCOUNTER StatRZHlt;
103 STAMCOUNTER StatR3Hlt;
104 STAMCOUNTER StatRZInc;
105 STAMCOUNTER StatR3Inc;
106 STAMCOUNTER StatRZInvlPg;
107 STAMCOUNTER StatR3InvlPg;
108 STAMCOUNTER StatRZIret;
109 STAMCOUNTER StatR3Iret;
110 STAMCOUNTER StatRZLLdt;
111 STAMCOUNTER StatR3LLdt;
112 STAMCOUNTER StatRZLIdt;
113 STAMCOUNTER StatR3LIdt;
114 STAMCOUNTER StatRZLGdt;
115 STAMCOUNTER StatR3LGdt;
116 STAMCOUNTER StatRZMov;
117 STAMCOUNTER StatR3Mov;
118 STAMCOUNTER StatRZMovCRx;
119 STAMCOUNTER StatR3MovCRx;
120 STAMCOUNTER StatRZMovDRx;
121 STAMCOUNTER StatR3MovDRx;
122 STAMCOUNTER StatRZOr;
123 STAMCOUNTER StatR3Or;
124 STAMCOUNTER StatRZPop;
125 STAMCOUNTER StatR3Pop;
126 STAMCOUNTER StatRZSti;
127 STAMCOUNTER StatR3Sti;
128 STAMCOUNTER StatRZXchg;
129 STAMCOUNTER StatR3Xchg;
130 STAMCOUNTER StatRZXor;
131 STAMCOUNTER StatR3Xor;
132 STAMCOUNTER StatRZMonitor;
133 STAMCOUNTER StatR3Monitor;
134 STAMCOUNTER StatRZMWait;
135 STAMCOUNTER StatR3MWait;
136 STAMCOUNTER StatRZAdd;
137 STAMCOUNTER StatR3Add;
138 STAMCOUNTER StatRZSub;
139 STAMCOUNTER StatR3Sub;
140 STAMCOUNTER StatRZAdc;
141 STAMCOUNTER StatR3Adc;
142 STAMCOUNTER StatRZRdtsc;
143 STAMCOUNTER StatR3Rdtsc;
144 STAMCOUNTER StatRZRdpmc;
145 STAMCOUNTER StatR3Rdpmc;
146 STAMCOUNTER StatRZBtr;
147 STAMCOUNTER StatR3Btr;
148 STAMCOUNTER StatRZBts;
149 STAMCOUNTER StatR3Bts;
150 STAMCOUNTER StatRZBtc;
151 STAMCOUNTER StatR3Btc;
152 STAMCOUNTER StatRZCmpXchg;
153 STAMCOUNTER StatR3CmpXchg;
154 STAMCOUNTER StatRZCmpXchg8b;
155 STAMCOUNTER StatR3CmpXchg8b;
156 STAMCOUNTER StatRZXAdd;
157 STAMCOUNTER StatR3XAdd;
158 STAMCOUNTER StatRZClts;
159 STAMCOUNTER StatR3Clts;
160 STAMCOUNTER StatRZStosWD;
161 STAMCOUNTER StatR3StosWD;
162 STAMCOUNTER StatR3Rdmsr;
163 STAMCOUNTER StatR3Wrmsr;
164 STAMCOUNTER StatRZRdmsr;
165 STAMCOUNTER StatRZWrmsr;
166 STAMCOUNTER StatRZWbInvd;
167 STAMCOUNTER StatR3WbInvd;
168 STAMCOUNTER StatRZLmsw;
169 STAMCOUNTER StatR3Lmsw;
170 STAMCOUNTER StatRZSmsw;
171 STAMCOUNTER StatR3Smsw;
172
173 STAMCOUNTER StatRZInterpretFailed;
174 STAMCOUNTER StatR3InterpretFailed;
175
176 STAMCOUNTER StatRZFailedAnd;
177 STAMCOUNTER StatR3FailedAnd;
178 STAMCOUNTER StatRZFailedCpuId;
179 STAMCOUNTER StatR3FailedCpuId;
180 STAMCOUNTER StatRZFailedDec;
181 STAMCOUNTER StatR3FailedDec;
182 STAMCOUNTER StatRZFailedHlt;
183 STAMCOUNTER StatR3FailedHlt;
184 STAMCOUNTER StatRZFailedInc;
185 STAMCOUNTER StatR3FailedInc;
186 STAMCOUNTER StatRZFailedInvlPg;
187 STAMCOUNTER StatR3FailedInvlPg;
188 STAMCOUNTER StatRZFailedIret;
189 STAMCOUNTER StatR3FailedIret;
190 STAMCOUNTER StatRZFailedLLdt;
191 STAMCOUNTER StatR3FailedLLdt;
192 STAMCOUNTER StatRZFailedLGdt;
193 STAMCOUNTER StatR3FailedLGdt;
194 STAMCOUNTER StatRZFailedLIdt;
195 STAMCOUNTER StatR3FailedLIdt;
196 STAMCOUNTER StatRZFailedMisc;
197 STAMCOUNTER StatR3FailedMisc;
198 STAMCOUNTER StatRZFailedMov;
199 STAMCOUNTER StatR3FailedMov;
200 STAMCOUNTER StatRZFailedMovCRx;
201 STAMCOUNTER StatR3FailedMovCRx;
202 STAMCOUNTER StatRZFailedMovDRx;
203 STAMCOUNTER StatR3FailedMovDRx;
204 STAMCOUNTER StatRZFailedOr;
205 STAMCOUNTER StatR3FailedOr;
206 STAMCOUNTER StatRZFailedPop;
207 STAMCOUNTER StatR3FailedPop;
208 STAMCOUNTER StatRZFailedSti;
209 STAMCOUNTER StatR3FailedSti;
210 STAMCOUNTER StatRZFailedXchg;
211 STAMCOUNTER StatR3FailedXchg;
212 STAMCOUNTER StatRZFailedXor;
213 STAMCOUNTER StatR3FailedXor;
214 STAMCOUNTER StatRZFailedMonitor;
215 STAMCOUNTER StatR3FailedMonitor;
216 STAMCOUNTER StatRZFailedMWait;
217 STAMCOUNTER StatR3FailedMWait;
218 STAMCOUNTER StatR3FailedRdmsr;
219 STAMCOUNTER StatR3FailedWrmsr;
220 STAMCOUNTER StatRZFailedRdmsr;
221 STAMCOUNTER StatRZFailedWrmsr;
222 STAMCOUNTER StatRZFailedLmsw;
223 STAMCOUNTER StatR3FailedLmsw;
224 STAMCOUNTER StatRZFailedSmsw;
225 STAMCOUNTER StatR3FailedSmsw;
226
227 STAMCOUNTER StatRZFailedAdd;
228 STAMCOUNTER StatR3FailedAdd;
229 STAMCOUNTER StatRZFailedAdc;
230 STAMCOUNTER StatR3FailedAdc;
231 STAMCOUNTER StatRZFailedBtr;
232 STAMCOUNTER StatR3FailedBtr;
233 STAMCOUNTER StatRZFailedBts;
234 STAMCOUNTER StatR3FailedBts;
235 STAMCOUNTER StatRZFailedBtc;
236 STAMCOUNTER StatR3FailedBtc;
237 STAMCOUNTER StatRZFailedCli;
238 STAMCOUNTER StatR3FailedCli;
239 STAMCOUNTER StatRZFailedCmpXchg;
240 STAMCOUNTER StatR3FailedCmpXchg;
241 STAMCOUNTER StatRZFailedCmpXchg8b;
242 STAMCOUNTER StatR3FailedCmpXchg8b;
243 STAMCOUNTER StatRZFailedXAdd;
244 STAMCOUNTER StatR3FailedXAdd;
245 STAMCOUNTER StatR3FailedMovNTPS;
246 STAMCOUNTER StatRZFailedMovNTPS;
247 STAMCOUNTER StatRZFailedStosWD;
248 STAMCOUNTER StatR3FailedStosWD;
249 STAMCOUNTER StatRZFailedSub;
250 STAMCOUNTER StatR3FailedSub;
251 STAMCOUNTER StatRZFailedWbInvd;
252 STAMCOUNTER StatR3FailedWbInvd;
253 STAMCOUNTER StatRZFailedRdtsc;
254 STAMCOUNTER StatR3FailedRdtsc;
255 STAMCOUNTER StatRZFailedRdpmc;
256 STAMCOUNTER StatR3FailedRdpmc;
257 STAMCOUNTER StatRZFailedClts;
258 STAMCOUNTER StatR3FailedClts;
259
260 STAMCOUNTER StatRZFailedUserMode;
261 STAMCOUNTER StatR3FailedUserMode;
262 STAMCOUNTER StatRZFailedPrefix;
263 STAMCOUNTER StatR3FailedPrefix;
264 /** @} */
265
266 /** @name Privileged Instructions Ending Up In HC.
267 * @{ */
268 STAMCOUNTER StatIoRestarted;
269 STAMCOUNTER StatIoIem;
270 STAMCOUNTER StatCli;
271 STAMCOUNTER StatSti;
272 STAMCOUNTER StatInvlpg;
273 STAMCOUNTER StatHlt;
274 STAMCOUNTER StatMovReadCR[DISCREG_CR4 + 1];
275 STAMCOUNTER StatMovWriteCR[DISCREG_CR4 + 1];
276 STAMCOUNTER StatMovDRx;
277 STAMCOUNTER StatIret;
278 STAMCOUNTER StatMovLgdt;
279 STAMCOUNTER StatMovLldt;
280 STAMCOUNTER StatMovLidt;
281 STAMCOUNTER StatMisc;
282 STAMCOUNTER StatSysEnter;
283 STAMCOUNTER StatSysExit;
284 STAMCOUNTER StatSysCall;
285 STAMCOUNTER StatSysRet;
286 /** @} */
287
288} EMSTATS;
289/** Pointer to the excessive EM statistics. */
290typedef EMSTATS *PEMSTATS;
291
292
293/**
294 * Converts a EM pointer into a VM pointer.
295 * @returns Pointer to the VM structure the EM is part of.
296 * @param pEM Pointer to EM instance data.
297 */
298#define EM2VM(pEM) ( (PVM)((char*)pEM - pEM->offVM) )
299
300/**
301 * EM VM Instance data.
302 * Changes to this must checked against the padding of the cfgm union in VM!
303 */
304typedef struct EM
305{
306 /** Offset to the VM structure.
307 * See EM2VM(). */
308 RTUINT offVM;
309
310 /** Whether IEM executes everything. */
311 bool fIemExecutesAll;
312 /** Whether a triple fault triggers a guru. */
313 bool fGuruOnTripleFault;
314 /** Alignment padding. */
315 bool afPadding[6];
316
317 /** Id of the VCPU that last executed code in the recompiler. */
318 VMCPUID idLastRemCpu;
319
320#ifdef VBOX_WITH_REM
321 /** REM critical section.
322 * This protects recompiler usage
323 */
324 PDMCRITSECT CritSectREM;
325#endif
326} EM;
327/** Pointer to EM VM instance data. */
328typedef EM *PEM;
329
330
331/**
332 * EM VMCPU Instance data.
333 */
334typedef struct EMCPU
335{
336 /** Execution Manager State. */
337 EMSTATE volatile enmState;
338
339 /** The state prior to the suspending of the VM. */
340 EMSTATE enmPrevState;
341
342 /** Force raw-mode execution.
343 * This is used to prevent REM from trying to execute patch code.
344 * The flag is cleared upon entering emR3RawExecute() and updated in certain return paths. */
345 bool fForceRAW;
346
347 uint8_t u8Padding[3];
348
349 /** The number of instructions we've executed in IEM since switching to the
350 * EMSTATE_IEM_THEN_REM state. */
351 uint32_t cIemThenRemInstructions;
352
353 /** Inhibit interrupts for this instruction. Valid only when VM_FF_INHIBIT_INTERRUPTS is set. */
354 RTGCUINTPTR GCPtrInhibitInterrupts;
355
356#ifdef VBOX_WITH_RAW_MODE
357 /** Pointer to the PATM status structure. (R3 Ptr) */
358 R3PTRTYPE(PPATMGCSTATE) pPatmGCState;
359#endif
360
361 /** Pointer to the guest CPUM state. (R3 Ptr) */
362 R3PTRTYPE(PCPUMCTX) pCtx;
363
364#if GC_ARCH_BITS == 64
365 RTGCPTR aPadding1;
366#endif
367
368 /** Start of the current time slice in ms. */
369 uint64_t u64TimeSliceStart;
370 /** Start of the current time slice in thread execution time (ms). */
371 uint64_t u64TimeSliceStartExec;
372 /** Current time slice value. */
373 uint64_t u64TimeSliceExec;
374 uint64_t u64Alignment;
375
376 /** MWait halt state. */
377 struct
378 {
379 uint32_t fWait; /** Type of mwait; see EMMWAIT_FLAG_*. */
380 uint32_t u32Padding;
381 RTGCPTR uMWaitRAX; /** MWAIT hints. */
382 RTGCPTR uMWaitRCX; /** MWAIT extensions. */
383 RTGCPTR uMonitorRAX; /** Monitored address. */
384 RTGCPTR uMonitorRCX; /** Monitor extension. */
385 RTGCPTR uMonitorRDX; /** Monitor hint. */
386 } MWait;
387
388 union
389 {
390 /** Padding used in the other rings.
391 * This must be larger than jmp_buf on any supported platform. */
392 char achPaddingFatalLongJump[HC_ARCH_BITS == 32 ? 176 : 256];
393#ifdef IN_RING3
394 /** Long buffer jump for fatal VM errors.
395 * It will jump to before the outer EM loop is entered. */
396 jmp_buf FatalLongJump;
397#endif
398 } u;
399
400 /** For saving stack space, the disassembler state is allocated here instead of
401 * on the stack. */
402 DISCPUSTATE DisState;
403
404 /** @name Execution profiling.
405 * @{ */
406 STAMPROFILE StatForcedActions;
407 STAMPROFILE StatHalted;
408 STAMPROFILEADV StatCapped;
409 STAMPROFILEADV StatHmEntry;
410 STAMPROFILE StatHmExec;
411 STAMPROFILE StatIEMEmu;
412 STAMPROFILE StatIEMThenREM;
413 STAMPROFILE StatREMEmu;
414 STAMPROFILE StatREMExec;
415 STAMPROFILE StatREMSync;
416 STAMPROFILEADV StatREMTotal;
417 STAMPROFILE StatRAWExec;
418 STAMPROFILEADV StatRAWEntry;
419 STAMPROFILEADV StatRAWTail;
420 STAMPROFILEADV StatRAWTotal;
421 STAMPROFILEADV StatTotal;
422 /** @} */
423
424 /** R3: Profiling of emR3RawExecuteIOInstruction. */
425 STAMPROFILE StatIOEmu;
426 /** R3: Profiling of emR3RawPrivileged. */
427 STAMPROFILE StatPrivEmu;
428 /** R3: Number of time emR3HmExecute is called. */
429 STAMCOUNTER StatHmExecuteEntry;
430
431 /** More statistics (R3). */
432 R3PTRTYPE(PEMSTATS) pStatsR3;
433 /** More statistics (R0). */
434 R0PTRTYPE(PEMSTATS) pStatsR0;
435 /** More statistics (RC). */
436 RCPTRTYPE(PEMSTATS) pStatsRC;
437#if HC_ARCH_BITS == 64
438 RTRCPTR padding0;
439#endif
440
441 /** Tree for keeping track of cli occurrences (debug only). */
442 R3PTRTYPE(PAVLGCPTRNODECORE) pCliStatTree;
443 STAMCOUNTER StatTotalClis;
444#if 0
445 /** 64-bit Visual C++ rounds the struct size up to 16 byte. */
446 uint64_t padding1;
447#endif
448} EMCPU;
449/** Pointer to EM VM instance data. */
450typedef EMCPU *PEMCPU;
451
452/** @} */
453
454int emR3InitDbg(PVM pVM);
455
456int emR3HmExecute(PVM pVM, PVMCPU pVCpu, bool *pfFFDone);
457int emR3RawExecute(PVM pVM, PVMCPU pVCpu, bool *pfFFDone);
458int emR3RawHandleRC(PVM pVM, PVMCPU pVCpu, PCPUMCTX pCtx, int rc);
459int emR3HmHandleRC(PVM pVM, PVMCPU pVCpu, PCPUMCTX pCtx, int rc);
460EMSTATE emR3Reschedule(PVM pVM, PVMCPU pVCpu, PCPUMCTX pCtx);
461int emR3ForcedActions(PVM pVM, PVMCPU pVCpu, int rc);
462int emR3HighPriorityPostForcedActions(PVM pVM, PVMCPU pVCpu, int rc);
463int emR3RawUpdateForceFlag(PVM pVM, PVMCPU pVCpu, PCPUMCTX pCtx, int rc);
464int emR3RawResumeHyper(PVM pVM, PVMCPU pVCpu);
465int emR3RawStep(PVM pVM, PVMCPU pVCpu);
466int emR3SingleStepExecRem(PVM pVM, PVMCPU pVCpu, uint32_t cIterations);
467bool emR3IsExecutionAllowed(PVM pVM, PVMCPU pVCpu);
468
469RT_C_DECLS_END
470
471#endif
472
Note: See TracBrowser for help on using the repository browser.

© 2024 Oracle Support Privacy / Do Not Sell My Info Terms of Use Trademark Policy Automated Access Etiquette