VirtualBox

source: vbox/trunk/src/VBox/VMM/VMMR0/PDMR0Device.cpp@ 24888

Last change on this file since 24888 was 24139, checked in by vboxsync, 15 years ago

Also missing ApicHlp_SetInterruptFF cases for R0/RC.

  • Property svn:eol-style set to native
  • Property svn:keywords set to Id
File size: 24.1 KB
Line 
1/* $Id: PDMR0Device.cpp 24139 2009-10-28 13:24:26Z vboxsync $ */
2/** @file
3 * PDM - Pluggable Device and Driver Manager, R0 Device parts.
4 */
5
6/*
7 * Copyright (C) 2006-2007 Sun Microsystems, Inc.
8 *
9 * This file is part of VirtualBox Open Source Edition (OSE), as
10 * available from http://www.virtualbox.org. This file is free software;
11 * you can redistribute it and/or modify it under the terms of the GNU
12 * General Public License (GPL) as published by the Free Software
13 * Foundation, in version 2 as it comes in the "COPYING" file of the
14 * VirtualBox OSE distribution. VirtualBox OSE is distributed in the
15 * hope that it will be useful, but WITHOUT ANY WARRANTY of any kind.
16 *
17 * Please contact Sun Microsystems, Inc., 4150 Network Circle, Santa
18 * Clara, CA 95054 USA or visit http://www.sun.com if you need
19 * additional information or have any questions.
20 */
21
22
23/*******************************************************************************
24* Header Files *
25*******************************************************************************/
26#define LOG_GROUP LOG_GROUP_PDM_DEVICE
27#include "PDMInternal.h"
28#include <VBox/pdm.h>
29#include <VBox/pgm.h>
30#include <VBox/mm.h>
31#include <VBox/vm.h>
32#include <VBox/vmm.h>
33#include <VBox/patm.h>
34#include <VBox/hwaccm.h>
35
36#include <VBox/log.h>
37#include <VBox/err.h>
38#include <VBox/gvmm.h>
39#include <iprt/asm.h>
40#include <iprt/assert.h>
41#include <iprt/string.h>
42
43
44/*******************************************************************************
45* Global Variables *
46*******************************************************************************/
47RT_C_DECLS_BEGIN
48extern DECLEXPORT(const PDMDEVHLPR0) g_pdmR0DevHlp;
49extern DECLEXPORT(const PDMPICHLPR0) g_pdmR0PicHlp;
50extern DECLEXPORT(const PDMAPICHLPR0) g_pdmR0ApicHlp;
51extern DECLEXPORT(const PDMIOAPICHLPR0) g_pdmR0IoApicHlp;
52extern DECLEXPORT(const PDMPCIHLPR0) g_pdmR0PciHlp;
53RT_C_DECLS_END
54
55
56/*******************************************************************************
57* Internal Functions *
58*******************************************************************************/
59/** @name GC Device Helpers
60 * @{
61 */
62static DECLCALLBACK(void) pdmR0DevHlp_PCISetIrq(PPDMDEVINS pDevIns, int iIrq, int iLevel);
63static DECLCALLBACK(void) pdmR0DevHlp_ISASetIrq(PPDMDEVINS pDevIns, int iIrq, int iLevel);
64static DECLCALLBACK(int) pdmR0DevHlp_PhysRead(PPDMDEVINS pDevIns, RTGCPHYS GCPhys, void *pvBuf, size_t cbRead);
65static DECLCALLBACK(int) pdmR0DevHlp_PhysWrite(PPDMDEVINS pDevIns, RTGCPHYS GCPhys, const void *pvBuf, size_t cbWrite);
66static DECLCALLBACK(bool) pdmR0DevHlp_A20IsEnabled(PPDMDEVINS pDevIns);
67static DECLCALLBACK(int) pdmR0DevHlp_VMSetError(PPDMDEVINS pDevIns, int rc, RT_SRC_POS_DECL, const char *pszFormat, ...);
68static DECLCALLBACK(int) pdmR0DevHlp_VMSetErrorV(PPDMDEVINS pDevIns, int rc, RT_SRC_POS_DECL, const char *pszFormat, va_list va);
69static DECLCALLBACK(int) pdmR0DevHlp_VMSetRuntimeError(PPDMDEVINS pDevIns, uint32_t fFlags, const char *pszErrorId, const char *pszFormat, ...);
70static DECLCALLBACK(int) pdmR0DevHlp_VMSetRuntimeErrorV(PPDMDEVINS pDevIns, uint32_t fFlags, const char *pszErrorId, const char *pszFormat, va_list va);
71static DECLCALLBACK(int) pdmR0DevHlp_PATMSetMMIOPatchInfo(PPDMDEVINS pDevIns, RTGCPHYS GCPhys, RTGCPTR pCachedData);
72static DECLCALLBACK(PVM) pdmR0DevHlp_GetVM(PPDMDEVINS pDevIns);
73static DECLCALLBACK(bool) pdmR0DevHlp_CanEmulateIoBlock(PPDMDEVINS pDevIns);
74static DECLCALLBACK(PVMCPU) pdmR0DevHlp_GetVMCPU(PPDMDEVINS pDevIns);
75/** @} */
76
77
78/** @name PIC GC Helpers
79 * @{
80 */
81static DECLCALLBACK(void) pdmR0PicHlp_SetInterruptFF(PPDMDEVINS pDevIns);
82static DECLCALLBACK(void) pdmR0PicHlp_ClearInterruptFF(PPDMDEVINS pDevIns);
83static DECLCALLBACK(int) pdmR0PicHlp_Lock(PPDMDEVINS pDevIns, int rc);
84static DECLCALLBACK(void) pdmR0PicHlp_Unlock(PPDMDEVINS pDevIns);
85/** @} */
86
87
88/** @name APIC GC Helpers
89 * @{
90 */
91static DECLCALLBACK(void) pdmR0ApicHlp_SetInterruptFF(PPDMDEVINS pDevIns, PDMAPICIRQ enmType, VMCPUID idCpu);
92static DECLCALLBACK(void) pdmR0ApicHlp_ClearInterruptFF(PPDMDEVINS pDevIns, PDMAPICIRQ enmType, VMCPUID idCpu);
93static DECLCALLBACK(void) pdmR0ApicHlp_ChangeFeature(PPDMDEVINS pDevIns, PDMAPICVERSION enmVersion);
94static DECLCALLBACK(int) pdmR0ApicHlp_Lock(PPDMDEVINS pDevIns, int rc);
95static DECLCALLBACK(void) pdmR0ApicHlp_Unlock(PPDMDEVINS pDevIns);
96static DECLCALLBACK(VMCPUID) pdmR0ApicHlp_GetCpuId(PPDMDEVINS pDevIns);
97/** @} */
98
99
100/** @name I/O APIC GC Helpers
101 * @{
102 */
103static DECLCALLBACK(int) pdmR0IoApicHlp_ApicBusDeliver(PPDMDEVINS pDevIns, uint8_t u8Dest, uint8_t u8DestMode, uint8_t u8DeliveryMode,
104 uint8_t iVector, uint8_t u8Polarity, uint8_t u8TriggerMode);
105static DECLCALLBACK(int) pdmR0IoApicHlp_Lock(PPDMDEVINS pDevIns, int rc);
106static DECLCALLBACK(void) pdmR0IoApicHlp_Unlock(PPDMDEVINS pDevIns);
107/** @} */
108
109
110/** @name PCI Bus GC Helpers
111 * @{
112 */
113static DECLCALLBACK(void) pdmR0PciHlp_IsaSetIrq(PPDMDEVINS pDevIns, int iIrq, int iLevel);
114static DECLCALLBACK(void) pdmR0PciHlp_IoApicSetIrq(PPDMDEVINS pDevIns, int iIrq, int iLevel);
115static DECLCALLBACK(int) pdmR0PciHlp_Lock(PPDMDEVINS pDevIns, int rc);
116static DECLCALLBACK(void) pdmR0PciHlp_Unlock(PPDMDEVINS pDevIns);
117/** @} */
118
119
120static void pdmR0IsaSetIrq(PVM pVM, int iIrq, int iLevel);
121static void pdmR0IoApicSetIrq(PVM pVM, int iIrq, int iLevel);
122
123
124
125/**
126 * The Guest Context Device Helper Callbacks.
127 */
128extern DECLEXPORT(const PDMDEVHLPR0) g_pdmR0DevHlp =
129{
130 PDM_DEVHLPR0_VERSION,
131 pdmR0DevHlp_PCISetIrq,
132 pdmR0DevHlp_ISASetIrq,
133 pdmR0DevHlp_PhysRead,
134 pdmR0DevHlp_PhysWrite,
135 pdmR0DevHlp_A20IsEnabled,
136 pdmR0DevHlp_VMSetError,
137 pdmR0DevHlp_VMSetErrorV,
138 pdmR0DevHlp_VMSetRuntimeError,
139 pdmR0DevHlp_VMSetRuntimeErrorV,
140 pdmR0DevHlp_PATMSetMMIOPatchInfo,
141 pdmR0DevHlp_GetVM,
142 pdmR0DevHlp_CanEmulateIoBlock,
143 pdmR0DevHlp_GetVMCPU,
144 PDM_DEVHLPR0_VERSION
145};
146
147/**
148 * The Guest Context PIC Helper Callbacks.
149 */
150extern DECLEXPORT(const PDMPICHLPR0) g_pdmR0PicHlp =
151{
152 PDM_PICHLPR0_VERSION,
153 pdmR0PicHlp_SetInterruptFF,
154 pdmR0PicHlp_ClearInterruptFF,
155 pdmR0PicHlp_Lock,
156 pdmR0PicHlp_Unlock,
157 PDM_PICHLPR0_VERSION
158};
159
160
161/**
162 * The Guest Context APIC Helper Callbacks.
163 */
164extern DECLEXPORT(const PDMAPICHLPR0) g_pdmR0ApicHlp =
165{
166 PDM_APICHLPR0_VERSION,
167 pdmR0ApicHlp_SetInterruptFF,
168 pdmR0ApicHlp_ClearInterruptFF,
169 pdmR0ApicHlp_ChangeFeature,
170 pdmR0ApicHlp_Lock,
171 pdmR0ApicHlp_Unlock,
172 pdmR0ApicHlp_GetCpuId,
173 PDM_APICHLPR0_VERSION
174};
175
176
177/**
178 * The Guest Context I/O APIC Helper Callbacks.
179 */
180extern DECLEXPORT(const PDMIOAPICHLPR0) g_pdmR0IoApicHlp =
181{
182 PDM_IOAPICHLPR0_VERSION,
183 pdmR0IoApicHlp_ApicBusDeliver,
184 pdmR0IoApicHlp_Lock,
185 pdmR0IoApicHlp_Unlock,
186 PDM_IOAPICHLPR0_VERSION
187};
188
189
190/**
191 * The Guest Context PCI Bus Helper Callbacks.
192 */
193extern DECLEXPORT(const PDMPCIHLPR0) g_pdmR0PciHlp =
194{
195 PDM_PCIHLPR0_VERSION,
196 pdmR0PciHlp_IsaSetIrq,
197 pdmR0PciHlp_IoApicSetIrq,
198 pdmR0PciHlp_Lock,
199 pdmR0PciHlp_Unlock,
200 PDM_PCIHLPR0_VERSION, /* the end */
201};
202
203
204
205
206/** @copydoc PDMDEVHLPR0::pfnPCISetIrq */
207static DECLCALLBACK(void) pdmR0DevHlp_PCISetIrq(PPDMDEVINS pDevIns, int iIrq, int iLevel)
208{
209 PDMDEV_ASSERT_DEVINS(pDevIns);
210 LogFlow(("pdmR0DevHlp_PCISetIrq: caller=%p/%d: iIrq=%d iLevel=%d\n", pDevIns, pDevIns->iInstance, iIrq, iLevel));
211
212 PVM pVM = pDevIns->Internal.s.pVMR0;
213 PPCIDEVICE pPciDev = pDevIns->Internal.s.pPciDeviceR0;
214 PPDMPCIBUS pPciBus = pDevIns->Internal.s.pPciBusR0;
215 if ( pPciDev
216 && pPciBus
217 && pPciBus->pDevInsR0)
218 {
219 pdmLock(pVM);
220 pPciBus->pfnSetIrqR0(pPciBus->pDevInsR0, pPciDev, iIrq, iLevel);
221 pdmUnlock(pVM);
222 }
223 else
224 {
225 /* queue for ring-3 execution. */
226 PPDMDEVHLPTASK pTask = (PPDMDEVHLPTASK)PDMQueueAlloc(pVM->pdm.s.pDevHlpQueueR0);
227 if (pTask)
228 {
229 pTask->enmOp = PDMDEVHLPTASKOP_PCI_SET_IRQ;
230 pTask->pDevInsR3 = PDMDEVINS_2_R3PTR(pDevIns);
231 pTask->u.SetIRQ.iIrq = iIrq;
232 pTask->u.SetIRQ.iLevel = iLevel;
233
234 PDMQueueInsertEx(pVM->pdm.s.pDevHlpQueueR0, &pTask->Core, 0);
235 }
236 else
237 AssertMsgFailed(("We're out of devhlp queue items!!!\n"));
238 }
239
240 LogFlow(("pdmR0DevHlp_PCISetIrq: caller=%p/%d: returns void\n", pDevIns, pDevIns->iInstance));
241}
242
243
244/** @copydoc PDMDEVHLPR0::pfnPCISetIrq */
245static DECLCALLBACK(void) pdmR0DevHlp_ISASetIrq(PPDMDEVINS pDevIns, int iIrq, int iLevel)
246{
247 PDMDEV_ASSERT_DEVINS(pDevIns);
248 LogFlow(("pdmR0DevHlp_ISASetIrq: caller=%p/%d: iIrq=%d iLevel=%d\n", pDevIns, pDevIns->iInstance, iIrq, iLevel));
249
250 pdmR0IsaSetIrq(pDevIns->Internal.s.pVMR0, iIrq, iLevel);
251
252 LogFlow(("pdmR0DevHlp_ISASetIrq: caller=%p/%d: returns void\n", pDevIns, pDevIns->iInstance));
253}
254
255
256/** @copydoc PDMDEVHLPR0::pfnPhysRead */
257static DECLCALLBACK(int) pdmR0DevHlp_PhysRead(PPDMDEVINS pDevIns, RTGCPHYS GCPhys, void *pvBuf, size_t cbRead)
258{
259 PDMDEV_ASSERT_DEVINS(pDevIns);
260 LogFlow(("pdmR0DevHlp_PhysRead: caller=%p/%d: GCPhys=%RGp pvBuf=%p cbRead=%#x\n",
261 pDevIns, pDevIns->iInstance, GCPhys, pvBuf, cbRead));
262
263 int rc = PGMPhysRead(pDevIns->Internal.s.pVMR0, GCPhys, pvBuf, cbRead);
264 AssertRC(rc); /** @todo track down the users for this bugger. */
265
266 Log(("pdmR0DevHlp_PhysRead: caller=%p/%d: returns %Rrc\n", pDevIns, pDevIns->iInstance, rc));
267 return rc;
268}
269
270
271/** @copydoc PDMDEVHLPR0::pfnPhysWrite */
272static DECLCALLBACK(int) pdmR0DevHlp_PhysWrite(PPDMDEVINS pDevIns, RTGCPHYS GCPhys, const void *pvBuf, size_t cbWrite)
273{
274 PDMDEV_ASSERT_DEVINS(pDevIns);
275 LogFlow(("pdmR0DevHlp_PhysWrite: caller=%p/%d: GCPhys=%RGp pvBuf=%p cbWrite=%#x\n",
276 pDevIns, pDevIns->iInstance, GCPhys, pvBuf, cbWrite));
277
278 int rc = PGMPhysWrite(pDevIns->Internal.s.pVMR0, GCPhys, pvBuf, cbWrite);
279 AssertRC(rc); /** @todo track down the users for this bugger. */
280
281 Log(("pdmR0DevHlp_PhysWrite: caller=%p/%d: returns %Rrc\n", pDevIns, pDevIns->iInstance, rc));
282 return rc;
283}
284
285
286/** @copydoc PDMDEVHLPR0::pfnA20IsEnabled */
287static DECLCALLBACK(bool) pdmR0DevHlp_A20IsEnabled(PPDMDEVINS pDevIns)
288{
289 PDMDEV_ASSERT_DEVINS(pDevIns);
290 LogFlow(("pdmR0DevHlp_A20IsEnabled: caller=%p/%d:\n", pDevIns, pDevIns->iInstance));
291
292 bool fEnabled = PGMPhysIsA20Enabled(VMMGetCpu(pDevIns->Internal.s.pVMR0));
293
294 Log(("pdmR0DevHlp_A20IsEnabled: caller=%p/%d: returns %RTbool\n", pDevIns, pDevIns->iInstance, fEnabled));
295 return fEnabled;
296}
297
298
299/** @copydoc PDMDEVHLPR0::pfnVMSetError */
300static DECLCALLBACK(int) pdmR0DevHlp_VMSetError(PPDMDEVINS pDevIns, int rc, RT_SRC_POS_DECL, const char *pszFormat, ...)
301{
302 PDMDEV_ASSERT_DEVINS(pDevIns);
303 va_list args;
304 va_start(args, pszFormat);
305 int rc2 = VMSetErrorV(pDevIns->Internal.s.pVMR0, rc, RT_SRC_POS_ARGS, pszFormat, args); Assert(rc2 == rc); NOREF(rc2);
306 va_end(args);
307 return rc;
308}
309
310
311/** @copydoc PDMDEVHLPR0::pfnVMSetErrorV */
312static DECLCALLBACK(int) pdmR0DevHlp_VMSetErrorV(PPDMDEVINS pDevIns, int rc, RT_SRC_POS_DECL, const char *pszFormat, va_list va)
313{
314 PDMDEV_ASSERT_DEVINS(pDevIns);
315 int rc2 = VMSetErrorV(pDevIns->Internal.s.pVMR0, rc, RT_SRC_POS_ARGS, pszFormat, va); Assert(rc2 == rc); NOREF(rc2);
316 return rc;
317}
318
319
320/** @copydoc PDMDEVHLPR0::pfnVMSetRuntimeError */
321static DECLCALLBACK(int) pdmR0DevHlp_VMSetRuntimeError(PPDMDEVINS pDevIns, uint32_t fFlags, const char *pszErrorId, const char *pszFormat, ...)
322{
323 PDMDEV_ASSERT_DEVINS(pDevIns);
324 va_list va;
325 va_start(va, pszFormat);
326 int rc = VMSetRuntimeErrorV(pDevIns->Internal.s.pVMR0, fFlags, pszErrorId, pszFormat, va);
327 va_end(va);
328 return rc;
329}
330
331
332/** @copydoc PDMDEVHLPR0::pfnVMSetRuntimeErrorV */
333static DECLCALLBACK(int) pdmR0DevHlp_VMSetRuntimeErrorV(PPDMDEVINS pDevIns, uint32_t fFlags, const char *pszErrorId, const char *pszFormat, va_list va)
334{
335 PDMDEV_ASSERT_DEVINS(pDevIns);
336 int rc = VMSetRuntimeErrorV(pDevIns->Internal.s.pVMR0, fFlags, pszErrorId, pszFormat, va);
337 return rc;
338}
339
340
341/** @copydoc PDMDEVHLPR0::pdmR0DevHlp_PATMSetMMIOPatchInfo*/
342static DECLCALLBACK(int) pdmR0DevHlp_PATMSetMMIOPatchInfo(PPDMDEVINS pDevIns, RTGCPHYS GCPhys, RTGCPTR pCachedData)
343{
344 PDMDEV_ASSERT_DEVINS(pDevIns);
345 LogFlow(("pdmR0DevHlp_PATMSetMMIOPatchInfo: caller=%p/%d:\n", pDevIns, pDevIns->iInstance));
346
347 AssertFailed();
348
349/* return PATMSetMMIOPatchInfo(pDevIns->Internal.s.pVMR0, GCPhys, pCachedData); */
350 return VINF_SUCCESS;
351}
352
353
354/** @copydoc PDMDEVHLPR0::pfnGetVM */
355static DECLCALLBACK(PVM) pdmR0DevHlp_GetVM(PPDMDEVINS pDevIns)
356{
357 PDMDEV_ASSERT_DEVINS(pDevIns);
358 LogFlow(("pdmR0DevHlp_GetVM: caller='%p'/%d\n", pDevIns, pDevIns->iInstance));
359 return pDevIns->Internal.s.pVMR0;
360}
361
362
363/** @copydoc PDMDEVHLPR0::pfnCanEmulateIoBlock */
364static DECLCALLBACK(bool) pdmR0DevHlp_CanEmulateIoBlock(PPDMDEVINS pDevIns)
365{
366 PDMDEV_ASSERT_DEVINS(pDevIns);
367 LogFlow(("pdmR0DevHlp_GetVM: caller='%p'/%d\n", pDevIns, pDevIns->iInstance));
368 return HWACCMCanEmulateIoBlock(VMMGetCpu(pDevIns->Internal.s.pVMR0));
369}
370
371
372/** @copydoc PDMDEVHLPR0::pfnGetVMCPU */
373static DECLCALLBACK(PVMCPU) pdmR0DevHlp_GetVMCPU(PPDMDEVINS pDevIns)
374{
375 PDMDEV_ASSERT_DEVINS(pDevIns);
376 LogFlow(("pdmR0DevHlp_GetVMCPU: caller='%p'/%d\n", pDevIns, pDevIns->iInstance));
377 return VMMGetCpu(pDevIns->Internal.s.pVMR0);
378}
379
380
381
382
383/** @copydoc PDMPICHLPR0::pfnSetInterruptFF */
384static DECLCALLBACK(void) pdmR0PicHlp_SetInterruptFF(PPDMDEVINS pDevIns)
385{
386 PDMDEV_ASSERT_DEVINS(pDevIns);
387 PVM pVM = pDevIns->Internal.s.pVMR0;
388
389 if (pVM->pdm.s.Apic.pfnLocalInterruptR0)
390 {
391 LogFlow(("pdmR0PicHlp_SetInterruptFF: caller='%p'/%d: Setting local interrupt on LAPIC\n",
392 pDevIns, pDevIns->iInstance));
393 /* Raise the LAPIC's LINT0 line instead of signaling the CPU directly. */
394 pVM->pdm.s.Apic.pfnLocalInterruptR0(pVM->pdm.s.Apic.pDevInsR0, 0, 1);
395 return;
396 }
397
398 PVMCPU pVCpu = &pVM->aCpus[0]; /* for PIC we always deliver to CPU 0, MP use APIC */
399
400 LogFlow(("pdmR0PicHlp_SetInterruptFF: caller=%p/%d: VMCPU_FF_INTERRUPT_PIC %d -> 1\n",
401 pDevIns, pDevIns->iInstance, VMCPU_FF_ISSET(pVCpu, VMCPU_FF_INTERRUPT_PIC)));
402
403 VMCPU_FF_SET(pVCpu, VMCPU_FF_INTERRUPT_PIC);
404}
405
406
407/** @copydoc PDMPICHLPR0::pfnClearInterruptFF */
408static DECLCALLBACK(void) pdmR0PicHlp_ClearInterruptFF(PPDMDEVINS pDevIns)
409{
410 PDMDEV_ASSERT_DEVINS(pDevIns);
411 PVM pVM = pDevIns->Internal.s.pVMR0;
412
413 if (pVM->pdm.s.Apic.pfnLocalInterruptR0)
414 {
415 /* Raise the LAPIC's LINT0 line instead of signaling the CPU directly. */
416 LogFlow(("pdmR0PicHlp_ClearInterruptFF: caller='%s'/%d: Clearing local interrupt on LAPIC\n",
417 pDevIns, pDevIns->iInstance));
418 /* Lower the LAPIC's LINT0 line instead of signaling the CPU directly. */
419 pVM->pdm.s.Apic.pfnLocalInterruptR0(pVM->pdm.s.Apic.pDevInsR0, 0, 0);
420 return;
421 }
422
423 PVMCPU pVCpu = &pVM->aCpus[0]; /* for PIC we always deliver to CPU 0, MP use APIC */
424
425 LogFlow(("pdmR0PicHlp_ClearInterruptFF: caller=%p/%d: VMCPU_FF_INTERRUPT_PIC %d -> 0\n",
426 pDevIns, pDevIns->iInstance, VMCPU_FF_ISSET(pVCpu, VMCPU_FF_INTERRUPT_PIC)));
427
428 VMCPU_FF_CLEAR(pVCpu, VMCPU_FF_INTERRUPT_PIC);
429}
430
431
432/** @copydoc PDMPICHLPR0::pfnLock */
433static DECLCALLBACK(int) pdmR0PicHlp_Lock(PPDMDEVINS pDevIns, int rc)
434{
435 PDMDEV_ASSERT_DEVINS(pDevIns);
436 return pdmLockEx(pDevIns->Internal.s.pVMR0, rc);
437}
438
439
440/** @copydoc PDMPICHLPR0::pfnUnlock */
441static DECLCALLBACK(void) pdmR0PicHlp_Unlock(PPDMDEVINS pDevIns)
442{
443 PDMDEV_ASSERT_DEVINS(pDevIns);
444 pdmUnlock(pDevIns->Internal.s.pVMR0);
445}
446
447
448
449/** @copydoc PDMAPICHLPR0::pfnSetInterruptFF */
450static DECLCALLBACK(void) pdmR0ApicHlp_SetInterruptFF(PPDMDEVINS pDevIns, PDMAPICIRQ enmType, VMCPUID idCpu)
451{
452 PDMDEV_ASSERT_DEVINS(pDevIns);
453 PVM pVM = pDevIns->Internal.s.pVMR0;
454 PVMCPU pVCpu = &pVM->aCpus[idCpu];
455
456 AssertReturnVoid(idCpu < pVM->cCpus);
457
458 LogFlow(("pdmR0ApicHlp_SetInterruptFF: CPU%d=caller=%p/%d: VM_FF_INTERRUPT %d -> 1 (CPU%d)\n",
459 VMMGetCpuId(pVM), pDevIns, pDevIns->iInstance, VMCPU_FF_ISSET(pVCpu, VMCPU_FF_INTERRUPT_APIC), idCpu));
460
461 switch (enmType)
462 {
463 case PDMAPICIRQ_HARDWARE:
464 VMCPU_FF_SET(pVCpu, VMCPU_FF_INTERRUPT_APIC);
465 break;
466 case PDMAPICIRQ_NMI:
467 VMCPU_FF_SET(pVCpu, VMCPU_FF_INTERRUPT_NMI);
468 break;
469 case PDMAPICIRQ_SMI:
470 VMCPU_FF_SET(pVCpu, VMCPU_FF_INTERRUPT_SMI);
471 break;
472 case PDMAPICIRQ_EXTINT:
473 VMCPU_FF_SET(pVCpu, VMCPU_FF_INTERRUPT_PIC);
474 break;
475 default:
476 AssertMsgFailed(("enmType=%d\n", enmType));
477 break;
478 }
479
480 /* We need to wait up the target CPU. */
481 if (VMMGetCpuId(pVM) != idCpu)
482 {
483 switch (VMCPU_GET_STATE(pVCpu))
484 {
485 case VMCPUSTATE_STARTED_EXEC:
486 GVMMR0SchedPokeEx(pVM, pVCpu->idCpu, false /* don't take the used lock */);
487 break;
488
489 case VMCPUSTATE_STARTED_HALTED:
490 GVMMR0SchedWakeUpEx(pVM, pVCpu->idCpu, false /* don't take the used lock */);
491 break;
492
493 default:
494 break; /* nothing to do in other states. */
495 }
496 }
497}
498
499
500/** @copydoc PDMAPICHLPR0::pfnClearInterruptFF */
501static DECLCALLBACK(void) pdmR0ApicHlp_ClearInterruptFF(PPDMDEVINS pDevIns, PDMAPICIRQ enmType, VMCPUID idCpu)
502{
503 PDMDEV_ASSERT_DEVINS(pDevIns);
504 PVM pVM = pDevIns->Internal.s.pVMR0;
505 PVMCPU pVCpu = &pVM->aCpus[idCpu];
506
507 AssertReturnVoid(idCpu < pVM->cCpus);
508
509 LogFlow(("pdmR0ApicHlp_ClearInterruptFF: caller=%p/%d: VM_FF_INTERRUPT %d -> 0\n",
510 pDevIns, pDevIns->iInstance, VMCPU_FF_ISSET(pVCpu, VMCPU_FF_INTERRUPT_APIC)));
511
512 /* Note: NMI/SMI can't be cleared. */
513 switch (enmType)
514 {
515 case PDMAPICIRQ_HARDWARE:
516 VMCPU_FF_CLEAR(pVCpu, VMCPU_FF_INTERRUPT_APIC);
517 break;
518 case PDMAPICIRQ_EXTINT:
519 VMCPU_FF_CLEAR(pVCpu, VMCPU_FF_INTERRUPT_PIC);
520 break;
521 default:
522 AssertMsgFailed(("enmType=%d\n", enmType));
523 break;
524 }
525}
526
527
528/** @copydoc PDMAPICHLPR0::pfnChangeFeature */
529static DECLCALLBACK(void) pdmR0ApicHlp_ChangeFeature(PPDMDEVINS pDevIns, PDMAPICVERSION enmVersion)
530{
531 PDMDEV_ASSERT_DEVINS(pDevIns);
532 LogFlow(("pdmR0ApicHlp_ChangeFeature: caller=%p/%d: version=%d\n", pDevIns, pDevIns->iInstance, (int)enmVersion));
533 switch (enmVersion)
534 {
535 case PDMAPICVERSION_NONE:
536 CPUMClearGuestCpuIdFeature(pDevIns->Internal.s.pVMR0, CPUMCPUIDFEATURE_APIC);
537 CPUMClearGuestCpuIdFeature(pDevIns->Internal.s.pVMR0, CPUMCPUIDFEATURE_X2APIC);
538 break;
539 case PDMAPICVERSION_APIC:
540 CPUMSetGuestCpuIdFeature(pDevIns->Internal.s.pVMR0, CPUMCPUIDFEATURE_APIC);
541 CPUMClearGuestCpuIdFeature(pDevIns->Internal.s.pVMR0, CPUMCPUIDFEATURE_X2APIC);
542 break;
543 case PDMAPICVERSION_X2APIC:
544 CPUMSetGuestCpuIdFeature(pDevIns->Internal.s.pVMR0, CPUMCPUIDFEATURE_X2APIC);
545 CPUMSetGuestCpuIdFeature(pDevIns->Internal.s.pVMR0, CPUMCPUIDFEATURE_APIC);
546 break;
547 default:
548 AssertMsgFailed(("Unknown APIC version: %d\n", (int)enmVersion));
549 }
550}
551
552
553/** @copydoc PDMAPICHLPR0::pfnLock */
554static DECLCALLBACK(int) pdmR0ApicHlp_Lock(PPDMDEVINS pDevIns, int rc)
555{
556 PDMDEV_ASSERT_DEVINS(pDevIns);
557 return pdmLockEx(pDevIns->Internal.s.pVMR0, rc);
558}
559
560
561/** @copydoc PDMAPICHLPR0::pfnUnlock */
562static DECLCALLBACK(void) pdmR0ApicHlp_Unlock(PPDMDEVINS pDevIns)
563{
564 PDMDEV_ASSERT_DEVINS(pDevIns);
565 pdmUnlock(pDevIns->Internal.s.pVMR0);
566}
567
568
569/** @copydoc PDMAPICHLPR0::pfnGetCpuId */
570static DECLCALLBACK(VMCPUID) pdmR0ApicHlp_GetCpuId(PPDMDEVINS pDevIns)
571{
572 PDMDEV_ASSERT_DEVINS(pDevIns);
573 return VMMGetCpuId(pDevIns->Internal.s.pVMR0);
574}
575
576
577
578
579
580/** @copydoc PDMIOAPICHLPR0::pfnApicBusDeliver */
581static DECLCALLBACK(int) pdmR0IoApicHlp_ApicBusDeliver(PPDMDEVINS pDevIns, uint8_t u8Dest, uint8_t u8DestMode, uint8_t u8DeliveryMode,
582 uint8_t iVector, uint8_t u8Polarity, uint8_t u8TriggerMode)
583{
584 PDMDEV_ASSERT_DEVINS(pDevIns);
585 PVM pVM = pDevIns->Internal.s.pVMR0;
586 LogFlow(("pdmR0IoApicHlp_ApicBusDeliver: caller=%p/%d: u8Dest=%RX8 u8DestMode=%RX8 u8DeliveryMode=%RX8 iVector=%RX8 u8Polarity=%RX8 u8TriggerMode=%RX8\n",
587 pDevIns, pDevIns->iInstance, u8Dest, u8DestMode, u8DeliveryMode, iVector, u8Polarity, u8TriggerMode));
588 Assert(pVM->pdm.s.Apic.pDevInsR0);
589 if (pVM->pdm.s.Apic.pfnBusDeliverR0)
590 return pVM->pdm.s.Apic.pfnBusDeliverR0(pVM->pdm.s.Apic.pDevInsR0, u8Dest, u8DestMode, u8DeliveryMode, iVector, u8Polarity, u8TriggerMode);
591 return VINF_SUCCESS;
592}
593
594
595/** @copydoc PDMIOAPICHLPR0::pfnLock */
596static DECLCALLBACK(int) pdmR0IoApicHlp_Lock(PPDMDEVINS pDevIns, int rc)
597{
598 PDMDEV_ASSERT_DEVINS(pDevIns);
599 return pdmLockEx(pDevIns->Internal.s.pVMR0, rc);
600}
601
602
603/** @copydoc PDMIOAPICHLPR0::pfnUnlock */
604static DECLCALLBACK(void) pdmR0IoApicHlp_Unlock(PPDMDEVINS pDevIns)
605{
606 PDMDEV_ASSERT_DEVINS(pDevIns);
607 pdmUnlock(pDevIns->Internal.s.pVMR0);
608}
609
610
611
612
613
614/** @copydoc PDMPCIHLPR0::pfnIsaSetIrq */
615static DECLCALLBACK(void) pdmR0PciHlp_IsaSetIrq(PPDMDEVINS pDevIns, int iIrq, int iLevel)
616{
617 PDMDEV_ASSERT_DEVINS(pDevIns);
618 Log4(("pdmR0PciHlp_IsaSetIrq: iIrq=%d iLevel=%d\n", iIrq, iLevel));
619 pdmR0IsaSetIrq(pDevIns->Internal.s.pVMR0, iIrq, iLevel);
620}
621
622
623/** @copydoc PDMPCIHLPR0::pfnIoApicSetIrq */
624static DECLCALLBACK(void) pdmR0PciHlp_IoApicSetIrq(PPDMDEVINS pDevIns, int iIrq, int iLevel)
625{
626 PDMDEV_ASSERT_DEVINS(pDevIns);
627 Log4(("pdmR0PciHlp_IsaSetIrq: iIrq=%d iLevel=%d\n", iIrq, iLevel));
628 pdmR0IoApicSetIrq(pDevIns->Internal.s.pVMR0, iIrq, iLevel);
629}
630
631
632/** @copydoc PDMPCIHLPR0::pfnLock */
633static DECLCALLBACK(int) pdmR0PciHlp_Lock(PPDMDEVINS pDevIns, int rc)
634{
635 PDMDEV_ASSERT_DEVINS(pDevIns);
636 return pdmLockEx(pDevIns->Internal.s.pVMR0, rc);
637}
638
639
640/** @copydoc PDMPCIHLPR0::pfnUnlock */
641static DECLCALLBACK(void) pdmR0PciHlp_Unlock(PPDMDEVINS pDevIns)
642{
643 PDMDEV_ASSERT_DEVINS(pDevIns);
644 pdmUnlock(pDevIns->Internal.s.pVMR0);
645}
646
647
648
649
650/**
651 * Sets an irq on the I/O APIC.
652 *
653 * @param pVM The VM handle.
654 * @param iIrq The irq.
655 * @param iLevel The new level.
656 */
657static void pdmR0IsaSetIrq(PVM pVM, int iIrq, int iLevel)
658{
659 if ( ( pVM->pdm.s.IoApic.pDevInsR0
660 || !pVM->pdm.s.IoApic.pDevInsR3)
661 && ( pVM->pdm.s.Pic.pDevInsR0
662 || !pVM->pdm.s.Pic.pDevInsR3))
663 {
664 pdmLock(pVM);
665 if (pVM->pdm.s.Pic.pDevInsR0)
666 pVM->pdm.s.Pic.pfnSetIrqR0(pVM->pdm.s.Pic.pDevInsR0, iIrq, iLevel);
667 if (pVM->pdm.s.IoApic.pDevInsR0)
668 pVM->pdm.s.IoApic.pfnSetIrqR0(pVM->pdm.s.IoApic.pDevInsR0, iIrq, iLevel);
669 pdmUnlock(pVM);
670 }
671 else
672 {
673 /* queue for ring-3 execution. */
674 PPDMDEVHLPTASK pTask = (PPDMDEVHLPTASK)PDMQueueAlloc(pVM->pdm.s.pDevHlpQueueR0);
675 if (pTask)
676 {
677 pTask->enmOp = PDMDEVHLPTASKOP_ISA_SET_IRQ;
678 pTask->pDevInsR3 = NIL_RTR3PTR; /* not required */
679 pTask->u.SetIRQ.iIrq = iIrq;
680 pTask->u.SetIRQ.iLevel = iLevel;
681
682 PDMQueueInsertEx(pVM->pdm.s.pDevHlpQueueR0, &pTask->Core, 0);
683 }
684 else
685 AssertMsgFailed(("We're out of devhlp queue items!!!\n"));
686 }
687}
688
689
690/**
691 * Sets an irq on the I/O APIC.
692 *
693 * @param pVM The VM handle.
694 * @param iIrq The irq.
695 * @param iLevel The new level.
696 */
697static void pdmR0IoApicSetIrq(PVM pVM, int iIrq, int iLevel)
698{
699 if (pVM->pdm.s.IoApic.pDevInsR0)
700 {
701 pdmLock(pVM);
702 pVM->pdm.s.IoApic.pfnSetIrqR0(pVM->pdm.s.IoApic.pDevInsR0, iIrq, iLevel);
703 pdmUnlock(pVM);
704 }
705 else if (pVM->pdm.s.IoApic.pDevInsR3)
706 {
707 /* queue for ring-3 execution. */
708 PPDMDEVHLPTASK pTask = (PPDMDEVHLPTASK)PDMQueueAlloc(pVM->pdm.s.pDevHlpQueueR0);
709 if (pTask)
710 {
711 pTask->enmOp = PDMDEVHLPTASKOP_IOAPIC_SET_IRQ;
712 pTask->pDevInsR3 = NIL_RTR3PTR; /* not required */
713 pTask->u.SetIRQ.iIrq = iIrq;
714 pTask->u.SetIRQ.iLevel = iLevel;
715
716 PDMQueueInsertEx(pVM->pdm.s.pDevHlpQueueR0, &pTask->Core, 0);
717 }
718 else
719 AssertMsgFailed(("We're out of devhlp queue items!!!\n"));
720 }
721}
Note: See TracBrowser for help on using the repository browser.

© 2024 Oracle Support Privacy / Do Not Sell My Info Terms of Use Trademark Policy Automated Access Etiquette