1 | /* $Id: IEMAllInstructions.cpp.h 62601 2016-07-27 15:46:22Z vboxsync $ */
|
---|
2 | /** @file
|
---|
3 | * IEM - Instruction Decoding and Emulation.
|
---|
4 | */
|
---|
5 |
|
---|
6 | /*
|
---|
7 | * Copyright (C) 2011-2016 Oracle Corporation
|
---|
8 | *
|
---|
9 | * This file is part of VirtualBox Open Source Edition (OSE), as
|
---|
10 | * available from http://www.virtualbox.org. This file is free software;
|
---|
11 | * you can redistribute it and/or modify it under the terms of the GNU
|
---|
12 | * General Public License (GPL) as published by the Free Software
|
---|
13 | * Foundation, in version 2 as it comes in the "COPYING" file of the
|
---|
14 | * VirtualBox OSE distribution. VirtualBox OSE is distributed in the
|
---|
15 | * hope that it will be useful, but WITHOUT ANY WARRANTY of any kind.
|
---|
16 | */
|
---|
17 |
|
---|
18 |
|
---|
19 | /*******************************************************************************
|
---|
20 | * Global Variables *
|
---|
21 | *******************************************************************************/
|
---|
22 | extern const PFNIEMOP g_apfnOneByteMap[256]; /* not static since we need to forward declare it. */
|
---|
23 |
|
---|
24 | #ifdef _MSC_VER
|
---|
25 | # pragma warning(push)
|
---|
26 | # pragma warning(disable: 4702) /* Unreachable code like return in iemOp_Grp6_lldt. */
|
---|
27 | #endif
|
---|
28 |
|
---|
29 |
|
---|
30 | /**
|
---|
31 | * Common worker for instructions like ADD, AND, OR, ++ with a byte
|
---|
32 | * memory/register as the destination.
|
---|
33 | *
|
---|
34 | * @param pImpl Pointer to the instruction implementation (assembly).
|
---|
35 | */
|
---|
36 | FNIEMOP_DEF_1(iemOpHlpBinaryOperator_rm_r8, PCIEMOPBINSIZES, pImpl)
|
---|
37 | {
|
---|
38 | uint8_t bRm; IEM_OPCODE_GET_NEXT_U8(&bRm);
|
---|
39 |
|
---|
40 | /*
|
---|
41 | * If rm is denoting a register, no more instruction bytes.
|
---|
42 | */
|
---|
43 | if ((bRm & X86_MODRM_MOD_MASK) == (3 << X86_MODRM_MOD_SHIFT))
|
---|
44 | {
|
---|
45 | IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
|
---|
46 |
|
---|
47 | IEM_MC_BEGIN(3, 0);
|
---|
48 | IEM_MC_ARG(uint8_t *, pu8Dst, 0);
|
---|
49 | IEM_MC_ARG(uint8_t, u8Src, 1);
|
---|
50 | IEM_MC_ARG(uint32_t *, pEFlags, 2);
|
---|
51 |
|
---|
52 | IEM_MC_FETCH_GREG_U8(u8Src, ((bRm >> X86_MODRM_REG_SHIFT) & X86_MODRM_REG_SMASK) | pVCpu->iem.s.uRexReg);
|
---|
53 | IEM_MC_REF_GREG_U8(pu8Dst, (bRm & X86_MODRM_RM_MASK) | pVCpu->iem.s.uRexB);
|
---|
54 | IEM_MC_REF_EFLAGS(pEFlags);
|
---|
55 | IEM_MC_CALL_VOID_AIMPL_3(pImpl->pfnNormalU8, pu8Dst, u8Src, pEFlags);
|
---|
56 |
|
---|
57 | IEM_MC_ADVANCE_RIP();
|
---|
58 | IEM_MC_END();
|
---|
59 | }
|
---|
60 | else
|
---|
61 | {
|
---|
62 | /*
|
---|
63 | * We're accessing memory.
|
---|
64 | * Note! We're putting the eflags on the stack here so we can commit them
|
---|
65 | * after the memory.
|
---|
66 | */
|
---|
67 | uint32_t const fAccess = pImpl->pfnLockedU8 ? IEM_ACCESS_DATA_RW : IEM_ACCESS_DATA_R; /* CMP,TEST */
|
---|
68 | IEM_MC_BEGIN(3, 2);
|
---|
69 | IEM_MC_ARG(uint8_t *, pu8Dst, 0);
|
---|
70 | IEM_MC_ARG(uint8_t, u8Src, 1);
|
---|
71 | IEM_MC_ARG_LOCAL_EFLAGS(pEFlags, EFlags, 2);
|
---|
72 | IEM_MC_LOCAL(RTGCPTR, GCPtrEffDst);
|
---|
73 |
|
---|
74 | IEM_MC_CALC_RM_EFF_ADDR(GCPtrEffDst, bRm, 0);
|
---|
75 | if (!pImpl->pfnLockedU8)
|
---|
76 | IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
|
---|
77 | IEM_MC_MEM_MAP(pu8Dst, fAccess, pVCpu->iem.s.iEffSeg, GCPtrEffDst, 0 /*arg*/);
|
---|
78 | IEM_MC_FETCH_GREG_U8(u8Src, ((bRm >> X86_MODRM_REG_SHIFT) & X86_MODRM_REG_SMASK) | pVCpu->iem.s.uRexReg);
|
---|
79 | IEM_MC_FETCH_EFLAGS(EFlags);
|
---|
80 | if (!(pVCpu->iem.s.fPrefixes & IEM_OP_PRF_LOCK))
|
---|
81 | IEM_MC_CALL_VOID_AIMPL_3(pImpl->pfnNormalU8, pu8Dst, u8Src, pEFlags);
|
---|
82 | else
|
---|
83 | IEM_MC_CALL_VOID_AIMPL_3(pImpl->pfnLockedU8, pu8Dst, u8Src, pEFlags);
|
---|
84 |
|
---|
85 | IEM_MC_MEM_COMMIT_AND_UNMAP(pu8Dst, fAccess);
|
---|
86 | IEM_MC_COMMIT_EFLAGS(EFlags);
|
---|
87 | IEM_MC_ADVANCE_RIP();
|
---|
88 | IEM_MC_END();
|
---|
89 | }
|
---|
90 | return VINF_SUCCESS;
|
---|
91 | }
|
---|
92 |
|
---|
93 |
|
---|
94 | /**
|
---|
95 | * Common worker for word/dword/qword instructions like ADD, AND, OR, ++ with
|
---|
96 | * memory/register as the destination.
|
---|
97 | *
|
---|
98 | * @param pImpl Pointer to the instruction implementation (assembly).
|
---|
99 | */
|
---|
100 | FNIEMOP_DEF_1(iemOpHlpBinaryOperator_rm_rv, PCIEMOPBINSIZES, pImpl)
|
---|
101 | {
|
---|
102 | uint8_t bRm; IEM_OPCODE_GET_NEXT_U8(&bRm);
|
---|
103 |
|
---|
104 | /*
|
---|
105 | * If rm is denoting a register, no more instruction bytes.
|
---|
106 | */
|
---|
107 | if ((bRm & X86_MODRM_MOD_MASK) == (3 << X86_MODRM_MOD_SHIFT))
|
---|
108 | {
|
---|
109 | IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
|
---|
110 |
|
---|
111 | switch (pVCpu->iem.s.enmEffOpSize)
|
---|
112 | {
|
---|
113 | case IEMMODE_16BIT:
|
---|
114 | IEM_MC_BEGIN(3, 0);
|
---|
115 | IEM_MC_ARG(uint16_t *, pu16Dst, 0);
|
---|
116 | IEM_MC_ARG(uint16_t, u16Src, 1);
|
---|
117 | IEM_MC_ARG(uint32_t *, pEFlags, 2);
|
---|
118 |
|
---|
119 | IEM_MC_FETCH_GREG_U16(u16Src, ((bRm >> X86_MODRM_REG_SHIFT) & X86_MODRM_REG_SMASK) | pVCpu->iem.s.uRexReg);
|
---|
120 | IEM_MC_REF_GREG_U16(pu16Dst, (bRm & X86_MODRM_RM_MASK) | pVCpu->iem.s.uRexB);
|
---|
121 | IEM_MC_REF_EFLAGS(pEFlags);
|
---|
122 | IEM_MC_CALL_VOID_AIMPL_3(pImpl->pfnNormalU16, pu16Dst, u16Src, pEFlags);
|
---|
123 |
|
---|
124 | IEM_MC_ADVANCE_RIP();
|
---|
125 | IEM_MC_END();
|
---|
126 | break;
|
---|
127 |
|
---|
128 | case IEMMODE_32BIT:
|
---|
129 | IEM_MC_BEGIN(3, 0);
|
---|
130 | IEM_MC_ARG(uint32_t *, pu32Dst, 0);
|
---|
131 | IEM_MC_ARG(uint32_t, u32Src, 1);
|
---|
132 | IEM_MC_ARG(uint32_t *, pEFlags, 2);
|
---|
133 |
|
---|
134 | IEM_MC_FETCH_GREG_U32(u32Src, ((bRm >> X86_MODRM_REG_SHIFT) & X86_MODRM_REG_SMASK) | pVCpu->iem.s.uRexReg);
|
---|
135 | IEM_MC_REF_GREG_U32(pu32Dst, (bRm & X86_MODRM_RM_MASK) | pVCpu->iem.s.uRexB);
|
---|
136 | IEM_MC_REF_EFLAGS(pEFlags);
|
---|
137 | IEM_MC_CALL_VOID_AIMPL_3(pImpl->pfnNormalU32, pu32Dst, u32Src, pEFlags);
|
---|
138 |
|
---|
139 | if (pImpl != &g_iemAImpl_test)
|
---|
140 | IEM_MC_CLEAR_HIGH_GREG_U64_BY_REF(pu32Dst);
|
---|
141 | IEM_MC_ADVANCE_RIP();
|
---|
142 | IEM_MC_END();
|
---|
143 | break;
|
---|
144 |
|
---|
145 | case IEMMODE_64BIT:
|
---|
146 | IEM_MC_BEGIN(3, 0);
|
---|
147 | IEM_MC_ARG(uint64_t *, pu64Dst, 0);
|
---|
148 | IEM_MC_ARG(uint64_t, u64Src, 1);
|
---|
149 | IEM_MC_ARG(uint32_t *, pEFlags, 2);
|
---|
150 |
|
---|
151 | IEM_MC_FETCH_GREG_U64(u64Src, ((bRm >> X86_MODRM_REG_SHIFT) & X86_MODRM_REG_SMASK) | pVCpu->iem.s.uRexReg);
|
---|
152 | IEM_MC_REF_GREG_U64(pu64Dst, (bRm & X86_MODRM_RM_MASK) | pVCpu->iem.s.uRexB);
|
---|
153 | IEM_MC_REF_EFLAGS(pEFlags);
|
---|
154 | IEM_MC_CALL_VOID_AIMPL_3(pImpl->pfnNormalU64, pu64Dst, u64Src, pEFlags);
|
---|
155 |
|
---|
156 | IEM_MC_ADVANCE_RIP();
|
---|
157 | IEM_MC_END();
|
---|
158 | break;
|
---|
159 | }
|
---|
160 | }
|
---|
161 | else
|
---|
162 | {
|
---|
163 | /*
|
---|
164 | * We're accessing memory.
|
---|
165 | * Note! We're putting the eflags on the stack here so we can commit them
|
---|
166 | * after the memory.
|
---|
167 | */
|
---|
168 | uint32_t const fAccess = pImpl->pfnLockedU8 ? IEM_ACCESS_DATA_RW : IEM_ACCESS_DATA_R /* CMP,TEST */;
|
---|
169 | switch (pVCpu->iem.s.enmEffOpSize)
|
---|
170 | {
|
---|
171 | case IEMMODE_16BIT:
|
---|
172 | IEM_MC_BEGIN(3, 2);
|
---|
173 | IEM_MC_ARG(uint16_t *, pu16Dst, 0);
|
---|
174 | IEM_MC_ARG(uint16_t, u16Src, 1);
|
---|
175 | IEM_MC_ARG_LOCAL_EFLAGS(pEFlags, EFlags, 2);
|
---|
176 | IEM_MC_LOCAL(RTGCPTR, GCPtrEffDst);
|
---|
177 |
|
---|
178 | IEM_MC_CALC_RM_EFF_ADDR(GCPtrEffDst, bRm, 0);
|
---|
179 | if (!pImpl->pfnLockedU16)
|
---|
180 | IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
|
---|
181 | IEM_MC_MEM_MAP(pu16Dst, fAccess, pVCpu->iem.s.iEffSeg, GCPtrEffDst, 0 /*arg*/);
|
---|
182 | IEM_MC_FETCH_GREG_U16(u16Src, ((bRm >> X86_MODRM_REG_SHIFT) & X86_MODRM_REG_SMASK) | pVCpu->iem.s.uRexReg);
|
---|
183 | IEM_MC_FETCH_EFLAGS(EFlags);
|
---|
184 | if (!(pVCpu->iem.s.fPrefixes & IEM_OP_PRF_LOCK))
|
---|
185 | IEM_MC_CALL_VOID_AIMPL_3(pImpl->pfnNormalU16, pu16Dst, u16Src, pEFlags);
|
---|
186 | else
|
---|
187 | IEM_MC_CALL_VOID_AIMPL_3(pImpl->pfnLockedU16, pu16Dst, u16Src, pEFlags);
|
---|
188 |
|
---|
189 | IEM_MC_MEM_COMMIT_AND_UNMAP(pu16Dst, fAccess);
|
---|
190 | IEM_MC_COMMIT_EFLAGS(EFlags);
|
---|
191 | IEM_MC_ADVANCE_RIP();
|
---|
192 | IEM_MC_END();
|
---|
193 | break;
|
---|
194 |
|
---|
195 | case IEMMODE_32BIT:
|
---|
196 | IEM_MC_BEGIN(3, 2);
|
---|
197 | IEM_MC_ARG(uint32_t *, pu32Dst, 0);
|
---|
198 | IEM_MC_ARG(uint32_t, u32Src, 1);
|
---|
199 | IEM_MC_ARG_LOCAL_EFLAGS(pEFlags, EFlags, 2);
|
---|
200 | IEM_MC_LOCAL(RTGCPTR, GCPtrEffDst);
|
---|
201 |
|
---|
202 | IEM_MC_CALC_RM_EFF_ADDR(GCPtrEffDst, bRm, 0);
|
---|
203 | if (!pImpl->pfnLockedU32)
|
---|
204 | IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
|
---|
205 | IEM_MC_MEM_MAP(pu32Dst, fAccess, pVCpu->iem.s.iEffSeg, GCPtrEffDst, 0 /*arg*/);
|
---|
206 | IEM_MC_FETCH_GREG_U32(u32Src, ((bRm >> X86_MODRM_REG_SHIFT) & X86_MODRM_REG_SMASK) | pVCpu->iem.s.uRexReg);
|
---|
207 | IEM_MC_FETCH_EFLAGS(EFlags);
|
---|
208 | if (!(pVCpu->iem.s.fPrefixes & IEM_OP_PRF_LOCK))
|
---|
209 | IEM_MC_CALL_VOID_AIMPL_3(pImpl->pfnNormalU32, pu32Dst, u32Src, pEFlags);
|
---|
210 | else
|
---|
211 | IEM_MC_CALL_VOID_AIMPL_3(pImpl->pfnLockedU32, pu32Dst, u32Src, pEFlags);
|
---|
212 |
|
---|
213 | IEM_MC_MEM_COMMIT_AND_UNMAP(pu32Dst, fAccess);
|
---|
214 | IEM_MC_COMMIT_EFLAGS(EFlags);
|
---|
215 | IEM_MC_ADVANCE_RIP();
|
---|
216 | IEM_MC_END();
|
---|
217 | break;
|
---|
218 |
|
---|
219 | case IEMMODE_64BIT:
|
---|
220 | IEM_MC_BEGIN(3, 2);
|
---|
221 | IEM_MC_ARG(uint64_t *, pu64Dst, 0);
|
---|
222 | IEM_MC_ARG(uint64_t, u64Src, 1);
|
---|
223 | IEM_MC_ARG_LOCAL_EFLAGS(pEFlags, EFlags, 2);
|
---|
224 | IEM_MC_LOCAL(RTGCPTR, GCPtrEffDst);
|
---|
225 |
|
---|
226 | IEM_MC_CALC_RM_EFF_ADDR(GCPtrEffDst, bRm, 0);
|
---|
227 | if (!pImpl->pfnLockedU64)
|
---|
228 | IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
|
---|
229 | IEM_MC_MEM_MAP(pu64Dst, fAccess, pVCpu->iem.s.iEffSeg, GCPtrEffDst, 0 /*arg*/);
|
---|
230 | IEM_MC_FETCH_GREG_U64(u64Src, ((bRm >> X86_MODRM_REG_SHIFT) & X86_MODRM_REG_SMASK) | pVCpu->iem.s.uRexReg);
|
---|
231 | IEM_MC_FETCH_EFLAGS(EFlags);
|
---|
232 | if (!(pVCpu->iem.s.fPrefixes & IEM_OP_PRF_LOCK))
|
---|
233 | IEM_MC_CALL_VOID_AIMPL_3(pImpl->pfnNormalU64, pu64Dst, u64Src, pEFlags);
|
---|
234 | else
|
---|
235 | IEM_MC_CALL_VOID_AIMPL_3(pImpl->pfnLockedU64, pu64Dst, u64Src, pEFlags);
|
---|
236 |
|
---|
237 | IEM_MC_MEM_COMMIT_AND_UNMAP(pu64Dst, fAccess);
|
---|
238 | IEM_MC_COMMIT_EFLAGS(EFlags);
|
---|
239 | IEM_MC_ADVANCE_RIP();
|
---|
240 | IEM_MC_END();
|
---|
241 | break;
|
---|
242 | }
|
---|
243 | }
|
---|
244 | return VINF_SUCCESS;
|
---|
245 | }
|
---|
246 |
|
---|
247 |
|
---|
248 | /**
|
---|
249 | * Common worker for byte instructions like ADD, AND, OR, ++ with a register as
|
---|
250 | * the destination.
|
---|
251 | *
|
---|
252 | * @param pImpl Pointer to the instruction implementation (assembly).
|
---|
253 | */
|
---|
254 | FNIEMOP_DEF_1(iemOpHlpBinaryOperator_r8_rm, PCIEMOPBINSIZES, pImpl)
|
---|
255 | {
|
---|
256 | uint8_t bRm; IEM_OPCODE_GET_NEXT_U8(&bRm);
|
---|
257 |
|
---|
258 | /*
|
---|
259 | * If rm is denoting a register, no more instruction bytes.
|
---|
260 | */
|
---|
261 | if ((bRm & X86_MODRM_MOD_MASK) == (3 << X86_MODRM_MOD_SHIFT))
|
---|
262 | {
|
---|
263 | IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
|
---|
264 | IEM_MC_BEGIN(3, 0);
|
---|
265 | IEM_MC_ARG(uint8_t *, pu8Dst, 0);
|
---|
266 | IEM_MC_ARG(uint8_t, u8Src, 1);
|
---|
267 | IEM_MC_ARG(uint32_t *, pEFlags, 2);
|
---|
268 |
|
---|
269 | IEM_MC_FETCH_GREG_U8(u8Src, (bRm & X86_MODRM_RM_MASK) | pVCpu->iem.s.uRexB);
|
---|
270 | IEM_MC_REF_GREG_U8(pu8Dst, ((bRm >> X86_MODRM_REG_SHIFT) & X86_MODRM_REG_SMASK) | pVCpu->iem.s.uRexReg);
|
---|
271 | IEM_MC_REF_EFLAGS(pEFlags);
|
---|
272 | IEM_MC_CALL_VOID_AIMPL_3(pImpl->pfnNormalU8, pu8Dst, u8Src, pEFlags);
|
---|
273 |
|
---|
274 | IEM_MC_ADVANCE_RIP();
|
---|
275 | IEM_MC_END();
|
---|
276 | }
|
---|
277 | else
|
---|
278 | {
|
---|
279 | /*
|
---|
280 | * We're accessing memory.
|
---|
281 | */
|
---|
282 | IEM_MC_BEGIN(3, 1);
|
---|
283 | IEM_MC_ARG(uint8_t *, pu8Dst, 0);
|
---|
284 | IEM_MC_ARG(uint8_t, u8Src, 1);
|
---|
285 | IEM_MC_ARG(uint32_t *, pEFlags, 2);
|
---|
286 | IEM_MC_LOCAL(RTGCPTR, GCPtrEffDst);
|
---|
287 |
|
---|
288 | IEM_MC_CALC_RM_EFF_ADDR(GCPtrEffDst, bRm, 0);
|
---|
289 | IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
|
---|
290 | IEM_MC_FETCH_MEM_U8(u8Src, pVCpu->iem.s.iEffSeg, GCPtrEffDst);
|
---|
291 | IEM_MC_REF_GREG_U8(pu8Dst, ((bRm >> X86_MODRM_REG_SHIFT) & X86_MODRM_REG_SMASK) | pVCpu->iem.s.uRexReg);
|
---|
292 | IEM_MC_REF_EFLAGS(pEFlags);
|
---|
293 | IEM_MC_CALL_VOID_AIMPL_3(pImpl->pfnNormalU8, pu8Dst, u8Src, pEFlags);
|
---|
294 |
|
---|
295 | IEM_MC_ADVANCE_RIP();
|
---|
296 | IEM_MC_END();
|
---|
297 | }
|
---|
298 | return VINF_SUCCESS;
|
---|
299 | }
|
---|
300 |
|
---|
301 |
|
---|
302 | /**
|
---|
303 | * Common worker for word/dword/qword instructions like ADD, AND, OR, ++ with a
|
---|
304 | * register as the destination.
|
---|
305 | *
|
---|
306 | * @param pImpl Pointer to the instruction implementation (assembly).
|
---|
307 | */
|
---|
308 | FNIEMOP_DEF_1(iemOpHlpBinaryOperator_rv_rm, PCIEMOPBINSIZES, pImpl)
|
---|
309 | {
|
---|
310 | uint8_t bRm; IEM_OPCODE_GET_NEXT_U8(&bRm);
|
---|
311 |
|
---|
312 | /*
|
---|
313 | * If rm is denoting a register, no more instruction bytes.
|
---|
314 | */
|
---|
315 | if ((bRm & X86_MODRM_MOD_MASK) == (3 << X86_MODRM_MOD_SHIFT))
|
---|
316 | {
|
---|
317 | IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
|
---|
318 | switch (pVCpu->iem.s.enmEffOpSize)
|
---|
319 | {
|
---|
320 | case IEMMODE_16BIT:
|
---|
321 | IEM_MC_BEGIN(3, 0);
|
---|
322 | IEM_MC_ARG(uint16_t *, pu16Dst, 0);
|
---|
323 | IEM_MC_ARG(uint16_t, u16Src, 1);
|
---|
324 | IEM_MC_ARG(uint32_t *, pEFlags, 2);
|
---|
325 |
|
---|
326 | IEM_MC_FETCH_GREG_U16(u16Src, (bRm & X86_MODRM_RM_MASK) | pVCpu->iem.s.uRexB);
|
---|
327 | IEM_MC_REF_GREG_U16(pu16Dst, ((bRm >> X86_MODRM_REG_SHIFT) & X86_MODRM_REG_SMASK) | pVCpu->iem.s.uRexReg);
|
---|
328 | IEM_MC_REF_EFLAGS(pEFlags);
|
---|
329 | IEM_MC_CALL_VOID_AIMPL_3(pImpl->pfnNormalU16, pu16Dst, u16Src, pEFlags);
|
---|
330 |
|
---|
331 | IEM_MC_ADVANCE_RIP();
|
---|
332 | IEM_MC_END();
|
---|
333 | break;
|
---|
334 |
|
---|
335 | case IEMMODE_32BIT:
|
---|
336 | IEM_MC_BEGIN(3, 0);
|
---|
337 | IEM_MC_ARG(uint32_t *, pu32Dst, 0);
|
---|
338 | IEM_MC_ARG(uint32_t, u32Src, 1);
|
---|
339 | IEM_MC_ARG(uint32_t *, pEFlags, 2);
|
---|
340 |
|
---|
341 | IEM_MC_FETCH_GREG_U32(u32Src, (bRm & X86_MODRM_RM_MASK) | pVCpu->iem.s.uRexB);
|
---|
342 | IEM_MC_REF_GREG_U32(pu32Dst, ((bRm >> X86_MODRM_REG_SHIFT) & X86_MODRM_REG_SMASK) | pVCpu->iem.s.uRexReg);
|
---|
343 | IEM_MC_REF_EFLAGS(pEFlags);
|
---|
344 | IEM_MC_CALL_VOID_AIMPL_3(pImpl->pfnNormalU32, pu32Dst, u32Src, pEFlags);
|
---|
345 |
|
---|
346 | IEM_MC_CLEAR_HIGH_GREG_U64_BY_REF(pu32Dst);
|
---|
347 | IEM_MC_ADVANCE_RIP();
|
---|
348 | IEM_MC_END();
|
---|
349 | break;
|
---|
350 |
|
---|
351 | case IEMMODE_64BIT:
|
---|
352 | IEM_MC_BEGIN(3, 0);
|
---|
353 | IEM_MC_ARG(uint64_t *, pu64Dst, 0);
|
---|
354 | IEM_MC_ARG(uint64_t, u64Src, 1);
|
---|
355 | IEM_MC_ARG(uint32_t *, pEFlags, 2);
|
---|
356 |
|
---|
357 | IEM_MC_FETCH_GREG_U64(u64Src, (bRm & X86_MODRM_RM_MASK) | pVCpu->iem.s.uRexB);
|
---|
358 | IEM_MC_REF_GREG_U64(pu64Dst, ((bRm >> X86_MODRM_REG_SHIFT) & X86_MODRM_REG_SMASK) | pVCpu->iem.s.uRexReg);
|
---|
359 | IEM_MC_REF_EFLAGS(pEFlags);
|
---|
360 | IEM_MC_CALL_VOID_AIMPL_3(pImpl->pfnNormalU64, pu64Dst, u64Src, pEFlags);
|
---|
361 |
|
---|
362 | IEM_MC_ADVANCE_RIP();
|
---|
363 | IEM_MC_END();
|
---|
364 | break;
|
---|
365 | }
|
---|
366 | }
|
---|
367 | else
|
---|
368 | {
|
---|
369 | /*
|
---|
370 | * We're accessing memory.
|
---|
371 | */
|
---|
372 | switch (pVCpu->iem.s.enmEffOpSize)
|
---|
373 | {
|
---|
374 | case IEMMODE_16BIT:
|
---|
375 | IEM_MC_BEGIN(3, 1);
|
---|
376 | IEM_MC_ARG(uint16_t *, pu16Dst, 0);
|
---|
377 | IEM_MC_ARG(uint16_t, u16Src, 1);
|
---|
378 | IEM_MC_ARG(uint32_t *, pEFlags, 2);
|
---|
379 | IEM_MC_LOCAL(RTGCPTR, GCPtrEffDst);
|
---|
380 |
|
---|
381 | IEM_MC_CALC_RM_EFF_ADDR(GCPtrEffDst, bRm, 0);
|
---|
382 | IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
|
---|
383 | IEM_MC_FETCH_MEM_U16(u16Src, pVCpu->iem.s.iEffSeg, GCPtrEffDst);
|
---|
384 | IEM_MC_REF_GREG_U16(pu16Dst, ((bRm >> X86_MODRM_REG_SHIFT) & X86_MODRM_REG_SMASK) | pVCpu->iem.s.uRexReg);
|
---|
385 | IEM_MC_REF_EFLAGS(pEFlags);
|
---|
386 | IEM_MC_CALL_VOID_AIMPL_3(pImpl->pfnNormalU16, pu16Dst, u16Src, pEFlags);
|
---|
387 |
|
---|
388 | IEM_MC_ADVANCE_RIP();
|
---|
389 | IEM_MC_END();
|
---|
390 | break;
|
---|
391 |
|
---|
392 | case IEMMODE_32BIT:
|
---|
393 | IEM_MC_BEGIN(3, 1);
|
---|
394 | IEM_MC_ARG(uint32_t *, pu32Dst, 0);
|
---|
395 | IEM_MC_ARG(uint32_t, u32Src, 1);
|
---|
396 | IEM_MC_ARG(uint32_t *, pEFlags, 2);
|
---|
397 | IEM_MC_LOCAL(RTGCPTR, GCPtrEffDst);
|
---|
398 |
|
---|
399 | IEM_MC_CALC_RM_EFF_ADDR(GCPtrEffDst, bRm, 0);
|
---|
400 | IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
|
---|
401 | IEM_MC_FETCH_MEM_U32(u32Src, pVCpu->iem.s.iEffSeg, GCPtrEffDst);
|
---|
402 | IEM_MC_REF_GREG_U32(pu32Dst, ((bRm >> X86_MODRM_REG_SHIFT) & X86_MODRM_REG_SMASK) | pVCpu->iem.s.uRexReg);
|
---|
403 | IEM_MC_REF_EFLAGS(pEFlags);
|
---|
404 | IEM_MC_CALL_VOID_AIMPL_3(pImpl->pfnNormalU32, pu32Dst, u32Src, pEFlags);
|
---|
405 |
|
---|
406 | IEM_MC_CLEAR_HIGH_GREG_U64_BY_REF(pu32Dst);
|
---|
407 | IEM_MC_ADVANCE_RIP();
|
---|
408 | IEM_MC_END();
|
---|
409 | break;
|
---|
410 |
|
---|
411 | case IEMMODE_64BIT:
|
---|
412 | IEM_MC_BEGIN(3, 1);
|
---|
413 | IEM_MC_ARG(uint64_t *, pu64Dst, 0);
|
---|
414 | IEM_MC_ARG(uint64_t, u64Src, 1);
|
---|
415 | IEM_MC_ARG(uint32_t *, pEFlags, 2);
|
---|
416 | IEM_MC_LOCAL(RTGCPTR, GCPtrEffDst);
|
---|
417 |
|
---|
418 | IEM_MC_CALC_RM_EFF_ADDR(GCPtrEffDst, bRm, 0);
|
---|
419 | IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
|
---|
420 | IEM_MC_FETCH_MEM_U64(u64Src, pVCpu->iem.s.iEffSeg, GCPtrEffDst);
|
---|
421 | IEM_MC_REF_GREG_U64(pu64Dst, ((bRm >> X86_MODRM_REG_SHIFT) & X86_MODRM_REG_SMASK) | pVCpu->iem.s.uRexReg);
|
---|
422 | IEM_MC_REF_EFLAGS(pEFlags);
|
---|
423 | IEM_MC_CALL_VOID_AIMPL_3(pImpl->pfnNormalU64, pu64Dst, u64Src, pEFlags);
|
---|
424 |
|
---|
425 | IEM_MC_ADVANCE_RIP();
|
---|
426 | IEM_MC_END();
|
---|
427 | break;
|
---|
428 | }
|
---|
429 | }
|
---|
430 | return VINF_SUCCESS;
|
---|
431 | }
|
---|
432 |
|
---|
433 |
|
---|
434 | /**
|
---|
435 | * Common worker for instructions like ADD, AND, OR, ++ with working on AL with
|
---|
436 | * a byte immediate.
|
---|
437 | *
|
---|
438 | * @param pImpl Pointer to the instruction implementation (assembly).
|
---|
439 | */
|
---|
440 | FNIEMOP_DEF_1(iemOpHlpBinaryOperator_AL_Ib, PCIEMOPBINSIZES, pImpl)
|
---|
441 | {
|
---|
442 | uint8_t u8Imm; IEM_OPCODE_GET_NEXT_U8(&u8Imm);
|
---|
443 | IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
|
---|
444 |
|
---|
445 | IEM_MC_BEGIN(3, 0);
|
---|
446 | IEM_MC_ARG(uint8_t *, pu8Dst, 0);
|
---|
447 | IEM_MC_ARG_CONST(uint8_t, u8Src,/*=*/ u8Imm, 1);
|
---|
448 | IEM_MC_ARG(uint32_t *, pEFlags, 2);
|
---|
449 |
|
---|
450 | IEM_MC_REF_GREG_U8(pu8Dst, X86_GREG_xAX);
|
---|
451 | IEM_MC_REF_EFLAGS(pEFlags);
|
---|
452 | IEM_MC_CALL_VOID_AIMPL_3(pImpl->pfnNormalU8, pu8Dst, u8Src, pEFlags);
|
---|
453 |
|
---|
454 | IEM_MC_ADVANCE_RIP();
|
---|
455 | IEM_MC_END();
|
---|
456 | return VINF_SUCCESS;
|
---|
457 | }
|
---|
458 |
|
---|
459 |
|
---|
460 | /**
|
---|
461 | * Common worker for instructions like ADD, AND, OR, ++ with working on
|
---|
462 | * AX/EAX/RAX with a word/dword immediate.
|
---|
463 | *
|
---|
464 | * @param pImpl Pointer to the instruction implementation (assembly).
|
---|
465 | */
|
---|
466 | FNIEMOP_DEF_1(iemOpHlpBinaryOperator_rAX_Iz, PCIEMOPBINSIZES, pImpl)
|
---|
467 | {
|
---|
468 | switch (pVCpu->iem.s.enmEffOpSize)
|
---|
469 | {
|
---|
470 | case IEMMODE_16BIT:
|
---|
471 | {
|
---|
472 | uint16_t u16Imm; IEM_OPCODE_GET_NEXT_U16(&u16Imm);
|
---|
473 | IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
|
---|
474 |
|
---|
475 | IEM_MC_BEGIN(3, 0);
|
---|
476 | IEM_MC_ARG(uint16_t *, pu16Dst, 0);
|
---|
477 | IEM_MC_ARG_CONST(uint16_t, u16Src,/*=*/ u16Imm, 1);
|
---|
478 | IEM_MC_ARG(uint32_t *, pEFlags, 2);
|
---|
479 |
|
---|
480 | IEM_MC_REF_GREG_U16(pu16Dst, X86_GREG_xAX);
|
---|
481 | IEM_MC_REF_EFLAGS(pEFlags);
|
---|
482 | IEM_MC_CALL_VOID_AIMPL_3(pImpl->pfnNormalU16, pu16Dst, u16Src, pEFlags);
|
---|
483 |
|
---|
484 | IEM_MC_ADVANCE_RIP();
|
---|
485 | IEM_MC_END();
|
---|
486 | return VINF_SUCCESS;
|
---|
487 | }
|
---|
488 |
|
---|
489 | case IEMMODE_32BIT:
|
---|
490 | {
|
---|
491 | uint32_t u32Imm; IEM_OPCODE_GET_NEXT_U32(&u32Imm);
|
---|
492 | IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
|
---|
493 |
|
---|
494 | IEM_MC_BEGIN(3, 0);
|
---|
495 | IEM_MC_ARG(uint32_t *, pu32Dst, 0);
|
---|
496 | IEM_MC_ARG_CONST(uint32_t, u32Src,/*=*/ u32Imm, 1);
|
---|
497 | IEM_MC_ARG(uint32_t *, pEFlags, 2);
|
---|
498 |
|
---|
499 | IEM_MC_REF_GREG_U32(pu32Dst, X86_GREG_xAX);
|
---|
500 | IEM_MC_REF_EFLAGS(pEFlags);
|
---|
501 | IEM_MC_CALL_VOID_AIMPL_3(pImpl->pfnNormalU32, pu32Dst, u32Src, pEFlags);
|
---|
502 |
|
---|
503 | if (pImpl != &g_iemAImpl_test)
|
---|
504 | IEM_MC_CLEAR_HIGH_GREG_U64_BY_REF(pu32Dst);
|
---|
505 | IEM_MC_ADVANCE_RIP();
|
---|
506 | IEM_MC_END();
|
---|
507 | return VINF_SUCCESS;
|
---|
508 | }
|
---|
509 |
|
---|
510 | case IEMMODE_64BIT:
|
---|
511 | {
|
---|
512 | uint64_t u64Imm; IEM_OPCODE_GET_NEXT_S32_SX_U64(&u64Imm);
|
---|
513 | IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
|
---|
514 |
|
---|
515 | IEM_MC_BEGIN(3, 0);
|
---|
516 | IEM_MC_ARG(uint64_t *, pu64Dst, 0);
|
---|
517 | IEM_MC_ARG_CONST(uint64_t, u64Src,/*=*/ u64Imm, 1);
|
---|
518 | IEM_MC_ARG(uint32_t *, pEFlags, 2);
|
---|
519 |
|
---|
520 | IEM_MC_REF_GREG_U64(pu64Dst, X86_GREG_xAX);
|
---|
521 | IEM_MC_REF_EFLAGS(pEFlags);
|
---|
522 | IEM_MC_CALL_VOID_AIMPL_3(pImpl->pfnNormalU64, pu64Dst, u64Src, pEFlags);
|
---|
523 |
|
---|
524 | IEM_MC_ADVANCE_RIP();
|
---|
525 | IEM_MC_END();
|
---|
526 | return VINF_SUCCESS;
|
---|
527 | }
|
---|
528 |
|
---|
529 | IEM_NOT_REACHED_DEFAULT_CASE_RET();
|
---|
530 | }
|
---|
531 | }
|
---|
532 |
|
---|
533 |
|
---|
534 | /** Opcodes 0xf1, 0xd6. */
|
---|
535 | FNIEMOP_DEF(iemOp_Invalid)
|
---|
536 | {
|
---|
537 | IEMOP_MNEMONIC("Invalid");
|
---|
538 | return IEMOP_RAISE_INVALID_OPCODE();
|
---|
539 | }
|
---|
540 |
|
---|
541 |
|
---|
542 | /** Invalid with RM byte . */
|
---|
543 | FNIEMOPRM_DEF(iemOp_InvalidWithRM)
|
---|
544 | {
|
---|
545 | RT_NOREF_PV(bRm);
|
---|
546 | IEMOP_MNEMONIC("InvalidWithRM");
|
---|
547 | return IEMOP_RAISE_INVALID_OPCODE();
|
---|
548 | }
|
---|
549 |
|
---|
550 |
|
---|
551 |
|
---|
552 | /** @name ..... opcodes.
|
---|
553 | *
|
---|
554 | * @{
|
---|
555 | */
|
---|
556 |
|
---|
557 | /** @} */
|
---|
558 |
|
---|
559 |
|
---|
560 | /** @name Two byte opcodes (first byte 0x0f).
|
---|
561 | *
|
---|
562 | * @{
|
---|
563 | */
|
---|
564 |
|
---|
565 | /** Opcode 0x0f 0x00 /0. */
|
---|
566 | FNIEMOPRM_DEF(iemOp_Grp6_sldt)
|
---|
567 | {
|
---|
568 | IEMOP_MNEMONIC("sldt Rv/Mw");
|
---|
569 | IEMOP_HLP_MIN_286();
|
---|
570 | IEMOP_HLP_NO_REAL_OR_V86_MODE();
|
---|
571 |
|
---|
572 | if ((bRm & X86_MODRM_MOD_MASK) == (3 << X86_MODRM_MOD_SHIFT))
|
---|
573 | {
|
---|
574 | IEMOP_HLP_DECODED_NL_1(OP_SLDT, IEMOPFORM_M_REG, OP_PARM_Ew, DISOPTYPE_DANGEROUS | DISOPTYPE_PRIVILEGED_NOTRAP);
|
---|
575 | switch (pVCpu->iem.s.enmEffOpSize)
|
---|
576 | {
|
---|
577 | case IEMMODE_16BIT:
|
---|
578 | IEM_MC_BEGIN(0, 1);
|
---|
579 | IEM_MC_LOCAL(uint16_t, u16Ldtr);
|
---|
580 | IEM_MC_FETCH_LDTR_U16(u16Ldtr);
|
---|
581 | IEM_MC_STORE_GREG_U16((bRm & X86_MODRM_RM_MASK) | pVCpu->iem.s.uRexB, u16Ldtr);
|
---|
582 | IEM_MC_ADVANCE_RIP();
|
---|
583 | IEM_MC_END();
|
---|
584 | break;
|
---|
585 |
|
---|
586 | case IEMMODE_32BIT:
|
---|
587 | IEM_MC_BEGIN(0, 1);
|
---|
588 | IEM_MC_LOCAL(uint32_t, u32Ldtr);
|
---|
589 | IEM_MC_FETCH_LDTR_U32(u32Ldtr);
|
---|
590 | IEM_MC_STORE_GREG_U32((bRm & X86_MODRM_RM_MASK) | pVCpu->iem.s.uRexB, u32Ldtr);
|
---|
591 | IEM_MC_ADVANCE_RIP();
|
---|
592 | IEM_MC_END();
|
---|
593 | break;
|
---|
594 |
|
---|
595 | case IEMMODE_64BIT:
|
---|
596 | IEM_MC_BEGIN(0, 1);
|
---|
597 | IEM_MC_LOCAL(uint64_t, u64Ldtr);
|
---|
598 | IEM_MC_FETCH_LDTR_U64(u64Ldtr);
|
---|
599 | IEM_MC_STORE_GREG_U64((bRm & X86_MODRM_RM_MASK) | pVCpu->iem.s.uRexB, u64Ldtr);
|
---|
600 | IEM_MC_ADVANCE_RIP();
|
---|
601 | IEM_MC_END();
|
---|
602 | break;
|
---|
603 |
|
---|
604 | IEM_NOT_REACHED_DEFAULT_CASE_RET();
|
---|
605 | }
|
---|
606 | }
|
---|
607 | else
|
---|
608 | {
|
---|
609 | IEM_MC_BEGIN(0, 2);
|
---|
610 | IEM_MC_LOCAL(uint16_t, u16Ldtr);
|
---|
611 | IEM_MC_LOCAL(RTGCPTR, GCPtrEffDst);
|
---|
612 | IEM_MC_CALC_RM_EFF_ADDR(GCPtrEffDst, bRm, 0);
|
---|
613 | IEMOP_HLP_DECODED_NL_1(OP_SLDT, IEMOPFORM_M_MEM, OP_PARM_Ew, DISOPTYPE_DANGEROUS | DISOPTYPE_PRIVILEGED_NOTRAP);
|
---|
614 | IEM_MC_FETCH_LDTR_U16(u16Ldtr);
|
---|
615 | IEM_MC_STORE_MEM_U16(pVCpu->iem.s.iEffSeg, GCPtrEffDst, u16Ldtr);
|
---|
616 | IEM_MC_ADVANCE_RIP();
|
---|
617 | IEM_MC_END();
|
---|
618 | }
|
---|
619 | return VINF_SUCCESS;
|
---|
620 | }
|
---|
621 |
|
---|
622 |
|
---|
623 | /** Opcode 0x0f 0x00 /1. */
|
---|
624 | FNIEMOPRM_DEF(iemOp_Grp6_str)
|
---|
625 | {
|
---|
626 | IEMOP_MNEMONIC("str Rv/Mw");
|
---|
627 | IEMOP_HLP_MIN_286();
|
---|
628 | IEMOP_HLP_NO_REAL_OR_V86_MODE();
|
---|
629 |
|
---|
630 | if ((bRm & X86_MODRM_MOD_MASK) == (3 << X86_MODRM_MOD_SHIFT))
|
---|
631 | {
|
---|
632 | IEMOP_HLP_DECODED_NL_1(OP_STR, IEMOPFORM_M_REG, OP_PARM_Ew, DISOPTYPE_DANGEROUS | DISOPTYPE_PRIVILEGED_NOTRAP);
|
---|
633 | switch (pVCpu->iem.s.enmEffOpSize)
|
---|
634 | {
|
---|
635 | case IEMMODE_16BIT:
|
---|
636 | IEM_MC_BEGIN(0, 1);
|
---|
637 | IEM_MC_LOCAL(uint16_t, u16Tr);
|
---|
638 | IEM_MC_FETCH_TR_U16(u16Tr);
|
---|
639 | IEM_MC_STORE_GREG_U16((bRm & X86_MODRM_RM_MASK) | pVCpu->iem.s.uRexB, u16Tr);
|
---|
640 | IEM_MC_ADVANCE_RIP();
|
---|
641 | IEM_MC_END();
|
---|
642 | break;
|
---|
643 |
|
---|
644 | case IEMMODE_32BIT:
|
---|
645 | IEM_MC_BEGIN(0, 1);
|
---|
646 | IEM_MC_LOCAL(uint32_t, u32Tr);
|
---|
647 | IEM_MC_FETCH_TR_U32(u32Tr);
|
---|
648 | IEM_MC_STORE_GREG_U32((bRm & X86_MODRM_RM_MASK) | pVCpu->iem.s.uRexB, u32Tr);
|
---|
649 | IEM_MC_ADVANCE_RIP();
|
---|
650 | IEM_MC_END();
|
---|
651 | break;
|
---|
652 |
|
---|
653 | case IEMMODE_64BIT:
|
---|
654 | IEM_MC_BEGIN(0, 1);
|
---|
655 | IEM_MC_LOCAL(uint64_t, u64Tr);
|
---|
656 | IEM_MC_FETCH_TR_U64(u64Tr);
|
---|
657 | IEM_MC_STORE_GREG_U64((bRm & X86_MODRM_RM_MASK) | pVCpu->iem.s.uRexB, u64Tr);
|
---|
658 | IEM_MC_ADVANCE_RIP();
|
---|
659 | IEM_MC_END();
|
---|
660 | break;
|
---|
661 |
|
---|
662 | IEM_NOT_REACHED_DEFAULT_CASE_RET();
|
---|
663 | }
|
---|
664 | }
|
---|
665 | else
|
---|
666 | {
|
---|
667 | IEM_MC_BEGIN(0, 2);
|
---|
668 | IEM_MC_LOCAL(uint16_t, u16Tr);
|
---|
669 | IEM_MC_LOCAL(RTGCPTR, GCPtrEffDst);
|
---|
670 | IEM_MC_CALC_RM_EFF_ADDR(GCPtrEffDst, bRm, 0);
|
---|
671 | IEMOP_HLP_DECODED_NL_1(OP_STR, IEMOPFORM_M_MEM, OP_PARM_Ew, DISOPTYPE_DANGEROUS | DISOPTYPE_PRIVILEGED_NOTRAP);
|
---|
672 | IEM_MC_FETCH_TR_U16(u16Tr);
|
---|
673 | IEM_MC_STORE_MEM_U16(pVCpu->iem.s.iEffSeg, GCPtrEffDst, u16Tr);
|
---|
674 | IEM_MC_ADVANCE_RIP();
|
---|
675 | IEM_MC_END();
|
---|
676 | }
|
---|
677 | return VINF_SUCCESS;
|
---|
678 | }
|
---|
679 |
|
---|
680 |
|
---|
681 | /** Opcode 0x0f 0x00 /2. */
|
---|
682 | FNIEMOPRM_DEF(iemOp_Grp6_lldt)
|
---|
683 | {
|
---|
684 | IEMOP_MNEMONIC("lldt Ew");
|
---|
685 | IEMOP_HLP_MIN_286();
|
---|
686 | IEMOP_HLP_NO_REAL_OR_V86_MODE();
|
---|
687 |
|
---|
688 | if ((bRm & X86_MODRM_MOD_MASK) == (3 << X86_MODRM_MOD_SHIFT))
|
---|
689 | {
|
---|
690 | IEMOP_HLP_DECODED_NL_1(OP_LLDT, IEMOPFORM_M_REG, OP_PARM_Ew, DISOPTYPE_DANGEROUS);
|
---|
691 | IEM_MC_BEGIN(1, 0);
|
---|
692 | IEM_MC_ARG(uint16_t, u16Sel, 0);
|
---|
693 | IEM_MC_FETCH_GREG_U16(u16Sel, (bRm & X86_MODRM_RM_MASK) | pVCpu->iem.s.uRexB);
|
---|
694 | IEM_MC_CALL_CIMPL_1(iemCImpl_lldt, u16Sel);
|
---|
695 | IEM_MC_END();
|
---|
696 | }
|
---|
697 | else
|
---|
698 | {
|
---|
699 | IEM_MC_BEGIN(1, 1);
|
---|
700 | IEM_MC_ARG(uint16_t, u16Sel, 0);
|
---|
701 | IEM_MC_LOCAL(RTGCPTR, GCPtrEffSrc);
|
---|
702 | IEM_MC_CALC_RM_EFF_ADDR(GCPtrEffSrc, bRm, 0);
|
---|
703 | IEMOP_HLP_DECODED_NL_1(OP_LLDT, IEMOPFORM_M_MEM, OP_PARM_Ew, DISOPTYPE_DANGEROUS);
|
---|
704 | IEM_MC_RAISE_GP0_IF_CPL_NOT_ZERO(); /** @todo test order */
|
---|
705 | IEM_MC_FETCH_MEM_U16(u16Sel, pVCpu->iem.s.iEffSeg, GCPtrEffSrc);
|
---|
706 | IEM_MC_CALL_CIMPL_1(iemCImpl_lldt, u16Sel);
|
---|
707 | IEM_MC_END();
|
---|
708 | }
|
---|
709 | return VINF_SUCCESS;
|
---|
710 | }
|
---|
711 |
|
---|
712 |
|
---|
713 | /** Opcode 0x0f 0x00 /3. */
|
---|
714 | FNIEMOPRM_DEF(iemOp_Grp6_ltr)
|
---|
715 | {
|
---|
716 | IEMOP_MNEMONIC("ltr Ew");
|
---|
717 | IEMOP_HLP_MIN_286();
|
---|
718 | IEMOP_HLP_NO_REAL_OR_V86_MODE();
|
---|
719 |
|
---|
720 | if ((bRm & X86_MODRM_MOD_MASK) == (3 << X86_MODRM_MOD_SHIFT))
|
---|
721 | {
|
---|
722 | IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
|
---|
723 | IEM_MC_BEGIN(1, 0);
|
---|
724 | IEM_MC_ARG(uint16_t, u16Sel, 0);
|
---|
725 | IEM_MC_FETCH_GREG_U16(u16Sel, (bRm & X86_MODRM_RM_MASK) | pVCpu->iem.s.uRexB);
|
---|
726 | IEM_MC_CALL_CIMPL_1(iemCImpl_ltr, u16Sel);
|
---|
727 | IEM_MC_END();
|
---|
728 | }
|
---|
729 | else
|
---|
730 | {
|
---|
731 | IEM_MC_BEGIN(1, 1);
|
---|
732 | IEM_MC_ARG(uint16_t, u16Sel, 0);
|
---|
733 | IEM_MC_LOCAL(RTGCPTR, GCPtrEffSrc);
|
---|
734 | IEM_MC_CALC_RM_EFF_ADDR(GCPtrEffSrc, bRm, 0);
|
---|
735 | IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
|
---|
736 | IEM_MC_RAISE_GP0_IF_CPL_NOT_ZERO(); /** @todo test ordre */
|
---|
737 | IEM_MC_FETCH_MEM_U16(u16Sel, pVCpu->iem.s.iEffSeg, GCPtrEffSrc);
|
---|
738 | IEM_MC_CALL_CIMPL_1(iemCImpl_ltr, u16Sel);
|
---|
739 | IEM_MC_END();
|
---|
740 | }
|
---|
741 | return VINF_SUCCESS;
|
---|
742 | }
|
---|
743 |
|
---|
744 |
|
---|
745 | /** Opcode 0x0f 0x00 /3. */
|
---|
746 | FNIEMOP_DEF_2(iemOpCommonGrp6VerX, uint8_t, bRm, bool, fWrite)
|
---|
747 | {
|
---|
748 | IEMOP_HLP_MIN_286();
|
---|
749 | IEMOP_HLP_NO_REAL_OR_V86_MODE();
|
---|
750 |
|
---|
751 | if ((bRm & X86_MODRM_MOD_MASK) == (3 << X86_MODRM_MOD_SHIFT))
|
---|
752 | {
|
---|
753 | IEMOP_HLP_DECODED_NL_1(fWrite ? OP_VERW : OP_VERR, IEMOPFORM_M_MEM, OP_PARM_Ew, DISOPTYPE_DANGEROUS | DISOPTYPE_PRIVILEGED_NOTRAP);
|
---|
754 | IEM_MC_BEGIN(2, 0);
|
---|
755 | IEM_MC_ARG(uint16_t, u16Sel, 0);
|
---|
756 | IEM_MC_ARG_CONST(bool, fWriteArg, fWrite, 1);
|
---|
757 | IEM_MC_FETCH_GREG_U16(u16Sel, (bRm & X86_MODRM_RM_MASK) | pVCpu->iem.s.uRexB);
|
---|
758 | IEM_MC_CALL_CIMPL_2(iemCImpl_VerX, u16Sel, fWriteArg);
|
---|
759 | IEM_MC_END();
|
---|
760 | }
|
---|
761 | else
|
---|
762 | {
|
---|
763 | IEM_MC_BEGIN(2, 1);
|
---|
764 | IEM_MC_ARG(uint16_t, u16Sel, 0);
|
---|
765 | IEM_MC_ARG_CONST(bool, fWriteArg, fWrite, 1);
|
---|
766 | IEM_MC_LOCAL(RTGCPTR, GCPtrEffSrc);
|
---|
767 | IEM_MC_CALC_RM_EFF_ADDR(GCPtrEffSrc, bRm, 0);
|
---|
768 | IEMOP_HLP_DECODED_NL_1(fWrite ? OP_VERW : OP_VERR, IEMOPFORM_M_MEM, OP_PARM_Ew, DISOPTYPE_DANGEROUS | DISOPTYPE_PRIVILEGED_NOTRAP);
|
---|
769 | IEM_MC_FETCH_MEM_U16(u16Sel, pVCpu->iem.s.iEffSeg, GCPtrEffSrc);
|
---|
770 | IEM_MC_CALL_CIMPL_2(iemCImpl_VerX, u16Sel, fWriteArg);
|
---|
771 | IEM_MC_END();
|
---|
772 | }
|
---|
773 | return VINF_SUCCESS;
|
---|
774 | }
|
---|
775 |
|
---|
776 |
|
---|
777 | /** Opcode 0x0f 0x00 /4. */
|
---|
778 | FNIEMOPRM_DEF(iemOp_Grp6_verr)
|
---|
779 | {
|
---|
780 | IEMOP_MNEMONIC("verr Ew");
|
---|
781 | IEMOP_HLP_MIN_286();
|
---|
782 | return FNIEMOP_CALL_2(iemOpCommonGrp6VerX, bRm, false);
|
---|
783 | }
|
---|
784 |
|
---|
785 |
|
---|
786 | /** Opcode 0x0f 0x00 /5. */
|
---|
787 | FNIEMOPRM_DEF(iemOp_Grp6_verw)
|
---|
788 | {
|
---|
789 | IEMOP_MNEMONIC("verr Ew");
|
---|
790 | IEMOP_HLP_MIN_286();
|
---|
791 | return FNIEMOP_CALL_2(iemOpCommonGrp6VerX, bRm, true);
|
---|
792 | }
|
---|
793 |
|
---|
794 |
|
---|
795 | /**
|
---|
796 | * Group 6 jump table.
|
---|
797 | */
|
---|
798 | IEM_STATIC const PFNIEMOPRM g_apfnGroup6[8] =
|
---|
799 | {
|
---|
800 | iemOp_Grp6_sldt,
|
---|
801 | iemOp_Grp6_str,
|
---|
802 | iemOp_Grp6_lldt,
|
---|
803 | iemOp_Grp6_ltr,
|
---|
804 | iemOp_Grp6_verr,
|
---|
805 | iemOp_Grp6_verw,
|
---|
806 | iemOp_InvalidWithRM,
|
---|
807 | iemOp_InvalidWithRM
|
---|
808 | };
|
---|
809 |
|
---|
810 | /** Opcode 0x0f 0x00. */
|
---|
811 | FNIEMOP_DEF(iemOp_Grp6)
|
---|
812 | {
|
---|
813 | uint8_t bRm; IEM_OPCODE_GET_NEXT_U8(&bRm);
|
---|
814 | return FNIEMOP_CALL_1(g_apfnGroup6[(bRm >> X86_MODRM_REG_SHIFT) & X86_MODRM_REG_SMASK], bRm);
|
---|
815 | }
|
---|
816 |
|
---|
817 |
|
---|
818 | /** Opcode 0x0f 0x01 /0. */
|
---|
819 | FNIEMOP_DEF_1(iemOp_Grp7_sgdt, uint8_t, bRm)
|
---|
820 | {
|
---|
821 | IEMOP_MNEMONIC("sgdt Ms");
|
---|
822 | IEMOP_HLP_MIN_286();
|
---|
823 | IEMOP_HLP_64BIT_OP_SIZE();
|
---|
824 | IEM_MC_BEGIN(2, 1);
|
---|
825 | IEM_MC_ARG(uint8_t, iEffSeg, 0);
|
---|
826 | IEM_MC_ARG(RTGCPTR, GCPtrEffSrc, 1);
|
---|
827 | IEM_MC_CALC_RM_EFF_ADDR(GCPtrEffSrc, bRm, 0);
|
---|
828 | IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
|
---|
829 | IEM_MC_ASSIGN(iEffSeg, pVCpu->iem.s.iEffSeg);
|
---|
830 | IEM_MC_CALL_CIMPL_2(iemCImpl_sgdt, iEffSeg, GCPtrEffSrc);
|
---|
831 | IEM_MC_END();
|
---|
832 | return VINF_SUCCESS;
|
---|
833 | }
|
---|
834 |
|
---|
835 |
|
---|
836 | /** Opcode 0x0f 0x01 /0. */
|
---|
837 | FNIEMOP_DEF(iemOp_Grp7_vmcall)
|
---|
838 | {
|
---|
839 | IEMOP_BITCH_ABOUT_STUB();
|
---|
840 | return IEMOP_RAISE_INVALID_OPCODE();
|
---|
841 | }
|
---|
842 |
|
---|
843 |
|
---|
844 | /** Opcode 0x0f 0x01 /0. */
|
---|
845 | FNIEMOP_DEF(iemOp_Grp7_vmlaunch)
|
---|
846 | {
|
---|
847 | IEMOP_BITCH_ABOUT_STUB();
|
---|
848 | return IEMOP_RAISE_INVALID_OPCODE();
|
---|
849 | }
|
---|
850 |
|
---|
851 |
|
---|
852 | /** Opcode 0x0f 0x01 /0. */
|
---|
853 | FNIEMOP_DEF(iemOp_Grp7_vmresume)
|
---|
854 | {
|
---|
855 | IEMOP_BITCH_ABOUT_STUB();
|
---|
856 | return IEMOP_RAISE_INVALID_OPCODE();
|
---|
857 | }
|
---|
858 |
|
---|
859 |
|
---|
860 | /** Opcode 0x0f 0x01 /0. */
|
---|
861 | FNIEMOP_DEF(iemOp_Grp7_vmxoff)
|
---|
862 | {
|
---|
863 | IEMOP_BITCH_ABOUT_STUB();
|
---|
864 | return IEMOP_RAISE_INVALID_OPCODE();
|
---|
865 | }
|
---|
866 |
|
---|
867 |
|
---|
868 | /** Opcode 0x0f 0x01 /1. */
|
---|
869 | FNIEMOP_DEF_1(iemOp_Grp7_sidt, uint8_t, bRm)
|
---|
870 | {
|
---|
871 | IEMOP_MNEMONIC("sidt Ms");
|
---|
872 | IEMOP_HLP_MIN_286();
|
---|
873 | IEMOP_HLP_64BIT_OP_SIZE();
|
---|
874 | IEM_MC_BEGIN(2, 1);
|
---|
875 | IEM_MC_ARG(uint8_t, iEffSeg, 0);
|
---|
876 | IEM_MC_ARG(RTGCPTR, GCPtrEffSrc, 1);
|
---|
877 | IEM_MC_CALC_RM_EFF_ADDR(GCPtrEffSrc, bRm, 0);
|
---|
878 | IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
|
---|
879 | IEM_MC_ASSIGN(iEffSeg, pVCpu->iem.s.iEffSeg);
|
---|
880 | IEM_MC_CALL_CIMPL_2(iemCImpl_sidt, iEffSeg, GCPtrEffSrc);
|
---|
881 | IEM_MC_END();
|
---|
882 | return VINF_SUCCESS;
|
---|
883 | }
|
---|
884 |
|
---|
885 |
|
---|
886 | /** Opcode 0x0f 0x01 /1. */
|
---|
887 | FNIEMOP_DEF(iemOp_Grp7_monitor)
|
---|
888 | {
|
---|
889 | IEMOP_MNEMONIC("monitor");
|
---|
890 | IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX(); /** @todo Verify that monitor is allergic to lock prefixes. */
|
---|
891 | return IEM_MC_DEFER_TO_CIMPL_1(iemCImpl_monitor, pVCpu->iem.s.iEffSeg);
|
---|
892 | }
|
---|
893 |
|
---|
894 |
|
---|
895 | /** Opcode 0x0f 0x01 /1. */
|
---|
896 | FNIEMOP_DEF(iemOp_Grp7_mwait)
|
---|
897 | {
|
---|
898 | IEMOP_MNEMONIC("mwait"); /** @todo Verify that mwait is allergic to lock prefixes. */
|
---|
899 | IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
|
---|
900 | return IEM_MC_DEFER_TO_CIMPL_0(iemCImpl_mwait);
|
---|
901 | }
|
---|
902 |
|
---|
903 |
|
---|
904 | /** Opcode 0x0f 0x01 /2. */
|
---|
905 | FNIEMOP_DEF_1(iemOp_Grp7_lgdt, uint8_t, bRm)
|
---|
906 | {
|
---|
907 | IEMOP_MNEMONIC("lgdt");
|
---|
908 | IEMOP_HLP_64BIT_OP_SIZE();
|
---|
909 | IEM_MC_BEGIN(3, 1);
|
---|
910 | IEM_MC_ARG(uint8_t, iEffSeg, 0);
|
---|
911 | IEM_MC_ARG(RTGCPTR, GCPtrEffSrc, 1);
|
---|
912 | IEM_MC_ARG_CONST(IEMMODE, enmEffOpSizeArg,/*=*/pVCpu->iem.s.enmEffOpSize, 2);
|
---|
913 | IEM_MC_CALC_RM_EFF_ADDR(GCPtrEffSrc, bRm, 0);
|
---|
914 | IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
|
---|
915 | IEM_MC_ASSIGN(iEffSeg, pVCpu->iem.s.iEffSeg);
|
---|
916 | IEM_MC_CALL_CIMPL_3(iemCImpl_lgdt, iEffSeg, GCPtrEffSrc, enmEffOpSizeArg);
|
---|
917 | IEM_MC_END();
|
---|
918 | return VINF_SUCCESS;
|
---|
919 | }
|
---|
920 |
|
---|
921 |
|
---|
922 | /** Opcode 0x0f 0x01 0xd0. */
|
---|
923 | FNIEMOP_DEF(iemOp_Grp7_xgetbv)
|
---|
924 | {
|
---|
925 | IEMOP_MNEMONIC("xgetbv");
|
---|
926 | if (IEM_GET_GUEST_CPU_FEATURES(pVCpu)->fXSaveRstor)
|
---|
927 | {
|
---|
928 | IEMOP_HLP_DONE_DECODING_NO_LOCK_REPZ_OR_REPNZ_PREFIXES();
|
---|
929 | return IEM_MC_DEFER_TO_CIMPL_0(iemCImpl_xgetbv);
|
---|
930 | }
|
---|
931 | return IEMOP_RAISE_INVALID_OPCODE();
|
---|
932 | }
|
---|
933 |
|
---|
934 |
|
---|
935 | /** Opcode 0x0f 0x01 0xd1. */
|
---|
936 | FNIEMOP_DEF(iemOp_Grp7_xsetbv)
|
---|
937 | {
|
---|
938 | IEMOP_MNEMONIC("xsetbv");
|
---|
939 | if (IEM_GET_GUEST_CPU_FEATURES(pVCpu)->fXSaveRstor)
|
---|
940 | {
|
---|
941 | IEMOP_HLP_DONE_DECODING_NO_LOCK_REPZ_OR_REPNZ_PREFIXES();
|
---|
942 | return IEM_MC_DEFER_TO_CIMPL_0(iemCImpl_xsetbv);
|
---|
943 | }
|
---|
944 | return IEMOP_RAISE_INVALID_OPCODE();
|
---|
945 | }
|
---|
946 |
|
---|
947 |
|
---|
948 | /** Opcode 0x0f 0x01 /3. */
|
---|
949 | FNIEMOP_DEF_1(iemOp_Grp7_lidt, uint8_t, bRm)
|
---|
950 | {
|
---|
951 | IEMMODE enmEffOpSize = pVCpu->iem.s.enmCpuMode == IEMMODE_64BIT
|
---|
952 | ? IEMMODE_64BIT
|
---|
953 | : pVCpu->iem.s.enmEffOpSize;
|
---|
954 | IEM_MC_BEGIN(3, 1);
|
---|
955 | IEM_MC_ARG(uint8_t, iEffSeg, 0);
|
---|
956 | IEM_MC_ARG(RTGCPTR, GCPtrEffSrc, 1);
|
---|
957 | IEM_MC_ARG_CONST(IEMMODE, enmEffOpSizeArg,/*=*/enmEffOpSize, 2);
|
---|
958 | IEM_MC_CALC_RM_EFF_ADDR(GCPtrEffSrc, bRm, 0);
|
---|
959 | IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
|
---|
960 | IEM_MC_ASSIGN(iEffSeg, pVCpu->iem.s.iEffSeg);
|
---|
961 | IEM_MC_CALL_CIMPL_3(iemCImpl_lidt, iEffSeg, GCPtrEffSrc, enmEffOpSizeArg);
|
---|
962 | IEM_MC_END();
|
---|
963 | return VINF_SUCCESS;
|
---|
964 | }
|
---|
965 |
|
---|
966 |
|
---|
967 | /** Opcode 0x0f 0x01 0xd8. */
|
---|
968 | FNIEMOP_UD_STUB(iemOp_Grp7_Amd_vmrun);
|
---|
969 |
|
---|
970 | /** Opcode 0x0f 0x01 0xd9. */
|
---|
971 | FNIEMOP_UD_STUB(iemOp_Grp7_Amd_vmmcall);
|
---|
972 |
|
---|
973 | /** Opcode 0x0f 0x01 0xda. */
|
---|
974 | FNIEMOP_UD_STUB(iemOp_Grp7_Amd_vmload);
|
---|
975 |
|
---|
976 | /** Opcode 0x0f 0x01 0xdb. */
|
---|
977 | FNIEMOP_UD_STUB(iemOp_Grp7_Amd_vmsave);
|
---|
978 |
|
---|
979 | /** Opcode 0x0f 0x01 0xdc. */
|
---|
980 | FNIEMOP_UD_STUB(iemOp_Grp7_Amd_stgi);
|
---|
981 |
|
---|
982 | /** Opcode 0x0f 0x01 0xdd. */
|
---|
983 | FNIEMOP_UD_STUB(iemOp_Grp7_Amd_clgi);
|
---|
984 |
|
---|
985 | /** Opcode 0x0f 0x01 0xde. */
|
---|
986 | FNIEMOP_UD_STUB(iemOp_Grp7_Amd_skinit);
|
---|
987 |
|
---|
988 | /** Opcode 0x0f 0x01 0xdf. */
|
---|
989 | FNIEMOP_UD_STUB(iemOp_Grp7_Amd_invlpga);
|
---|
990 |
|
---|
991 | /** Opcode 0x0f 0x01 /4. */
|
---|
992 | FNIEMOP_DEF_1(iemOp_Grp7_smsw, uint8_t, bRm)
|
---|
993 | {
|
---|
994 | IEMOP_MNEMONIC("smsw");
|
---|
995 | IEMOP_HLP_MIN_286();
|
---|
996 | if ((bRm & X86_MODRM_MOD_MASK) == (3 << X86_MODRM_MOD_SHIFT))
|
---|
997 | {
|
---|
998 | IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
|
---|
999 | switch (pVCpu->iem.s.enmEffOpSize)
|
---|
1000 | {
|
---|
1001 | case IEMMODE_16BIT:
|
---|
1002 | IEM_MC_BEGIN(0, 1);
|
---|
1003 | IEM_MC_LOCAL(uint16_t, u16Tmp);
|
---|
1004 | IEM_MC_FETCH_CR0_U16(u16Tmp);
|
---|
1005 | if (IEM_GET_TARGET_CPU(pVCpu) > IEMTARGETCPU_386)
|
---|
1006 | { /* likely */ }
|
---|
1007 | else if (IEM_GET_TARGET_CPU(pVCpu) >= IEMTARGETCPU_386)
|
---|
1008 | IEM_MC_OR_LOCAL_U16(u16Tmp, 0xffe0);
|
---|
1009 | else
|
---|
1010 | IEM_MC_OR_LOCAL_U16(u16Tmp, 0xfff0);
|
---|
1011 | IEM_MC_STORE_GREG_U16((bRm & X86_MODRM_RM_MASK) | pVCpu->iem.s.uRexB, u16Tmp);
|
---|
1012 | IEM_MC_ADVANCE_RIP();
|
---|
1013 | IEM_MC_END();
|
---|
1014 | return VINF_SUCCESS;
|
---|
1015 |
|
---|
1016 | case IEMMODE_32BIT:
|
---|
1017 | IEM_MC_BEGIN(0, 1);
|
---|
1018 | IEM_MC_LOCAL(uint32_t, u32Tmp);
|
---|
1019 | IEM_MC_FETCH_CR0_U32(u32Tmp);
|
---|
1020 | IEM_MC_STORE_GREG_U32((bRm & X86_MODRM_RM_MASK) | pVCpu->iem.s.uRexB, u32Tmp);
|
---|
1021 | IEM_MC_ADVANCE_RIP();
|
---|
1022 | IEM_MC_END();
|
---|
1023 | return VINF_SUCCESS;
|
---|
1024 |
|
---|
1025 | case IEMMODE_64BIT:
|
---|
1026 | IEM_MC_BEGIN(0, 1);
|
---|
1027 | IEM_MC_LOCAL(uint64_t, u64Tmp);
|
---|
1028 | IEM_MC_FETCH_CR0_U64(u64Tmp);
|
---|
1029 | IEM_MC_STORE_GREG_U64((bRm & X86_MODRM_RM_MASK) | pVCpu->iem.s.uRexB, u64Tmp);
|
---|
1030 | IEM_MC_ADVANCE_RIP();
|
---|
1031 | IEM_MC_END();
|
---|
1032 | return VINF_SUCCESS;
|
---|
1033 |
|
---|
1034 | IEM_NOT_REACHED_DEFAULT_CASE_RET();
|
---|
1035 | }
|
---|
1036 | }
|
---|
1037 | else
|
---|
1038 | {
|
---|
1039 | /* Ignore operand size here, memory refs are always 16-bit. */
|
---|
1040 | IEM_MC_BEGIN(0, 2);
|
---|
1041 | IEM_MC_LOCAL(uint16_t, u16Tmp);
|
---|
1042 | IEM_MC_LOCAL(RTGCPTR, GCPtrEffDst);
|
---|
1043 | IEM_MC_CALC_RM_EFF_ADDR(GCPtrEffDst, bRm, 0);
|
---|
1044 | IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
|
---|
1045 | IEM_MC_FETCH_CR0_U16(u16Tmp);
|
---|
1046 | if (IEM_GET_TARGET_CPU(pVCpu) > IEMTARGETCPU_386)
|
---|
1047 | { /* likely */ }
|
---|
1048 | else if (pVCpu->iem.s.uTargetCpu >= IEMTARGETCPU_386)
|
---|
1049 | IEM_MC_OR_LOCAL_U16(u16Tmp, 0xffe0);
|
---|
1050 | else
|
---|
1051 | IEM_MC_OR_LOCAL_U16(u16Tmp, 0xfff0);
|
---|
1052 | IEM_MC_STORE_MEM_U16(pVCpu->iem.s.iEffSeg, GCPtrEffDst, u16Tmp);
|
---|
1053 | IEM_MC_ADVANCE_RIP();
|
---|
1054 | IEM_MC_END();
|
---|
1055 | return VINF_SUCCESS;
|
---|
1056 | }
|
---|
1057 | }
|
---|
1058 |
|
---|
1059 |
|
---|
1060 | /** Opcode 0x0f 0x01 /6. */
|
---|
1061 | FNIEMOP_DEF_1(iemOp_Grp7_lmsw, uint8_t, bRm)
|
---|
1062 | {
|
---|
1063 | /* The operand size is effectively ignored, all is 16-bit and only the
|
---|
1064 | lower 3-bits are used. */
|
---|
1065 | IEMOP_MNEMONIC("lmsw");
|
---|
1066 | IEMOP_HLP_MIN_286();
|
---|
1067 | if ((bRm & X86_MODRM_MOD_MASK) == (3 << X86_MODRM_MOD_SHIFT))
|
---|
1068 | {
|
---|
1069 | IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
|
---|
1070 | IEM_MC_BEGIN(1, 0);
|
---|
1071 | IEM_MC_ARG(uint16_t, u16Tmp, 0);
|
---|
1072 | IEM_MC_FETCH_GREG_U16(u16Tmp, (bRm & X86_MODRM_RM_MASK) | pVCpu->iem.s.uRexB);
|
---|
1073 | IEM_MC_CALL_CIMPL_1(iemCImpl_lmsw, u16Tmp);
|
---|
1074 | IEM_MC_END();
|
---|
1075 | }
|
---|
1076 | else
|
---|
1077 | {
|
---|
1078 | IEM_MC_BEGIN(1, 1);
|
---|
1079 | IEM_MC_ARG(uint16_t, u16Tmp, 0);
|
---|
1080 | IEM_MC_LOCAL(RTGCPTR, GCPtrEffDst);
|
---|
1081 | IEM_MC_CALC_RM_EFF_ADDR(GCPtrEffDst, bRm, 0);
|
---|
1082 | IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
|
---|
1083 | IEM_MC_FETCH_MEM_U16(u16Tmp, pVCpu->iem.s.iEffSeg, GCPtrEffDst);
|
---|
1084 | IEM_MC_CALL_CIMPL_1(iemCImpl_lmsw, u16Tmp);
|
---|
1085 | IEM_MC_END();
|
---|
1086 | }
|
---|
1087 | return VINF_SUCCESS;
|
---|
1088 | }
|
---|
1089 |
|
---|
1090 |
|
---|
1091 | /** Opcode 0x0f 0x01 /7. */
|
---|
1092 | FNIEMOP_DEF_1(iemOp_Grp7_invlpg, uint8_t, bRm)
|
---|
1093 | {
|
---|
1094 | IEMOP_MNEMONIC("invlpg");
|
---|
1095 | IEMOP_HLP_MIN_486();
|
---|
1096 | IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
|
---|
1097 | IEM_MC_BEGIN(1, 1);
|
---|
1098 | IEM_MC_ARG(RTGCPTR, GCPtrEffDst, 0);
|
---|
1099 | IEM_MC_CALC_RM_EFF_ADDR(GCPtrEffDst, bRm, 0);
|
---|
1100 | IEM_MC_CALL_CIMPL_1(iemCImpl_invlpg, GCPtrEffDst);
|
---|
1101 | IEM_MC_END();
|
---|
1102 | return VINF_SUCCESS;
|
---|
1103 | }
|
---|
1104 |
|
---|
1105 |
|
---|
1106 | /** Opcode 0x0f 0x01 /7. */
|
---|
1107 | FNIEMOP_DEF(iemOp_Grp7_swapgs)
|
---|
1108 | {
|
---|
1109 | IEMOP_MNEMONIC("swapgs");
|
---|
1110 | IEMOP_HLP_ONLY_64BIT();
|
---|
1111 | IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
|
---|
1112 | return IEM_MC_DEFER_TO_CIMPL_0(iemCImpl_swapgs);
|
---|
1113 | }
|
---|
1114 |
|
---|
1115 |
|
---|
1116 | /** Opcode 0x0f 0x01 /7. */
|
---|
1117 | FNIEMOP_DEF(iemOp_Grp7_rdtscp)
|
---|
1118 | {
|
---|
1119 | NOREF(pVCpu);
|
---|
1120 | IEMOP_BITCH_ABOUT_STUB();
|
---|
1121 | return VERR_IEM_INSTR_NOT_IMPLEMENTED;
|
---|
1122 | }
|
---|
1123 |
|
---|
1124 |
|
---|
1125 | /** Opcode 0x0f 0x01. */
|
---|
1126 | FNIEMOP_DEF(iemOp_Grp7)
|
---|
1127 | {
|
---|
1128 | uint8_t bRm; IEM_OPCODE_GET_NEXT_U8(&bRm);
|
---|
1129 | switch ((bRm >> X86_MODRM_REG_SHIFT) & X86_MODRM_REG_SMASK)
|
---|
1130 | {
|
---|
1131 | case 0:
|
---|
1132 | if ((bRm & X86_MODRM_MOD_MASK) != (3 << X86_MODRM_MOD_SHIFT))
|
---|
1133 | return FNIEMOP_CALL_1(iemOp_Grp7_sgdt, bRm);
|
---|
1134 | switch (bRm & X86_MODRM_RM_MASK)
|
---|
1135 | {
|
---|
1136 | case 1: return FNIEMOP_CALL(iemOp_Grp7_vmcall);
|
---|
1137 | case 2: return FNIEMOP_CALL(iemOp_Grp7_vmlaunch);
|
---|
1138 | case 3: return FNIEMOP_CALL(iemOp_Grp7_vmresume);
|
---|
1139 | case 4: return FNIEMOP_CALL(iemOp_Grp7_vmxoff);
|
---|
1140 | }
|
---|
1141 | return IEMOP_RAISE_INVALID_OPCODE();
|
---|
1142 |
|
---|
1143 | case 1:
|
---|
1144 | if ((bRm & X86_MODRM_MOD_MASK) != (3 << X86_MODRM_MOD_SHIFT))
|
---|
1145 | return FNIEMOP_CALL_1(iemOp_Grp7_sidt, bRm);
|
---|
1146 | switch (bRm & X86_MODRM_RM_MASK)
|
---|
1147 | {
|
---|
1148 | case 0: return FNIEMOP_CALL(iemOp_Grp7_monitor);
|
---|
1149 | case 1: return FNIEMOP_CALL(iemOp_Grp7_mwait);
|
---|
1150 | }
|
---|
1151 | return IEMOP_RAISE_INVALID_OPCODE();
|
---|
1152 |
|
---|
1153 | case 2:
|
---|
1154 | if ((bRm & X86_MODRM_MOD_MASK) != (3 << X86_MODRM_MOD_SHIFT))
|
---|
1155 | return FNIEMOP_CALL_1(iemOp_Grp7_lgdt, bRm);
|
---|
1156 | switch (bRm & X86_MODRM_RM_MASK)
|
---|
1157 | {
|
---|
1158 | case 0: return FNIEMOP_CALL(iemOp_Grp7_xgetbv);
|
---|
1159 | case 1: return FNIEMOP_CALL(iemOp_Grp7_xsetbv);
|
---|
1160 | }
|
---|
1161 | return IEMOP_RAISE_INVALID_OPCODE();
|
---|
1162 |
|
---|
1163 | case 3:
|
---|
1164 | if ((bRm & X86_MODRM_MOD_MASK) != (3 << X86_MODRM_MOD_SHIFT))
|
---|
1165 | return FNIEMOP_CALL_1(iemOp_Grp7_lidt, bRm);
|
---|
1166 | switch (bRm & X86_MODRM_RM_MASK)
|
---|
1167 | {
|
---|
1168 | case 0: return FNIEMOP_CALL(iemOp_Grp7_Amd_vmrun);
|
---|
1169 | case 1: return FNIEMOP_CALL(iemOp_Grp7_Amd_vmmcall);
|
---|
1170 | case 2: return FNIEMOP_CALL(iemOp_Grp7_Amd_vmload);
|
---|
1171 | case 3: return FNIEMOP_CALL(iemOp_Grp7_Amd_vmsave);
|
---|
1172 | case 4: return FNIEMOP_CALL(iemOp_Grp7_Amd_stgi);
|
---|
1173 | case 5: return FNIEMOP_CALL(iemOp_Grp7_Amd_clgi);
|
---|
1174 | case 6: return FNIEMOP_CALL(iemOp_Grp7_Amd_skinit);
|
---|
1175 | case 7: return FNIEMOP_CALL(iemOp_Grp7_Amd_invlpga);
|
---|
1176 | IEM_NOT_REACHED_DEFAULT_CASE_RET();
|
---|
1177 | }
|
---|
1178 |
|
---|
1179 | case 4:
|
---|
1180 | return FNIEMOP_CALL_1(iemOp_Grp7_smsw, bRm);
|
---|
1181 |
|
---|
1182 | case 5:
|
---|
1183 | return IEMOP_RAISE_INVALID_OPCODE();
|
---|
1184 |
|
---|
1185 | case 6:
|
---|
1186 | return FNIEMOP_CALL_1(iemOp_Grp7_lmsw, bRm);
|
---|
1187 |
|
---|
1188 | case 7:
|
---|
1189 | if ((bRm & X86_MODRM_MOD_MASK) != (3 << X86_MODRM_MOD_SHIFT))
|
---|
1190 | return FNIEMOP_CALL_1(iemOp_Grp7_invlpg, bRm);
|
---|
1191 | switch (bRm & X86_MODRM_RM_MASK)
|
---|
1192 | {
|
---|
1193 | case 0: return FNIEMOP_CALL(iemOp_Grp7_swapgs);
|
---|
1194 | case 1: return FNIEMOP_CALL(iemOp_Grp7_rdtscp);
|
---|
1195 | }
|
---|
1196 | return IEMOP_RAISE_INVALID_OPCODE();
|
---|
1197 |
|
---|
1198 | IEM_NOT_REACHED_DEFAULT_CASE_RET();
|
---|
1199 | }
|
---|
1200 | }
|
---|
1201 |
|
---|
1202 | /** Opcode 0x0f 0x00 /3. */
|
---|
1203 | FNIEMOP_DEF_1(iemOpCommonLarLsl_Gv_Ew, bool, fIsLar)
|
---|
1204 | {
|
---|
1205 | IEMOP_HLP_NO_REAL_OR_V86_MODE();
|
---|
1206 | uint8_t bRm; IEM_OPCODE_GET_NEXT_U8(&bRm);
|
---|
1207 |
|
---|
1208 | if ((bRm & X86_MODRM_MOD_MASK) == (3 << X86_MODRM_MOD_SHIFT))
|
---|
1209 | {
|
---|
1210 | IEMOP_HLP_DECODED_NL_2(fIsLar ? OP_LAR : OP_LSL, IEMOPFORM_RM_REG, OP_PARM_Gv, OP_PARM_Ew, DISOPTYPE_DANGEROUS | DISOPTYPE_PRIVILEGED_NOTRAP);
|
---|
1211 | switch (pVCpu->iem.s.enmEffOpSize)
|
---|
1212 | {
|
---|
1213 | case IEMMODE_16BIT:
|
---|
1214 | {
|
---|
1215 | IEM_MC_BEGIN(3, 0);
|
---|
1216 | IEM_MC_ARG(uint16_t *, pu16Dst, 0);
|
---|
1217 | IEM_MC_ARG(uint16_t, u16Sel, 1);
|
---|
1218 | IEM_MC_ARG_CONST(bool, fIsLarArg, fIsLar, 2);
|
---|
1219 |
|
---|
1220 | IEM_MC_REF_GREG_U16(pu16Dst, ((bRm >> X86_MODRM_REG_SHIFT) & X86_MODRM_REG_SMASK) | pVCpu->iem.s.uRexReg);
|
---|
1221 | IEM_MC_FETCH_GREG_U16(u16Sel, (bRm & X86_MODRM_RM_MASK) | pVCpu->iem.s.uRexB);
|
---|
1222 | IEM_MC_CALL_CIMPL_3(iemCImpl_LarLsl_u16, pu16Dst, u16Sel, fIsLarArg);
|
---|
1223 |
|
---|
1224 | IEM_MC_END();
|
---|
1225 | return VINF_SUCCESS;
|
---|
1226 | }
|
---|
1227 |
|
---|
1228 | case IEMMODE_32BIT:
|
---|
1229 | case IEMMODE_64BIT:
|
---|
1230 | {
|
---|
1231 | IEM_MC_BEGIN(3, 0);
|
---|
1232 | IEM_MC_ARG(uint64_t *, pu64Dst, 0);
|
---|
1233 | IEM_MC_ARG(uint16_t, u16Sel, 1);
|
---|
1234 | IEM_MC_ARG_CONST(bool, fIsLarArg, fIsLar, 2);
|
---|
1235 |
|
---|
1236 | IEM_MC_REF_GREG_U64(pu64Dst, ((bRm >> X86_MODRM_REG_SHIFT) & X86_MODRM_REG_SMASK) | pVCpu->iem.s.uRexReg);
|
---|
1237 | IEM_MC_FETCH_GREG_U16(u16Sel, (bRm & X86_MODRM_RM_MASK) | pVCpu->iem.s.uRexB);
|
---|
1238 | IEM_MC_CALL_CIMPL_3(iemCImpl_LarLsl_u64, pu64Dst, u16Sel, fIsLarArg);
|
---|
1239 |
|
---|
1240 | IEM_MC_END();
|
---|
1241 | return VINF_SUCCESS;
|
---|
1242 | }
|
---|
1243 |
|
---|
1244 | IEM_NOT_REACHED_DEFAULT_CASE_RET();
|
---|
1245 | }
|
---|
1246 | }
|
---|
1247 | else
|
---|
1248 | {
|
---|
1249 | switch (pVCpu->iem.s.enmEffOpSize)
|
---|
1250 | {
|
---|
1251 | case IEMMODE_16BIT:
|
---|
1252 | {
|
---|
1253 | IEM_MC_BEGIN(3, 1);
|
---|
1254 | IEM_MC_ARG(uint16_t *, pu16Dst, 0);
|
---|
1255 | IEM_MC_ARG(uint16_t, u16Sel, 1);
|
---|
1256 | IEM_MC_ARG_CONST(bool, fIsLarArg, fIsLar, 2);
|
---|
1257 | IEM_MC_LOCAL(RTGCPTR, GCPtrEffSrc);
|
---|
1258 |
|
---|
1259 | IEM_MC_CALC_RM_EFF_ADDR(GCPtrEffSrc, bRm, 0);
|
---|
1260 | IEMOP_HLP_DECODED_NL_2(fIsLar ? OP_LAR : OP_LSL, IEMOPFORM_RM_MEM, OP_PARM_Gv, OP_PARM_Ew, DISOPTYPE_DANGEROUS | DISOPTYPE_PRIVILEGED_NOTRAP);
|
---|
1261 |
|
---|
1262 | IEM_MC_FETCH_MEM_U16(u16Sel, pVCpu->iem.s.iEffSeg, GCPtrEffSrc);
|
---|
1263 | IEM_MC_REF_GREG_U16(pu16Dst, ((bRm >> X86_MODRM_REG_SHIFT) & X86_MODRM_REG_SMASK) | pVCpu->iem.s.uRexReg);
|
---|
1264 | IEM_MC_CALL_CIMPL_3(iemCImpl_LarLsl_u16, pu16Dst, u16Sel, fIsLarArg);
|
---|
1265 |
|
---|
1266 | IEM_MC_END();
|
---|
1267 | return VINF_SUCCESS;
|
---|
1268 | }
|
---|
1269 |
|
---|
1270 | case IEMMODE_32BIT:
|
---|
1271 | case IEMMODE_64BIT:
|
---|
1272 | {
|
---|
1273 | IEM_MC_BEGIN(3, 1);
|
---|
1274 | IEM_MC_ARG(uint64_t *, pu64Dst, 0);
|
---|
1275 | IEM_MC_ARG(uint16_t, u16Sel, 1);
|
---|
1276 | IEM_MC_ARG_CONST(bool, fIsLarArg, fIsLar, 2);
|
---|
1277 | IEM_MC_LOCAL(RTGCPTR, GCPtrEffSrc);
|
---|
1278 |
|
---|
1279 | IEM_MC_CALC_RM_EFF_ADDR(GCPtrEffSrc, bRm, 0);
|
---|
1280 | IEMOP_HLP_DECODED_NL_2(fIsLar ? OP_LAR : OP_LSL, IEMOPFORM_RM_MEM, OP_PARM_Gv, OP_PARM_Ew, DISOPTYPE_DANGEROUS | DISOPTYPE_PRIVILEGED_NOTRAP);
|
---|
1281 | /** @todo testcase: make sure it's a 16-bit read. */
|
---|
1282 |
|
---|
1283 | IEM_MC_FETCH_MEM_U16(u16Sel, pVCpu->iem.s.iEffSeg, GCPtrEffSrc);
|
---|
1284 | IEM_MC_REF_GREG_U64(pu64Dst, ((bRm >> X86_MODRM_REG_SHIFT) & X86_MODRM_REG_SMASK) | pVCpu->iem.s.uRexReg);
|
---|
1285 | IEM_MC_CALL_CIMPL_3(iemCImpl_LarLsl_u64, pu64Dst, u16Sel, fIsLarArg);
|
---|
1286 |
|
---|
1287 | IEM_MC_END();
|
---|
1288 | return VINF_SUCCESS;
|
---|
1289 | }
|
---|
1290 |
|
---|
1291 | IEM_NOT_REACHED_DEFAULT_CASE_RET();
|
---|
1292 | }
|
---|
1293 | }
|
---|
1294 | }
|
---|
1295 |
|
---|
1296 |
|
---|
1297 |
|
---|
1298 | /** Opcode 0x0f 0x02. */
|
---|
1299 | FNIEMOP_DEF(iemOp_lar_Gv_Ew)
|
---|
1300 | {
|
---|
1301 | IEMOP_MNEMONIC("lar Gv,Ew");
|
---|
1302 | return FNIEMOP_CALL_1(iemOpCommonLarLsl_Gv_Ew, true);
|
---|
1303 | }
|
---|
1304 |
|
---|
1305 |
|
---|
1306 | /** Opcode 0x0f 0x03. */
|
---|
1307 | FNIEMOP_DEF(iemOp_lsl_Gv_Ew)
|
---|
1308 | {
|
---|
1309 | IEMOP_MNEMONIC("lsl Gv,Ew");
|
---|
1310 | return FNIEMOP_CALL_1(iemOpCommonLarLsl_Gv_Ew, false);
|
---|
1311 | }
|
---|
1312 |
|
---|
1313 |
|
---|
1314 | /** Opcode 0x0f 0x05. */
|
---|
1315 | FNIEMOP_DEF(iemOp_syscall)
|
---|
1316 | {
|
---|
1317 | IEMOP_MNEMONIC("syscall"); /** @todo 286 LOADALL */
|
---|
1318 | IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
|
---|
1319 | return IEM_MC_DEFER_TO_CIMPL_0(iemCImpl_syscall);
|
---|
1320 | }
|
---|
1321 |
|
---|
1322 |
|
---|
1323 | /** Opcode 0x0f 0x06. */
|
---|
1324 | FNIEMOP_DEF(iemOp_clts)
|
---|
1325 | {
|
---|
1326 | IEMOP_MNEMONIC("clts");
|
---|
1327 | IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
|
---|
1328 | return IEM_MC_DEFER_TO_CIMPL_0(iemCImpl_clts);
|
---|
1329 | }
|
---|
1330 |
|
---|
1331 |
|
---|
1332 | /** Opcode 0x0f 0x07. */
|
---|
1333 | FNIEMOP_DEF(iemOp_sysret)
|
---|
1334 | {
|
---|
1335 | IEMOP_MNEMONIC("sysret"); /** @todo 386 LOADALL */
|
---|
1336 | IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
|
---|
1337 | return IEM_MC_DEFER_TO_CIMPL_0(iemCImpl_sysret);
|
---|
1338 | }
|
---|
1339 |
|
---|
1340 |
|
---|
1341 | /** Opcode 0x0f 0x08. */
|
---|
1342 | FNIEMOP_STUB(iemOp_invd);
|
---|
1343 | // IEMOP_HLP_MIN_486();
|
---|
1344 |
|
---|
1345 |
|
---|
1346 | /** Opcode 0x0f 0x09. */
|
---|
1347 | FNIEMOP_DEF(iemOp_wbinvd)
|
---|
1348 | {
|
---|
1349 | IEMOP_MNEMONIC("wbinvd");
|
---|
1350 | IEMOP_HLP_MIN_486();
|
---|
1351 | IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
|
---|
1352 | IEM_MC_BEGIN(0, 0);
|
---|
1353 | IEM_MC_RAISE_GP0_IF_CPL_NOT_ZERO();
|
---|
1354 | IEM_MC_ADVANCE_RIP();
|
---|
1355 | IEM_MC_END();
|
---|
1356 | return VINF_SUCCESS; /* ignore for now */
|
---|
1357 | }
|
---|
1358 |
|
---|
1359 |
|
---|
1360 | /** Opcode 0x0f 0x0b. */
|
---|
1361 | FNIEMOP_DEF(iemOp_ud2)
|
---|
1362 | {
|
---|
1363 | IEMOP_MNEMONIC("ud2");
|
---|
1364 | return IEMOP_RAISE_INVALID_OPCODE();
|
---|
1365 | }
|
---|
1366 |
|
---|
1367 | /** Opcode 0x0f 0x0d. */
|
---|
1368 | FNIEMOP_DEF(iemOp_nop_Ev_GrpP)
|
---|
1369 | {
|
---|
1370 | /* AMD prefetch group, Intel implements this as NOP Ev (and so do we). */
|
---|
1371 | if (!IEM_GET_GUEST_CPU_FEATURES(pVCpu)->f3DNowPrefetch)
|
---|
1372 | {
|
---|
1373 | IEMOP_MNEMONIC("GrpP");
|
---|
1374 | return IEMOP_RAISE_INVALID_OPCODE();
|
---|
1375 | }
|
---|
1376 |
|
---|
1377 | uint8_t bRm; IEM_OPCODE_GET_NEXT_U8(&bRm);
|
---|
1378 | if ((bRm & X86_MODRM_MOD_MASK) == (3 << X86_MODRM_MOD_SHIFT))
|
---|
1379 | {
|
---|
1380 | IEMOP_MNEMONIC("GrpP");
|
---|
1381 | return IEMOP_RAISE_INVALID_OPCODE();
|
---|
1382 | }
|
---|
1383 |
|
---|
1384 | switch ((bRm >> X86_MODRM_REG_SHIFT) & X86_MODRM_REG_SMASK)
|
---|
1385 | {
|
---|
1386 | case 2: /* Aliased to /0 for the time being. */
|
---|
1387 | case 4: /* Aliased to /0 for the time being. */
|
---|
1388 | case 5: /* Aliased to /0 for the time being. */
|
---|
1389 | case 6: /* Aliased to /0 for the time being. */
|
---|
1390 | case 7: /* Aliased to /0 for the time being. */
|
---|
1391 | case 0: IEMOP_MNEMONIC("prefetch"); break;
|
---|
1392 | case 1: IEMOP_MNEMONIC("prefetchw"); break;
|
---|
1393 | case 3: IEMOP_MNEMONIC("prefetchw"); break;
|
---|
1394 | IEM_NOT_REACHED_DEFAULT_CASE_RET();
|
---|
1395 | }
|
---|
1396 |
|
---|
1397 | IEM_MC_BEGIN(0, 1);
|
---|
1398 | IEM_MC_LOCAL(RTGCPTR, GCPtrEffSrc);
|
---|
1399 | IEM_MC_CALC_RM_EFF_ADDR(GCPtrEffSrc, bRm, 0);
|
---|
1400 | IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
|
---|
1401 | /* Currently a NOP. */
|
---|
1402 | NOREF(GCPtrEffSrc);
|
---|
1403 | IEM_MC_ADVANCE_RIP();
|
---|
1404 | IEM_MC_END();
|
---|
1405 | return VINF_SUCCESS;
|
---|
1406 | }
|
---|
1407 |
|
---|
1408 |
|
---|
1409 | /** Opcode 0x0f 0x0e. */
|
---|
1410 | FNIEMOP_STUB(iemOp_femms);
|
---|
1411 |
|
---|
1412 |
|
---|
1413 | /** Opcode 0x0f 0x0f 0x0c. */
|
---|
1414 | FNIEMOP_STUB(iemOp_3Dnow_pi2fw_Pq_Qq);
|
---|
1415 |
|
---|
1416 | /** Opcode 0x0f 0x0f 0x0d. */
|
---|
1417 | FNIEMOP_STUB(iemOp_3Dnow_pi2fd_Pq_Qq);
|
---|
1418 |
|
---|
1419 | /** Opcode 0x0f 0x0f 0x1c. */
|
---|
1420 | FNIEMOP_STUB(iemOp_3Dnow_pf2fw_Pq_Qq);
|
---|
1421 |
|
---|
1422 | /** Opcode 0x0f 0x0f 0x1d. */
|
---|
1423 | FNIEMOP_STUB(iemOp_3Dnow_pf2fd_Pq_Qq);
|
---|
1424 |
|
---|
1425 | /** Opcode 0x0f 0x0f 0x8a. */
|
---|
1426 | FNIEMOP_STUB(iemOp_3Dnow_pfnacc_Pq_Qq);
|
---|
1427 |
|
---|
1428 | /** Opcode 0x0f 0x0f 0x8e. */
|
---|
1429 | FNIEMOP_STUB(iemOp_3Dnow_pfpnacc_Pq_Qq);
|
---|
1430 |
|
---|
1431 | /** Opcode 0x0f 0x0f 0x90. */
|
---|
1432 | FNIEMOP_STUB(iemOp_3Dnow_pfcmpge_Pq_Qq);
|
---|
1433 |
|
---|
1434 | /** Opcode 0x0f 0x0f 0x94. */
|
---|
1435 | FNIEMOP_STUB(iemOp_3Dnow_pfmin_Pq_Qq);
|
---|
1436 |
|
---|
1437 | /** Opcode 0x0f 0x0f 0x96. */
|
---|
1438 | FNIEMOP_STUB(iemOp_3Dnow_pfrcp_Pq_Qq);
|
---|
1439 |
|
---|
1440 | /** Opcode 0x0f 0x0f 0x97. */
|
---|
1441 | FNIEMOP_STUB(iemOp_3Dnow_pfrsqrt_Pq_Qq);
|
---|
1442 |
|
---|
1443 | /** Opcode 0x0f 0x0f 0x9a. */
|
---|
1444 | FNIEMOP_STUB(iemOp_3Dnow_pfsub_Pq_Qq);
|
---|
1445 |
|
---|
1446 | /** Opcode 0x0f 0x0f 0x9e. */
|
---|
1447 | FNIEMOP_STUB(iemOp_3Dnow_pfadd_PQ_Qq);
|
---|
1448 |
|
---|
1449 | /** Opcode 0x0f 0x0f 0xa0. */
|
---|
1450 | FNIEMOP_STUB(iemOp_3Dnow_pfcmpgt_Pq_Qq);
|
---|
1451 |
|
---|
1452 | /** Opcode 0x0f 0x0f 0xa4. */
|
---|
1453 | FNIEMOP_STUB(iemOp_3Dnow_pfmax_Pq_Qq);
|
---|
1454 |
|
---|
1455 | /** Opcode 0x0f 0x0f 0xa6. */
|
---|
1456 | FNIEMOP_STUB(iemOp_3Dnow_pfrcpit1_Pq_Qq);
|
---|
1457 |
|
---|
1458 | /** Opcode 0x0f 0x0f 0xa7. */
|
---|
1459 | FNIEMOP_STUB(iemOp_3Dnow_pfrsqit1_Pq_Qq);
|
---|
1460 |
|
---|
1461 | /** Opcode 0x0f 0x0f 0xaa. */
|
---|
1462 | FNIEMOP_STUB(iemOp_3Dnow_pfsubr_Pq_Qq);
|
---|
1463 |
|
---|
1464 | /** Opcode 0x0f 0x0f 0xae. */
|
---|
1465 | FNIEMOP_STUB(iemOp_3Dnow_pfacc_PQ_Qq);
|
---|
1466 |
|
---|
1467 | /** Opcode 0x0f 0x0f 0xb0. */
|
---|
1468 | FNIEMOP_STUB(iemOp_3Dnow_pfcmpeq_Pq_Qq);
|
---|
1469 |
|
---|
1470 | /** Opcode 0x0f 0x0f 0xb4. */
|
---|
1471 | FNIEMOP_STUB(iemOp_3Dnow_pfmul_Pq_Qq);
|
---|
1472 |
|
---|
1473 | /** Opcode 0x0f 0x0f 0xb6. */
|
---|
1474 | FNIEMOP_STUB(iemOp_3Dnow_pfrcpit2_Pq_Qq);
|
---|
1475 |
|
---|
1476 | /** Opcode 0x0f 0x0f 0xb7. */
|
---|
1477 | FNIEMOP_STUB(iemOp_3Dnow_pmulhrw_Pq_Qq);
|
---|
1478 |
|
---|
1479 | /** Opcode 0x0f 0x0f 0xbb. */
|
---|
1480 | FNIEMOP_STUB(iemOp_3Dnow_pswapd_Pq_Qq);
|
---|
1481 |
|
---|
1482 | /** Opcode 0x0f 0x0f 0xbf. */
|
---|
1483 | FNIEMOP_STUB(iemOp_3Dnow_pavgusb_PQ_Qq);
|
---|
1484 |
|
---|
1485 |
|
---|
1486 | /** Opcode 0x0f 0x0f. */
|
---|
1487 | FNIEMOP_DEF(iemOp_3Dnow)
|
---|
1488 | {
|
---|
1489 | if (!IEM_GET_GUEST_CPU_FEATURES(pVCpu)->f3DNow)
|
---|
1490 | {
|
---|
1491 | IEMOP_MNEMONIC("3Dnow");
|
---|
1492 | return IEMOP_RAISE_INVALID_OPCODE();
|
---|
1493 | }
|
---|
1494 |
|
---|
1495 | /* This is pretty sparse, use switch instead of table. */
|
---|
1496 | uint8_t b; IEM_OPCODE_GET_NEXT_U8(&b);
|
---|
1497 | switch (b)
|
---|
1498 | {
|
---|
1499 | case 0x0c: return FNIEMOP_CALL(iemOp_3Dnow_pi2fw_Pq_Qq);
|
---|
1500 | case 0x0d: return FNIEMOP_CALL(iemOp_3Dnow_pi2fd_Pq_Qq);
|
---|
1501 | case 0x1c: return FNIEMOP_CALL(iemOp_3Dnow_pf2fw_Pq_Qq);
|
---|
1502 | case 0x1d: return FNIEMOP_CALL(iemOp_3Dnow_pf2fd_Pq_Qq);
|
---|
1503 | case 0x8a: return FNIEMOP_CALL(iemOp_3Dnow_pfnacc_Pq_Qq);
|
---|
1504 | case 0x8e: return FNIEMOP_CALL(iemOp_3Dnow_pfpnacc_Pq_Qq);
|
---|
1505 | case 0x90: return FNIEMOP_CALL(iemOp_3Dnow_pfcmpge_Pq_Qq);
|
---|
1506 | case 0x94: return FNIEMOP_CALL(iemOp_3Dnow_pfmin_Pq_Qq);
|
---|
1507 | case 0x96: return FNIEMOP_CALL(iemOp_3Dnow_pfrcp_Pq_Qq);
|
---|
1508 | case 0x97: return FNIEMOP_CALL(iemOp_3Dnow_pfrsqrt_Pq_Qq);
|
---|
1509 | case 0x9a: return FNIEMOP_CALL(iemOp_3Dnow_pfsub_Pq_Qq);
|
---|
1510 | case 0x9e: return FNIEMOP_CALL(iemOp_3Dnow_pfadd_PQ_Qq);
|
---|
1511 | case 0xa0: return FNIEMOP_CALL(iemOp_3Dnow_pfcmpgt_Pq_Qq);
|
---|
1512 | case 0xa4: return FNIEMOP_CALL(iemOp_3Dnow_pfmax_Pq_Qq);
|
---|
1513 | case 0xa6: return FNIEMOP_CALL(iemOp_3Dnow_pfrcpit1_Pq_Qq);
|
---|
1514 | case 0xa7: return FNIEMOP_CALL(iemOp_3Dnow_pfrsqit1_Pq_Qq);
|
---|
1515 | case 0xaa: return FNIEMOP_CALL(iemOp_3Dnow_pfsubr_Pq_Qq);
|
---|
1516 | case 0xae: return FNIEMOP_CALL(iemOp_3Dnow_pfacc_PQ_Qq);
|
---|
1517 | case 0xb0: return FNIEMOP_CALL(iemOp_3Dnow_pfcmpeq_Pq_Qq);
|
---|
1518 | case 0xb4: return FNIEMOP_CALL(iemOp_3Dnow_pfmul_Pq_Qq);
|
---|
1519 | case 0xb6: return FNIEMOP_CALL(iemOp_3Dnow_pfrcpit2_Pq_Qq);
|
---|
1520 | case 0xb7: return FNIEMOP_CALL(iemOp_3Dnow_pmulhrw_Pq_Qq);
|
---|
1521 | case 0xbb: return FNIEMOP_CALL(iemOp_3Dnow_pswapd_Pq_Qq);
|
---|
1522 | case 0xbf: return FNIEMOP_CALL(iemOp_3Dnow_pavgusb_PQ_Qq);
|
---|
1523 | default:
|
---|
1524 | return IEMOP_RAISE_INVALID_OPCODE();
|
---|
1525 | }
|
---|
1526 | }
|
---|
1527 |
|
---|
1528 |
|
---|
1529 | /** Opcode 0x0f 0x10. */
|
---|
1530 | FNIEMOP_STUB(iemOp_movups_Vps_Wps__movupd_Vpd_Wpd__movss_Vss_Wss__movsd_Vsd_Wsd);
|
---|
1531 |
|
---|
1532 |
|
---|
1533 | /** Opcode 0x0f 0x11. */
|
---|
1534 | FNIEMOP_DEF(iemOp_movups_Wps_Vps__movupd_Wpd_Vpd__movss_Wss_Vss__movsd_Vsd_Wsd)
|
---|
1535 | {
|
---|
1536 | /* Quick hack. Need to restructure all of this later some time. */
|
---|
1537 | uint32_t const fRelevantPrefix = pVCpu->iem.s.fPrefixes & (IEM_OP_PRF_SIZE_OP | IEM_OP_PRF_REPNZ | IEM_OP_PRF_REPZ);
|
---|
1538 | if (fRelevantPrefix == 0)
|
---|
1539 | {
|
---|
1540 | IEMOP_MNEMONIC("movups Wps,Vps");
|
---|
1541 | uint8_t bRm; IEM_OPCODE_GET_NEXT_U8(&bRm);
|
---|
1542 | if ((bRm & X86_MODRM_MOD_MASK) == (3 << X86_MODRM_MOD_SHIFT))
|
---|
1543 | {
|
---|
1544 | /*
|
---|
1545 | * Register, register.
|
---|
1546 | */
|
---|
1547 | IEMOP_HLP_DONE_DECODING_NO_LOCK_REPZ_OR_REPNZ_PREFIXES();
|
---|
1548 | IEM_MC_BEGIN(0, 0);
|
---|
1549 | IEM_MC_MAYBE_RAISE_SSE_RELATED_XCPT();
|
---|
1550 | IEM_MC_ACTUALIZE_SSE_STATE_FOR_CHANGE();
|
---|
1551 | IEM_MC_COPY_XREG_U128((bRm & X86_MODRM_RM_MASK) | pVCpu->iem.s.uRexB,
|
---|
1552 | ((bRm >> X86_MODRM_REG_SHIFT) & X86_MODRM_REG_SMASK) | pVCpu->iem.s.uRexReg);
|
---|
1553 | IEM_MC_ADVANCE_RIP();
|
---|
1554 | IEM_MC_END();
|
---|
1555 | }
|
---|
1556 | else
|
---|
1557 | {
|
---|
1558 | /*
|
---|
1559 | * Memory, register.
|
---|
1560 | */
|
---|
1561 | IEM_MC_BEGIN(0, 2);
|
---|
1562 | IEM_MC_LOCAL(uint128_t, uSrc); /** @todo optimize this one day... */
|
---|
1563 | IEM_MC_LOCAL(RTGCPTR, GCPtrEffSrc);
|
---|
1564 |
|
---|
1565 | IEM_MC_CALC_RM_EFF_ADDR(GCPtrEffSrc, bRm, 0);
|
---|
1566 | IEMOP_HLP_DONE_DECODING_NO_LOCK_REPZ_OR_REPNZ_PREFIXES(); /** @todo check if this is delayed this long for REPZ/NZ - yes it generally is! */
|
---|
1567 | IEM_MC_MAYBE_RAISE_SSE_RELATED_XCPT();
|
---|
1568 | IEM_MC_ACTUALIZE_SSE_STATE_FOR_READ();
|
---|
1569 |
|
---|
1570 | IEM_MC_FETCH_XREG_U128(uSrc, ((bRm >> X86_MODRM_REG_SHIFT) & X86_MODRM_REG_SMASK) | pVCpu->iem.s.uRexReg);
|
---|
1571 | IEM_MC_STORE_MEM_U128(pVCpu->iem.s.iEffSeg, GCPtrEffSrc, uSrc);
|
---|
1572 |
|
---|
1573 | IEM_MC_ADVANCE_RIP();
|
---|
1574 | IEM_MC_END();
|
---|
1575 | }
|
---|
1576 | }
|
---|
1577 | else if (fRelevantPrefix == IEM_OP_PRF_REPNZ)
|
---|
1578 | {
|
---|
1579 | IEMOP_MNEMONIC("movsd Wsd,Vsd");
|
---|
1580 | uint8_t bRm; IEM_OPCODE_GET_NEXT_U8(&bRm);
|
---|
1581 | if ((bRm & X86_MODRM_MOD_MASK) == (3 << X86_MODRM_MOD_SHIFT))
|
---|
1582 | {
|
---|
1583 | /*
|
---|
1584 | * Register, register.
|
---|
1585 | */
|
---|
1586 | IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
|
---|
1587 | IEM_MC_BEGIN(0, 1);
|
---|
1588 | IEM_MC_LOCAL(uint64_t, uSrc);
|
---|
1589 |
|
---|
1590 | IEM_MC_MAYBE_RAISE_SSE2_RELATED_XCPT();
|
---|
1591 | IEM_MC_ACTUALIZE_SSE_STATE_FOR_CHANGE();
|
---|
1592 | IEM_MC_FETCH_XREG_U64(uSrc, ((bRm >> X86_MODRM_REG_SHIFT) & X86_MODRM_REG_SMASK) | pVCpu->iem.s.uRexReg);
|
---|
1593 | IEM_MC_STORE_XREG_U64((bRm & X86_MODRM_RM_MASK) | pVCpu->iem.s.uRexB, uSrc);
|
---|
1594 |
|
---|
1595 | IEM_MC_ADVANCE_RIP();
|
---|
1596 | IEM_MC_END();
|
---|
1597 | }
|
---|
1598 | else
|
---|
1599 | {
|
---|
1600 | /*
|
---|
1601 | * Memory, register.
|
---|
1602 | */
|
---|
1603 | IEM_MC_BEGIN(0, 2);
|
---|
1604 | IEM_MC_LOCAL(uint64_t, uSrc);
|
---|
1605 | IEM_MC_LOCAL(RTGCPTR, GCPtrEffSrc);
|
---|
1606 |
|
---|
1607 | IEM_MC_CALC_RM_EFF_ADDR(GCPtrEffSrc, bRm, 0);
|
---|
1608 | IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
|
---|
1609 | IEM_MC_MAYBE_RAISE_SSE2_RELATED_XCPT();
|
---|
1610 | IEM_MC_ACTUALIZE_SSE_STATE_FOR_READ();
|
---|
1611 |
|
---|
1612 | IEM_MC_FETCH_XREG_U64(uSrc, ((bRm >> X86_MODRM_REG_SHIFT) & X86_MODRM_REG_SMASK) | pVCpu->iem.s.uRexReg);
|
---|
1613 | IEM_MC_STORE_MEM_U64(pVCpu->iem.s.iEffSeg, GCPtrEffSrc, uSrc);
|
---|
1614 |
|
---|
1615 | IEM_MC_ADVANCE_RIP();
|
---|
1616 | IEM_MC_END();
|
---|
1617 | }
|
---|
1618 | }
|
---|
1619 | else
|
---|
1620 | {
|
---|
1621 | IEMOP_BITCH_ABOUT_STUB();
|
---|
1622 | return VERR_IEM_INSTR_NOT_IMPLEMENTED;
|
---|
1623 | }
|
---|
1624 | return VINF_SUCCESS;
|
---|
1625 | }
|
---|
1626 |
|
---|
1627 |
|
---|
1628 | /** Opcode 0x0f 0x12. */
|
---|
1629 | FNIEMOP_STUB(iemOp_movlps_Vq_Mq__movhlps_Vq_Uq__movlpd_Vq_Mq__movsldup_Vq_Wq__movddup_Vq_Wq); //NEXT
|
---|
1630 |
|
---|
1631 |
|
---|
1632 | /** Opcode 0x0f 0x13. */
|
---|
1633 | FNIEMOP_DEF(iemOp_movlps_Mq_Vq__movlpd_Mq_Vq)
|
---|
1634 | {
|
---|
1635 | /* Quick hack. Need to restructure all of this later some time. */
|
---|
1636 | if (pVCpu->iem.s.fPrefixes == IEM_OP_PRF_SIZE_OP)
|
---|
1637 | {
|
---|
1638 | IEMOP_MNEMONIC("movlpd Mq,Vq");
|
---|
1639 | uint8_t bRm; IEM_OPCODE_GET_NEXT_U8(&bRm);
|
---|
1640 | if ((bRm & X86_MODRM_MOD_MASK) == (3 << X86_MODRM_MOD_SHIFT))
|
---|
1641 | {
|
---|
1642 | #if 0
|
---|
1643 | /*
|
---|
1644 | * Register, register.
|
---|
1645 | */
|
---|
1646 | IEMOP_HLP_DONE_DECODING_NO_LOCK_REPZ_OR_REPNZ_PREFIXES();
|
---|
1647 | IEM_MC_BEGIN(0, 1);
|
---|
1648 | IEM_MC_LOCAL(uint64_t, uSrc);
|
---|
1649 | IEM_MC_MAYBE_RAISE_SSE2_RELATED_XCPT();
|
---|
1650 | IEM_MC_ACTUALIZE_SSE_STATE_FOR_CHANGE();
|
---|
1651 | IEM_MC_FETCH_XREG_U64(uSrc, ((bRm >> X86_MODRM_REG_SHIFT) & X86_MODRM_REG_SMASK) | pVCpu->iem.s.uRexReg);
|
---|
1652 | IEM_MC_STORE_XREG_U64((bRm & X86_MODRM_RM_MASK) | pVCpu->iem.s.uRexB, uSrc);
|
---|
1653 | IEM_MC_ADVANCE_RIP();
|
---|
1654 | IEM_MC_END();
|
---|
1655 | #else
|
---|
1656 | return IEMOP_RAISE_INVALID_OPCODE();
|
---|
1657 | #endif
|
---|
1658 | }
|
---|
1659 | else
|
---|
1660 | {
|
---|
1661 | /*
|
---|
1662 | * Memory, register.
|
---|
1663 | */
|
---|
1664 | IEM_MC_BEGIN(0, 2);
|
---|
1665 | IEM_MC_LOCAL(uint64_t, uSrc);
|
---|
1666 | IEM_MC_LOCAL(RTGCPTR, GCPtrEffSrc);
|
---|
1667 |
|
---|
1668 | IEM_MC_CALC_RM_EFF_ADDR(GCPtrEffSrc, bRm, 0);
|
---|
1669 | IEMOP_HLP_DONE_DECODING_NO_LOCK_REPZ_OR_REPNZ_PREFIXES(); /** @todo check if this is delayed this long for REPZ/NZ - yes it generally is! */
|
---|
1670 | IEM_MC_MAYBE_RAISE_SSE2_RELATED_XCPT();
|
---|
1671 | IEM_MC_ACTUALIZE_SSE_STATE_FOR_READ();
|
---|
1672 |
|
---|
1673 | IEM_MC_FETCH_XREG_U64(uSrc, ((bRm >> X86_MODRM_REG_SHIFT) & X86_MODRM_REG_SMASK) | pVCpu->iem.s.uRexReg);
|
---|
1674 | IEM_MC_STORE_MEM_U64(pVCpu->iem.s.iEffSeg, GCPtrEffSrc, uSrc);
|
---|
1675 |
|
---|
1676 | IEM_MC_ADVANCE_RIP();
|
---|
1677 | IEM_MC_END();
|
---|
1678 | }
|
---|
1679 | return VINF_SUCCESS;
|
---|
1680 | }
|
---|
1681 |
|
---|
1682 | IEMOP_BITCH_ABOUT_STUB();
|
---|
1683 | return VERR_IEM_INSTR_NOT_IMPLEMENTED;
|
---|
1684 | }
|
---|
1685 |
|
---|
1686 |
|
---|
1687 | /** Opcode 0x0f 0x14. */
|
---|
1688 | FNIEMOP_STUB(iemOp_unpckhlps_Vps_Wq__unpcklpd_Vpd_Wq);
|
---|
1689 | /** Opcode 0x0f 0x15. */
|
---|
1690 | FNIEMOP_STUB(iemOp_unpckhps_Vps_Wq__unpckhpd_Vpd_Wq);
|
---|
1691 | /** Opcode 0x0f 0x16. */
|
---|
1692 | FNIEMOP_STUB(iemOp_movhps_Vq_Mq__movlhps_Vq_Uq__movhpd_Vq_Mq__movshdup_Vq_Wq); //NEXT
|
---|
1693 | /** Opcode 0x0f 0x17. */
|
---|
1694 | FNIEMOP_STUB(iemOp_movhps_Mq_Vq__movhpd_Mq_Vq); //NEXT
|
---|
1695 |
|
---|
1696 |
|
---|
1697 | /** Opcode 0x0f 0x18. */
|
---|
1698 | FNIEMOP_DEF(iemOp_prefetch_Grp16)
|
---|
1699 | {
|
---|
1700 | uint8_t bRm; IEM_OPCODE_GET_NEXT_U8(&bRm);
|
---|
1701 | if ((bRm & X86_MODRM_MOD_MASK) != (3 << X86_MODRM_MOD_SHIFT))
|
---|
1702 | {
|
---|
1703 | switch ((bRm >> X86_MODRM_REG_SHIFT) & X86_MODRM_REG_SMASK)
|
---|
1704 | {
|
---|
1705 | case 4: /* Aliased to /0 for the time being according to AMD. */
|
---|
1706 | case 5: /* Aliased to /0 for the time being according to AMD. */
|
---|
1707 | case 6: /* Aliased to /0 for the time being according to AMD. */
|
---|
1708 | case 7: /* Aliased to /0 for the time being according to AMD. */
|
---|
1709 | case 0: IEMOP_MNEMONIC("prefetchNTA m8"); break;
|
---|
1710 | case 1: IEMOP_MNEMONIC("prefetchT0 m8"); break;
|
---|
1711 | case 2: IEMOP_MNEMONIC("prefetchT1 m8"); break;
|
---|
1712 | case 3: IEMOP_MNEMONIC("prefetchT2 m8"); break;
|
---|
1713 | IEM_NOT_REACHED_DEFAULT_CASE_RET();
|
---|
1714 | }
|
---|
1715 |
|
---|
1716 | IEM_MC_BEGIN(0, 1);
|
---|
1717 | IEM_MC_LOCAL(RTGCPTR, GCPtrEffSrc);
|
---|
1718 | IEM_MC_CALC_RM_EFF_ADDR(GCPtrEffSrc, bRm, 0);
|
---|
1719 | IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
|
---|
1720 | /* Currently a NOP. */
|
---|
1721 | NOREF(GCPtrEffSrc);
|
---|
1722 | IEM_MC_ADVANCE_RIP();
|
---|
1723 | IEM_MC_END();
|
---|
1724 | return VINF_SUCCESS;
|
---|
1725 | }
|
---|
1726 |
|
---|
1727 | return IEMOP_RAISE_INVALID_OPCODE();
|
---|
1728 | }
|
---|
1729 |
|
---|
1730 |
|
---|
1731 | /** Opcode 0x0f 0x19..0x1f. */
|
---|
1732 | FNIEMOP_DEF(iemOp_nop_Ev)
|
---|
1733 | {
|
---|
1734 | uint8_t bRm; IEM_OPCODE_GET_NEXT_U8(&bRm);
|
---|
1735 | if ((bRm & X86_MODRM_MOD_MASK) == (3 << X86_MODRM_MOD_SHIFT))
|
---|
1736 | {
|
---|
1737 | IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
|
---|
1738 | IEM_MC_BEGIN(0, 0);
|
---|
1739 | IEM_MC_ADVANCE_RIP();
|
---|
1740 | IEM_MC_END();
|
---|
1741 | }
|
---|
1742 | else
|
---|
1743 | {
|
---|
1744 | IEM_MC_BEGIN(0, 1);
|
---|
1745 | IEM_MC_LOCAL(RTGCPTR, GCPtrEffSrc);
|
---|
1746 | IEM_MC_CALC_RM_EFF_ADDR(GCPtrEffSrc, bRm, 0);
|
---|
1747 | IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
|
---|
1748 | /* Currently a NOP. */
|
---|
1749 | NOREF(GCPtrEffSrc);
|
---|
1750 | IEM_MC_ADVANCE_RIP();
|
---|
1751 | IEM_MC_END();
|
---|
1752 | }
|
---|
1753 | return VINF_SUCCESS;
|
---|
1754 | }
|
---|
1755 |
|
---|
1756 |
|
---|
1757 | /** Opcode 0x0f 0x20. */
|
---|
1758 | FNIEMOP_DEF(iemOp_mov_Rd_Cd)
|
---|
1759 | {
|
---|
1760 | /* mod is ignored, as is operand size overrides. */
|
---|
1761 | IEMOP_MNEMONIC("mov Rd,Cd");
|
---|
1762 | IEMOP_HLP_MIN_386();
|
---|
1763 | if (pVCpu->iem.s.enmCpuMode == IEMMODE_64BIT)
|
---|
1764 | pVCpu->iem.s.enmEffOpSize = pVCpu->iem.s.enmDefOpSize = IEMMODE_64BIT;
|
---|
1765 | else
|
---|
1766 | pVCpu->iem.s.enmEffOpSize = pVCpu->iem.s.enmDefOpSize = IEMMODE_32BIT;
|
---|
1767 |
|
---|
1768 | uint8_t bRm; IEM_OPCODE_GET_NEXT_U8(&bRm);
|
---|
1769 | uint8_t iCrReg = ((bRm >> X86_MODRM_REG_SHIFT) & X86_MODRM_REG_SMASK) | pVCpu->iem.s.uRexReg;
|
---|
1770 | if (pVCpu->iem.s.fPrefixes & IEM_OP_PRF_LOCK)
|
---|
1771 | {
|
---|
1772 | /* The lock prefix can be used to encode CR8 accesses on some CPUs. */
|
---|
1773 | if (!IEM_GET_GUEST_CPU_FEATURES(pVCpu)->fMovCr8In32Bit)
|
---|
1774 | return IEMOP_RAISE_INVALID_OPCODE(); /* #UD takes precedence over #GP(), see test. */
|
---|
1775 | iCrReg |= 8;
|
---|
1776 | }
|
---|
1777 | switch (iCrReg)
|
---|
1778 | {
|
---|
1779 | case 0: case 2: case 3: case 4: case 8:
|
---|
1780 | break;
|
---|
1781 | default:
|
---|
1782 | return IEMOP_RAISE_INVALID_OPCODE();
|
---|
1783 | }
|
---|
1784 | IEMOP_HLP_DONE_DECODING();
|
---|
1785 |
|
---|
1786 | return IEM_MC_DEFER_TO_CIMPL_2(iemCImpl_mov_Rd_Cd, (X86_MODRM_RM_MASK & bRm) | pVCpu->iem.s.uRexB, iCrReg);
|
---|
1787 | }
|
---|
1788 |
|
---|
1789 |
|
---|
1790 | /** Opcode 0x0f 0x21. */
|
---|
1791 | FNIEMOP_DEF(iemOp_mov_Rd_Dd)
|
---|
1792 | {
|
---|
1793 | IEMOP_MNEMONIC("mov Rd,Dd");
|
---|
1794 | IEMOP_HLP_MIN_386();
|
---|
1795 | uint8_t bRm; IEM_OPCODE_GET_NEXT_U8(&bRm);
|
---|
1796 | IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
|
---|
1797 | if (pVCpu->iem.s.fPrefixes & IEM_OP_PRF_REX_R)
|
---|
1798 | return IEMOP_RAISE_INVALID_OPCODE();
|
---|
1799 | return IEM_MC_DEFER_TO_CIMPL_2(iemCImpl_mov_Rd_Dd,
|
---|
1800 | (X86_MODRM_RM_MASK & bRm) | pVCpu->iem.s.uRexB,
|
---|
1801 | ((bRm >> X86_MODRM_REG_SHIFT) & X86_MODRM_REG_SMASK));
|
---|
1802 | }
|
---|
1803 |
|
---|
1804 |
|
---|
1805 | /** Opcode 0x0f 0x22. */
|
---|
1806 | FNIEMOP_DEF(iemOp_mov_Cd_Rd)
|
---|
1807 | {
|
---|
1808 | /* mod is ignored, as is operand size overrides. */
|
---|
1809 | IEMOP_MNEMONIC("mov Cd,Rd");
|
---|
1810 | IEMOP_HLP_MIN_386();
|
---|
1811 | if (pVCpu->iem.s.enmCpuMode == IEMMODE_64BIT)
|
---|
1812 | pVCpu->iem.s.enmEffOpSize = pVCpu->iem.s.enmDefOpSize = IEMMODE_64BIT;
|
---|
1813 | else
|
---|
1814 | pVCpu->iem.s.enmEffOpSize = pVCpu->iem.s.enmDefOpSize = IEMMODE_32BIT;
|
---|
1815 |
|
---|
1816 | uint8_t bRm; IEM_OPCODE_GET_NEXT_U8(&bRm);
|
---|
1817 | uint8_t iCrReg = ((bRm >> X86_MODRM_REG_SHIFT) & X86_MODRM_REG_SMASK) | pVCpu->iem.s.uRexReg;
|
---|
1818 | if (pVCpu->iem.s.fPrefixes & IEM_OP_PRF_LOCK)
|
---|
1819 | {
|
---|
1820 | /* The lock prefix can be used to encode CR8 accesses on some CPUs. */
|
---|
1821 | if (!IEM_GET_GUEST_CPU_FEATURES(pVCpu)->fMovCr8In32Bit)
|
---|
1822 | return IEMOP_RAISE_INVALID_OPCODE(); /* #UD takes precedence over #GP(), see test. */
|
---|
1823 | iCrReg |= 8;
|
---|
1824 | }
|
---|
1825 | switch (iCrReg)
|
---|
1826 | {
|
---|
1827 | case 0: case 2: case 3: case 4: case 8:
|
---|
1828 | break;
|
---|
1829 | default:
|
---|
1830 | return IEMOP_RAISE_INVALID_OPCODE();
|
---|
1831 | }
|
---|
1832 | IEMOP_HLP_DONE_DECODING();
|
---|
1833 |
|
---|
1834 | return IEM_MC_DEFER_TO_CIMPL_2(iemCImpl_mov_Cd_Rd, iCrReg, (X86_MODRM_RM_MASK & bRm) | pVCpu->iem.s.uRexB);
|
---|
1835 | }
|
---|
1836 |
|
---|
1837 |
|
---|
1838 | /** Opcode 0x0f 0x23. */
|
---|
1839 | FNIEMOP_DEF(iemOp_mov_Dd_Rd)
|
---|
1840 | {
|
---|
1841 | IEMOP_MNEMONIC("mov Dd,Rd");
|
---|
1842 | IEMOP_HLP_MIN_386();
|
---|
1843 | uint8_t bRm; IEM_OPCODE_GET_NEXT_U8(&bRm);
|
---|
1844 | IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
|
---|
1845 | if (pVCpu->iem.s.fPrefixes & IEM_OP_PRF_REX_R)
|
---|
1846 | return IEMOP_RAISE_INVALID_OPCODE();
|
---|
1847 | return IEM_MC_DEFER_TO_CIMPL_2(iemCImpl_mov_Dd_Rd,
|
---|
1848 | ((bRm >> X86_MODRM_REG_SHIFT) & X86_MODRM_REG_SMASK),
|
---|
1849 | (X86_MODRM_RM_MASK & bRm) | pVCpu->iem.s.uRexB);
|
---|
1850 | }
|
---|
1851 |
|
---|
1852 |
|
---|
1853 | /** Opcode 0x0f 0x24. */
|
---|
1854 | FNIEMOP_DEF(iemOp_mov_Rd_Td)
|
---|
1855 | {
|
---|
1856 | IEMOP_MNEMONIC("mov Rd,Td");
|
---|
1857 | /** @todo works on 386 and 486. */
|
---|
1858 | /* The RM byte is not considered, see testcase. */
|
---|
1859 | return IEMOP_RAISE_INVALID_OPCODE();
|
---|
1860 | }
|
---|
1861 |
|
---|
1862 |
|
---|
1863 | /** Opcode 0x0f 0x26. */
|
---|
1864 | FNIEMOP_DEF(iemOp_mov_Td_Rd)
|
---|
1865 | {
|
---|
1866 | IEMOP_MNEMONIC("mov Td,Rd");
|
---|
1867 | /** @todo works on 386 and 486. */
|
---|
1868 | /* The RM byte is not considered, see testcase. */
|
---|
1869 | return IEMOP_RAISE_INVALID_OPCODE();
|
---|
1870 | }
|
---|
1871 |
|
---|
1872 |
|
---|
1873 | /** Opcode 0x0f 0x28. */
|
---|
1874 | FNIEMOP_DEF(iemOp_movaps_Vps_Wps__movapd_Vpd_Wpd)
|
---|
1875 | {
|
---|
1876 | IEMOP_MNEMONIC(!(pVCpu->iem.s.fPrefixes & IEM_OP_PRF_SIZE_OP) ? "movaps r,mr" : "movapd r,mr");
|
---|
1877 | uint8_t bRm; IEM_OPCODE_GET_NEXT_U8(&bRm);
|
---|
1878 | if ((bRm & X86_MODRM_MOD_MASK) == (3 << X86_MODRM_MOD_SHIFT))
|
---|
1879 | {
|
---|
1880 | /*
|
---|
1881 | * Register, register.
|
---|
1882 | */
|
---|
1883 | IEMOP_HLP_DONE_DECODING_NO_LOCK_REPZ_OR_REPNZ_PREFIXES();
|
---|
1884 | IEM_MC_BEGIN(0, 0);
|
---|
1885 | if (!(pVCpu->iem.s.fPrefixes & IEM_OP_PRF_SIZE_OP))
|
---|
1886 | IEM_MC_MAYBE_RAISE_SSE_RELATED_XCPT();
|
---|
1887 | else
|
---|
1888 | IEM_MC_MAYBE_RAISE_SSE2_RELATED_XCPT();
|
---|
1889 | IEM_MC_ACTUALIZE_SSE_STATE_FOR_CHANGE();
|
---|
1890 | IEM_MC_COPY_XREG_U128(((bRm >> X86_MODRM_REG_SHIFT) & X86_MODRM_REG_SMASK) | pVCpu->iem.s.uRexReg,
|
---|
1891 | (bRm & X86_MODRM_RM_MASK) | pVCpu->iem.s.uRexB);
|
---|
1892 | IEM_MC_ADVANCE_RIP();
|
---|
1893 | IEM_MC_END();
|
---|
1894 | }
|
---|
1895 | else
|
---|
1896 | {
|
---|
1897 | /*
|
---|
1898 | * Register, memory.
|
---|
1899 | */
|
---|
1900 | IEM_MC_BEGIN(0, 2);
|
---|
1901 | IEM_MC_LOCAL(uint128_t, uSrc); /** @todo optimize this one day... */
|
---|
1902 | IEM_MC_LOCAL(RTGCPTR, GCPtrEffSrc);
|
---|
1903 |
|
---|
1904 | IEM_MC_CALC_RM_EFF_ADDR(GCPtrEffSrc, bRm, 0);
|
---|
1905 | IEMOP_HLP_DONE_DECODING_NO_LOCK_REPZ_OR_REPNZ_PREFIXES(); /** @todo check if this is delayed this long for REPZ/NZ */
|
---|
1906 | if (!(pVCpu->iem.s.fPrefixes & IEM_OP_PRF_SIZE_OP))
|
---|
1907 | IEM_MC_MAYBE_RAISE_SSE_RELATED_XCPT();
|
---|
1908 | else
|
---|
1909 | IEM_MC_MAYBE_RAISE_SSE2_RELATED_XCPT();
|
---|
1910 | IEM_MC_ACTUALIZE_SSE_STATE_FOR_CHANGE();
|
---|
1911 |
|
---|
1912 | IEM_MC_FETCH_MEM_U128_ALIGN_SSE(uSrc, pVCpu->iem.s.iEffSeg, GCPtrEffSrc);
|
---|
1913 | IEM_MC_STORE_XREG_U128(((bRm >> X86_MODRM_REG_SHIFT) & X86_MODRM_REG_SMASK) | pVCpu->iem.s.uRexReg, uSrc);
|
---|
1914 |
|
---|
1915 | IEM_MC_ADVANCE_RIP();
|
---|
1916 | IEM_MC_END();
|
---|
1917 | }
|
---|
1918 | return VINF_SUCCESS;
|
---|
1919 | }
|
---|
1920 |
|
---|
1921 |
|
---|
1922 | /** Opcode 0x0f 0x29. */
|
---|
1923 | FNIEMOP_DEF(iemOp_movaps_Wps_Vps__movapd_Wpd_Vpd)
|
---|
1924 | {
|
---|
1925 | IEMOP_MNEMONIC(!(pVCpu->iem.s.fPrefixes & IEM_OP_PRF_SIZE_OP) ? "movaps mr,r" : "movapd mr,r");
|
---|
1926 | uint8_t bRm; IEM_OPCODE_GET_NEXT_U8(&bRm);
|
---|
1927 | if ((bRm & X86_MODRM_MOD_MASK) == (3 << X86_MODRM_MOD_SHIFT))
|
---|
1928 | {
|
---|
1929 | /*
|
---|
1930 | * Register, register.
|
---|
1931 | */
|
---|
1932 | IEMOP_HLP_DONE_DECODING_NO_LOCK_REPZ_OR_REPNZ_PREFIXES();
|
---|
1933 | IEM_MC_BEGIN(0, 0);
|
---|
1934 | if (!(pVCpu->iem.s.fPrefixes & IEM_OP_PRF_SIZE_OP))
|
---|
1935 | IEM_MC_MAYBE_RAISE_SSE_RELATED_XCPT();
|
---|
1936 | else
|
---|
1937 | IEM_MC_MAYBE_RAISE_SSE2_RELATED_XCPT();
|
---|
1938 | IEM_MC_ACTUALIZE_SSE_STATE_FOR_CHANGE();
|
---|
1939 | IEM_MC_COPY_XREG_U128((bRm & X86_MODRM_RM_MASK) | pVCpu->iem.s.uRexB,
|
---|
1940 | ((bRm >> X86_MODRM_REG_SHIFT) & X86_MODRM_REG_SMASK) | pVCpu->iem.s.uRexReg);
|
---|
1941 | IEM_MC_ADVANCE_RIP();
|
---|
1942 | IEM_MC_END();
|
---|
1943 | }
|
---|
1944 | else
|
---|
1945 | {
|
---|
1946 | /*
|
---|
1947 | * Memory, register.
|
---|
1948 | */
|
---|
1949 | IEM_MC_BEGIN(0, 2);
|
---|
1950 | IEM_MC_LOCAL(uint128_t, uSrc); /** @todo optimize this one day... */
|
---|
1951 | IEM_MC_LOCAL(RTGCPTR, GCPtrEffSrc);
|
---|
1952 |
|
---|
1953 | IEM_MC_CALC_RM_EFF_ADDR(GCPtrEffSrc, bRm, 0);
|
---|
1954 | IEMOP_HLP_DONE_DECODING_NO_LOCK_REPZ_OR_REPNZ_PREFIXES(); /** @todo check if this is delayed this long for REPZ/NZ */
|
---|
1955 | if (!(pVCpu->iem.s.fPrefixes & IEM_OP_PRF_SIZE_OP))
|
---|
1956 | IEM_MC_MAYBE_RAISE_SSE_RELATED_XCPT();
|
---|
1957 | else
|
---|
1958 | IEM_MC_MAYBE_RAISE_SSE2_RELATED_XCPT();
|
---|
1959 | IEM_MC_ACTUALIZE_SSE_STATE_FOR_READ();
|
---|
1960 |
|
---|
1961 | IEM_MC_FETCH_XREG_U128(uSrc, ((bRm >> X86_MODRM_REG_SHIFT) & X86_MODRM_REG_SMASK) | pVCpu->iem.s.uRexReg);
|
---|
1962 | IEM_MC_STORE_MEM_U128_ALIGN_SSE(pVCpu->iem.s.iEffSeg, GCPtrEffSrc, uSrc);
|
---|
1963 |
|
---|
1964 | IEM_MC_ADVANCE_RIP();
|
---|
1965 | IEM_MC_END();
|
---|
1966 | }
|
---|
1967 | return VINF_SUCCESS;
|
---|
1968 | }
|
---|
1969 |
|
---|
1970 |
|
---|
1971 | /** Opcode 0x0f 0x2a. */
|
---|
1972 | FNIEMOP_STUB(iemOp_cvtpi2ps_Vps_Qpi__cvtpi2pd_Vpd_Qpi__cvtsi2ss_Vss_Ey__cvtsi2sd_Vsd_Ey); //NEXT
|
---|
1973 |
|
---|
1974 |
|
---|
1975 | /** Opcode 0x0f 0x2b. */
|
---|
1976 | FNIEMOP_DEF(iemOp_movntps_Mps_Vps__movntpd_Mpd_Vpd)
|
---|
1977 | {
|
---|
1978 | IEMOP_MNEMONIC(!(pVCpu->iem.s.fPrefixes & IEM_OP_PRF_SIZE_OP) ? "movntps mr,r" : "movntpd mr,r");
|
---|
1979 | uint8_t bRm; IEM_OPCODE_GET_NEXT_U8(&bRm);
|
---|
1980 | if ((bRm & X86_MODRM_MOD_MASK) != (3 << X86_MODRM_MOD_SHIFT))
|
---|
1981 | {
|
---|
1982 | /*
|
---|
1983 | * memory, register.
|
---|
1984 | */
|
---|
1985 | IEM_MC_BEGIN(0, 2);
|
---|
1986 | IEM_MC_LOCAL(uint128_t, uSrc); /** @todo optimize this one day... */
|
---|
1987 | IEM_MC_LOCAL(RTGCPTR, GCPtrEffSrc);
|
---|
1988 |
|
---|
1989 | IEM_MC_CALC_RM_EFF_ADDR(GCPtrEffSrc, bRm, 0);
|
---|
1990 | IEMOP_HLP_DONE_DECODING_NO_LOCK_REPZ_OR_REPNZ_PREFIXES(); /** @todo check if this is delayed this long for REPZ/NZ */
|
---|
1991 | if (!(pVCpu->iem.s.fPrefixes & IEM_OP_PRF_SIZE_OP))
|
---|
1992 | IEM_MC_MAYBE_RAISE_SSE_RELATED_XCPT();
|
---|
1993 | else
|
---|
1994 | IEM_MC_MAYBE_RAISE_SSE2_RELATED_XCPT();
|
---|
1995 | IEM_MC_ACTUALIZE_SSE_STATE_FOR_CHANGE();
|
---|
1996 |
|
---|
1997 | IEM_MC_FETCH_XREG_U128(uSrc, ((bRm >> X86_MODRM_REG_SHIFT) & X86_MODRM_REG_SMASK) | pVCpu->iem.s.uRexReg);
|
---|
1998 | IEM_MC_STORE_MEM_U128_ALIGN_SSE(pVCpu->iem.s.iEffSeg, GCPtrEffSrc, uSrc);
|
---|
1999 |
|
---|
2000 | IEM_MC_ADVANCE_RIP();
|
---|
2001 | IEM_MC_END();
|
---|
2002 | }
|
---|
2003 | /* The register, register encoding is invalid. */
|
---|
2004 | else
|
---|
2005 | return IEMOP_RAISE_INVALID_OPCODE();
|
---|
2006 | return VINF_SUCCESS;
|
---|
2007 | }
|
---|
2008 |
|
---|
2009 |
|
---|
2010 | /** Opcode 0x0f 0x2c. */
|
---|
2011 | FNIEMOP_STUB(iemOp_cvttps2pi_Ppi_Wps__cvttpd2pi_Ppi_Wpd__cvttss2si_Gy_Wss__cvttsd2si_Yu_Wsd); //NEXT
|
---|
2012 | /** Opcode 0x0f 0x2d. */
|
---|
2013 | FNIEMOP_STUB(iemOp_cvtps2pi_Ppi_Wps__cvtpd2pi_QpiWpd__cvtss2si_Gy_Wss__cvtsd2si_Gy_Wsd);
|
---|
2014 | /** Opcode 0x0f 0x2e. */
|
---|
2015 | FNIEMOP_STUB(iemOp_ucomiss_Vss_Wss__ucomisd_Vsd_Wsd); //NEXT
|
---|
2016 | /** Opcode 0x0f 0x2f. */
|
---|
2017 | FNIEMOP_STUB(iemOp_comiss_Vss_Wss__comisd_Vsd_Wsd);
|
---|
2018 |
|
---|
2019 |
|
---|
2020 | /** Opcode 0x0f 0x30. */
|
---|
2021 | FNIEMOP_DEF(iemOp_wrmsr)
|
---|
2022 | {
|
---|
2023 | IEMOP_MNEMONIC("wrmsr");
|
---|
2024 | IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
|
---|
2025 | return IEM_MC_DEFER_TO_CIMPL_0(iemCImpl_wrmsr);
|
---|
2026 | }
|
---|
2027 |
|
---|
2028 |
|
---|
2029 | /** Opcode 0x0f 0x31. */
|
---|
2030 | FNIEMOP_DEF(iemOp_rdtsc)
|
---|
2031 | {
|
---|
2032 | IEMOP_MNEMONIC("rdtsc");
|
---|
2033 | IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
|
---|
2034 | return IEM_MC_DEFER_TO_CIMPL_0(iemCImpl_rdtsc);
|
---|
2035 | }
|
---|
2036 |
|
---|
2037 |
|
---|
2038 | /** Opcode 0x0f 0x33. */
|
---|
2039 | FNIEMOP_DEF(iemOp_rdmsr)
|
---|
2040 | {
|
---|
2041 | IEMOP_MNEMONIC("rdmsr");
|
---|
2042 | IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
|
---|
2043 | return IEM_MC_DEFER_TO_CIMPL_0(iemCImpl_rdmsr);
|
---|
2044 | }
|
---|
2045 |
|
---|
2046 |
|
---|
2047 | /** Opcode 0x0f 0x34. */
|
---|
2048 | FNIEMOP_STUB(iemOp_rdpmc);
|
---|
2049 | /** Opcode 0x0f 0x34. */
|
---|
2050 | FNIEMOP_STUB(iemOp_sysenter);
|
---|
2051 | /** Opcode 0x0f 0x35. */
|
---|
2052 | FNIEMOP_STUB(iemOp_sysexit);
|
---|
2053 | /** Opcode 0x0f 0x37. */
|
---|
2054 | FNIEMOP_STUB(iemOp_getsec);
|
---|
2055 | /** Opcode 0x0f 0x38. */
|
---|
2056 | FNIEMOP_UD_STUB(iemOp_3byte_Esc_A4); /* Here there be dragons... */
|
---|
2057 | /** Opcode 0x0f 0x3a. */
|
---|
2058 | FNIEMOP_UD_STUB(iemOp_3byte_Esc_A5); /* Here there be dragons... */
|
---|
2059 |
|
---|
2060 |
|
---|
2061 | /**
|
---|
2062 | * Implements a conditional move.
|
---|
2063 | *
|
---|
2064 | * Wish there was an obvious way to do this where we could share and reduce
|
---|
2065 | * code bloat.
|
---|
2066 | *
|
---|
2067 | * @param a_Cnd The conditional "microcode" operation.
|
---|
2068 | */
|
---|
2069 | #define CMOV_X(a_Cnd) \
|
---|
2070 | uint8_t bRm; IEM_OPCODE_GET_NEXT_U8(&bRm); \
|
---|
2071 | if ((bRm & X86_MODRM_MOD_MASK) == (3 << X86_MODRM_MOD_SHIFT)) \
|
---|
2072 | { \
|
---|
2073 | switch (pVCpu->iem.s.enmEffOpSize) \
|
---|
2074 | { \
|
---|
2075 | case IEMMODE_16BIT: \
|
---|
2076 | IEM_MC_BEGIN(0, 1); \
|
---|
2077 | IEM_MC_LOCAL(uint16_t, u16Tmp); \
|
---|
2078 | a_Cnd { \
|
---|
2079 | IEM_MC_FETCH_GREG_U16(u16Tmp, (bRm & X86_MODRM_RM_MASK) | pVCpu->iem.s.uRexB); \
|
---|
2080 | IEM_MC_STORE_GREG_U16(((bRm >> X86_MODRM_REG_SHIFT) & X86_MODRM_REG_SMASK) | pVCpu->iem.s.uRexReg, u16Tmp); \
|
---|
2081 | } IEM_MC_ENDIF(); \
|
---|
2082 | IEM_MC_ADVANCE_RIP(); \
|
---|
2083 | IEM_MC_END(); \
|
---|
2084 | return VINF_SUCCESS; \
|
---|
2085 | \
|
---|
2086 | case IEMMODE_32BIT: \
|
---|
2087 | IEM_MC_BEGIN(0, 1); \
|
---|
2088 | IEM_MC_LOCAL(uint32_t, u32Tmp); \
|
---|
2089 | a_Cnd { \
|
---|
2090 | IEM_MC_FETCH_GREG_U32(u32Tmp, (bRm & X86_MODRM_RM_MASK) | pVCpu->iem.s.uRexB); \
|
---|
2091 | IEM_MC_STORE_GREG_U32(((bRm >> X86_MODRM_REG_SHIFT) & X86_MODRM_REG_SMASK) | pVCpu->iem.s.uRexReg, u32Tmp); \
|
---|
2092 | } IEM_MC_ELSE() { \
|
---|
2093 | IEM_MC_CLEAR_HIGH_GREG_U64(((bRm >> X86_MODRM_REG_SHIFT) & X86_MODRM_REG_SMASK) | pVCpu->iem.s.uRexReg); \
|
---|
2094 | } IEM_MC_ENDIF(); \
|
---|
2095 | IEM_MC_ADVANCE_RIP(); \
|
---|
2096 | IEM_MC_END(); \
|
---|
2097 | return VINF_SUCCESS; \
|
---|
2098 | \
|
---|
2099 | case IEMMODE_64BIT: \
|
---|
2100 | IEM_MC_BEGIN(0, 1); \
|
---|
2101 | IEM_MC_LOCAL(uint64_t, u64Tmp); \
|
---|
2102 | a_Cnd { \
|
---|
2103 | IEM_MC_FETCH_GREG_U64(u64Tmp, (bRm & X86_MODRM_RM_MASK) | pVCpu->iem.s.uRexB); \
|
---|
2104 | IEM_MC_STORE_GREG_U64(((bRm >> X86_MODRM_REG_SHIFT) & X86_MODRM_REG_SMASK) | pVCpu->iem.s.uRexReg, u64Tmp); \
|
---|
2105 | } IEM_MC_ENDIF(); \
|
---|
2106 | IEM_MC_ADVANCE_RIP(); \
|
---|
2107 | IEM_MC_END(); \
|
---|
2108 | return VINF_SUCCESS; \
|
---|
2109 | \
|
---|
2110 | IEM_NOT_REACHED_DEFAULT_CASE_RET(); \
|
---|
2111 | } \
|
---|
2112 | } \
|
---|
2113 | else \
|
---|
2114 | { \
|
---|
2115 | switch (pVCpu->iem.s.enmEffOpSize) \
|
---|
2116 | { \
|
---|
2117 | case IEMMODE_16BIT: \
|
---|
2118 | IEM_MC_BEGIN(0, 2); \
|
---|
2119 | IEM_MC_LOCAL(RTGCPTR, GCPtrEffSrc); \
|
---|
2120 | IEM_MC_LOCAL(uint16_t, u16Tmp); \
|
---|
2121 | IEM_MC_CALC_RM_EFF_ADDR(GCPtrEffSrc, bRm, 0); \
|
---|
2122 | IEM_MC_FETCH_MEM_U16(u16Tmp, pVCpu->iem.s.iEffSeg, GCPtrEffSrc); \
|
---|
2123 | a_Cnd { \
|
---|
2124 | IEM_MC_STORE_GREG_U16(((bRm >> X86_MODRM_REG_SHIFT) & X86_MODRM_REG_SMASK) | pVCpu->iem.s.uRexReg, u16Tmp); \
|
---|
2125 | } IEM_MC_ENDIF(); \
|
---|
2126 | IEM_MC_ADVANCE_RIP(); \
|
---|
2127 | IEM_MC_END(); \
|
---|
2128 | return VINF_SUCCESS; \
|
---|
2129 | \
|
---|
2130 | case IEMMODE_32BIT: \
|
---|
2131 | IEM_MC_BEGIN(0, 2); \
|
---|
2132 | IEM_MC_LOCAL(RTGCPTR, GCPtrEffSrc); \
|
---|
2133 | IEM_MC_LOCAL(uint32_t, u32Tmp); \
|
---|
2134 | IEM_MC_CALC_RM_EFF_ADDR(GCPtrEffSrc, bRm, 0); \
|
---|
2135 | IEM_MC_FETCH_MEM_U32(u32Tmp, pVCpu->iem.s.iEffSeg, GCPtrEffSrc); \
|
---|
2136 | a_Cnd { \
|
---|
2137 | IEM_MC_STORE_GREG_U32(((bRm >> X86_MODRM_REG_SHIFT) & X86_MODRM_REG_SMASK) | pVCpu->iem.s.uRexReg, u32Tmp); \
|
---|
2138 | } IEM_MC_ELSE() { \
|
---|
2139 | IEM_MC_CLEAR_HIGH_GREG_U64(((bRm >> X86_MODRM_REG_SHIFT) & X86_MODRM_REG_SMASK) | pVCpu->iem.s.uRexReg); \
|
---|
2140 | } IEM_MC_ENDIF(); \
|
---|
2141 | IEM_MC_ADVANCE_RIP(); \
|
---|
2142 | IEM_MC_END(); \
|
---|
2143 | return VINF_SUCCESS; \
|
---|
2144 | \
|
---|
2145 | case IEMMODE_64BIT: \
|
---|
2146 | IEM_MC_BEGIN(0, 2); \
|
---|
2147 | IEM_MC_LOCAL(RTGCPTR, GCPtrEffSrc); \
|
---|
2148 | IEM_MC_LOCAL(uint64_t, u64Tmp); \
|
---|
2149 | IEM_MC_CALC_RM_EFF_ADDR(GCPtrEffSrc, bRm, 0); \
|
---|
2150 | IEM_MC_FETCH_MEM_U64(u64Tmp, pVCpu->iem.s.iEffSeg, GCPtrEffSrc); \
|
---|
2151 | a_Cnd { \
|
---|
2152 | IEM_MC_STORE_GREG_U64(((bRm >> X86_MODRM_REG_SHIFT) & X86_MODRM_REG_SMASK) | pVCpu->iem.s.uRexReg, u64Tmp); \
|
---|
2153 | } IEM_MC_ENDIF(); \
|
---|
2154 | IEM_MC_ADVANCE_RIP(); \
|
---|
2155 | IEM_MC_END(); \
|
---|
2156 | return VINF_SUCCESS; \
|
---|
2157 | \
|
---|
2158 | IEM_NOT_REACHED_DEFAULT_CASE_RET(); \
|
---|
2159 | } \
|
---|
2160 | } do {} while (0)
|
---|
2161 |
|
---|
2162 |
|
---|
2163 |
|
---|
2164 | /** Opcode 0x0f 0x40. */
|
---|
2165 | FNIEMOP_DEF(iemOp_cmovo_Gv_Ev)
|
---|
2166 | {
|
---|
2167 | IEMOP_MNEMONIC("cmovo Gv,Ev");
|
---|
2168 | CMOV_X(IEM_MC_IF_EFL_BIT_SET(X86_EFL_OF));
|
---|
2169 | }
|
---|
2170 |
|
---|
2171 |
|
---|
2172 | /** Opcode 0x0f 0x41. */
|
---|
2173 | FNIEMOP_DEF(iemOp_cmovno_Gv_Ev)
|
---|
2174 | {
|
---|
2175 | IEMOP_MNEMONIC("cmovno Gv,Ev");
|
---|
2176 | CMOV_X(IEM_MC_IF_EFL_BIT_NOT_SET(X86_EFL_OF));
|
---|
2177 | }
|
---|
2178 |
|
---|
2179 |
|
---|
2180 | /** Opcode 0x0f 0x42. */
|
---|
2181 | FNIEMOP_DEF(iemOp_cmovc_Gv_Ev)
|
---|
2182 | {
|
---|
2183 | IEMOP_MNEMONIC("cmovc Gv,Ev");
|
---|
2184 | CMOV_X(IEM_MC_IF_EFL_BIT_SET(X86_EFL_CF));
|
---|
2185 | }
|
---|
2186 |
|
---|
2187 |
|
---|
2188 | /** Opcode 0x0f 0x43. */
|
---|
2189 | FNIEMOP_DEF(iemOp_cmovnc_Gv_Ev)
|
---|
2190 | {
|
---|
2191 | IEMOP_MNEMONIC("cmovnc Gv,Ev");
|
---|
2192 | CMOV_X(IEM_MC_IF_EFL_BIT_NOT_SET(X86_EFL_CF));
|
---|
2193 | }
|
---|
2194 |
|
---|
2195 |
|
---|
2196 | /** Opcode 0x0f 0x44. */
|
---|
2197 | FNIEMOP_DEF(iemOp_cmove_Gv_Ev)
|
---|
2198 | {
|
---|
2199 | IEMOP_MNEMONIC("cmove Gv,Ev");
|
---|
2200 | CMOV_X(IEM_MC_IF_EFL_BIT_SET(X86_EFL_ZF));
|
---|
2201 | }
|
---|
2202 |
|
---|
2203 |
|
---|
2204 | /** Opcode 0x0f 0x45. */
|
---|
2205 | FNIEMOP_DEF(iemOp_cmovne_Gv_Ev)
|
---|
2206 | {
|
---|
2207 | IEMOP_MNEMONIC("cmovne Gv,Ev");
|
---|
2208 | CMOV_X(IEM_MC_IF_EFL_BIT_NOT_SET(X86_EFL_ZF));
|
---|
2209 | }
|
---|
2210 |
|
---|
2211 |
|
---|
2212 | /** Opcode 0x0f 0x46. */
|
---|
2213 | FNIEMOP_DEF(iemOp_cmovbe_Gv_Ev)
|
---|
2214 | {
|
---|
2215 | IEMOP_MNEMONIC("cmovbe Gv,Ev");
|
---|
2216 | CMOV_X(IEM_MC_IF_EFL_ANY_BITS_SET(X86_EFL_CF | X86_EFL_ZF));
|
---|
2217 | }
|
---|
2218 |
|
---|
2219 |
|
---|
2220 | /** Opcode 0x0f 0x47. */
|
---|
2221 | FNIEMOP_DEF(iemOp_cmovnbe_Gv_Ev)
|
---|
2222 | {
|
---|
2223 | IEMOP_MNEMONIC("cmovnbe Gv,Ev");
|
---|
2224 | CMOV_X(IEM_MC_IF_EFL_NO_BITS_SET(X86_EFL_CF | X86_EFL_ZF));
|
---|
2225 | }
|
---|
2226 |
|
---|
2227 |
|
---|
2228 | /** Opcode 0x0f 0x48. */
|
---|
2229 | FNIEMOP_DEF(iemOp_cmovs_Gv_Ev)
|
---|
2230 | {
|
---|
2231 | IEMOP_MNEMONIC("cmovs Gv,Ev");
|
---|
2232 | CMOV_X(IEM_MC_IF_EFL_BIT_SET(X86_EFL_SF));
|
---|
2233 | }
|
---|
2234 |
|
---|
2235 |
|
---|
2236 | /** Opcode 0x0f 0x49. */
|
---|
2237 | FNIEMOP_DEF(iemOp_cmovns_Gv_Ev)
|
---|
2238 | {
|
---|
2239 | IEMOP_MNEMONIC("cmovns Gv,Ev");
|
---|
2240 | CMOV_X(IEM_MC_IF_EFL_BIT_NOT_SET(X86_EFL_SF));
|
---|
2241 | }
|
---|
2242 |
|
---|
2243 |
|
---|
2244 | /** Opcode 0x0f 0x4a. */
|
---|
2245 | FNIEMOP_DEF(iemOp_cmovp_Gv_Ev)
|
---|
2246 | {
|
---|
2247 | IEMOP_MNEMONIC("cmovp Gv,Ev");
|
---|
2248 | CMOV_X(IEM_MC_IF_EFL_BIT_SET(X86_EFL_PF));
|
---|
2249 | }
|
---|
2250 |
|
---|
2251 |
|
---|
2252 | /** Opcode 0x0f 0x4b. */
|
---|
2253 | FNIEMOP_DEF(iemOp_cmovnp_Gv_Ev)
|
---|
2254 | {
|
---|
2255 | IEMOP_MNEMONIC("cmovnp Gv,Ev");
|
---|
2256 | CMOV_X(IEM_MC_IF_EFL_BIT_NOT_SET(X86_EFL_PF));
|
---|
2257 | }
|
---|
2258 |
|
---|
2259 |
|
---|
2260 | /** Opcode 0x0f 0x4c. */
|
---|
2261 | FNIEMOP_DEF(iemOp_cmovl_Gv_Ev)
|
---|
2262 | {
|
---|
2263 | IEMOP_MNEMONIC("cmovl Gv,Ev");
|
---|
2264 | CMOV_X(IEM_MC_IF_EFL_BITS_NE(X86_EFL_SF, X86_EFL_OF));
|
---|
2265 | }
|
---|
2266 |
|
---|
2267 |
|
---|
2268 | /** Opcode 0x0f 0x4d. */
|
---|
2269 | FNIEMOP_DEF(iemOp_cmovnl_Gv_Ev)
|
---|
2270 | {
|
---|
2271 | IEMOP_MNEMONIC("cmovnl Gv,Ev");
|
---|
2272 | CMOV_X(IEM_MC_IF_EFL_BITS_EQ(X86_EFL_SF, X86_EFL_OF));
|
---|
2273 | }
|
---|
2274 |
|
---|
2275 |
|
---|
2276 | /** Opcode 0x0f 0x4e. */
|
---|
2277 | FNIEMOP_DEF(iemOp_cmovle_Gv_Ev)
|
---|
2278 | {
|
---|
2279 | IEMOP_MNEMONIC("cmovle Gv,Ev");
|
---|
2280 | CMOV_X(IEM_MC_IF_EFL_BIT_SET_OR_BITS_NE(X86_EFL_ZF, X86_EFL_SF, X86_EFL_OF));
|
---|
2281 | }
|
---|
2282 |
|
---|
2283 |
|
---|
2284 | /** Opcode 0x0f 0x4f. */
|
---|
2285 | FNIEMOP_DEF(iemOp_cmovnle_Gv_Ev)
|
---|
2286 | {
|
---|
2287 | IEMOP_MNEMONIC("cmovnle Gv,Ev");
|
---|
2288 | CMOV_X(IEM_MC_IF_EFL_BIT_NOT_SET_AND_BITS_EQ(X86_EFL_ZF, X86_EFL_SF, X86_EFL_OF));
|
---|
2289 | }
|
---|
2290 |
|
---|
2291 | #undef CMOV_X
|
---|
2292 |
|
---|
2293 | /** Opcode 0x0f 0x50. */
|
---|
2294 | FNIEMOP_STUB(iemOp_movmskps_Gy_Ups__movmskpd_Gy_Upd);
|
---|
2295 | /** Opcode 0x0f 0x51. */
|
---|
2296 | FNIEMOP_STUB(iemOp_sqrtps_Wps_Vps__sqrtpd_Wpd_Vpd__sqrtss_Vss_Wss__sqrtsd_Vsd_Wsd);
|
---|
2297 | /** Opcode 0x0f 0x52. */
|
---|
2298 | FNIEMOP_STUB(iemOp_rsqrtps_Wps_Vps__rsqrtss_Vss_Wss);
|
---|
2299 | /** Opcode 0x0f 0x53. */
|
---|
2300 | FNIEMOP_STUB(iemOp_rcpps_Wps_Vps__rcpss_Vs_Wss);
|
---|
2301 | /** Opcode 0x0f 0x54. */
|
---|
2302 | FNIEMOP_STUB(iemOp_andps_Vps_Wps__andpd_Wpd_Vpd);
|
---|
2303 | /** Opcode 0x0f 0x55. */
|
---|
2304 | FNIEMOP_STUB(iemOp_andnps_Vps_Wps__andnpd_Wpd_Vpd);
|
---|
2305 | /** Opcode 0x0f 0x56. */
|
---|
2306 | FNIEMOP_STUB(iemOp_orps_Wpd_Vpd__orpd_Wpd_Vpd);
|
---|
2307 | /** Opcode 0x0f 0x57. */
|
---|
2308 | FNIEMOP_STUB(iemOp_xorps_Vps_Wps__xorpd_Wpd_Vpd);
|
---|
2309 | /** Opcode 0x0f 0x58. */
|
---|
2310 | FNIEMOP_STUB(iemOp_addps_Vps_Wps__addpd_Vpd_Wpd__addss_Vss_Wss__addsd_Vsd_Wsd); //NEXT
|
---|
2311 | /** Opcode 0x0f 0x59. */
|
---|
2312 | FNIEMOP_STUB(iemOp_mulps_Vps_Wps__mulpd_Vpd_Wpd__mulss_Vss__Wss__mulsd_Vsd_Wsd);//NEXT
|
---|
2313 | /** Opcode 0x0f 0x5a. */
|
---|
2314 | FNIEMOP_STUB(iemOp_cvtps2pd_Vpd_Wps__cvtpd2ps_Vps_Wpd__cvtss2sd_Vsd_Wss__cvtsd2ss_Vss_Wsd);
|
---|
2315 | /** Opcode 0x0f 0x5b. */
|
---|
2316 | FNIEMOP_STUB(iemOp_cvtdq2ps_Vps_Wdq__cvtps2dq_Vdq_Wps__cvtps2dq_Vdq_Wps);
|
---|
2317 | /** Opcode 0x0f 0x5c. */
|
---|
2318 | FNIEMOP_STUB(iemOp_subps_Vps_Wps__subpd_Vps_Wdp__subss_Vss_Wss__subsd_Vsd_Wsd);
|
---|
2319 | /** Opcode 0x0f 0x5d. */
|
---|
2320 | FNIEMOP_STUB(iemOp_minps_Vps_Wps__minpd_Vpd_Wpd__minss_Vss_Wss__minsd_Vsd_Wsd);
|
---|
2321 | /** Opcode 0x0f 0x5e. */
|
---|
2322 | FNIEMOP_STUB(iemOp_divps_Vps_Wps__divpd_Vpd_Wpd__divss_Vss_Wss__divsd_Vsd_Wsd);
|
---|
2323 | /** Opcode 0x0f 0x5f. */
|
---|
2324 | FNIEMOP_STUB(iemOp_maxps_Vps_Wps__maxpd_Vpd_Wpd__maxss_Vss_Wss__maxsd_Vsd_Wsd);
|
---|
2325 |
|
---|
2326 |
|
---|
2327 | /**
|
---|
2328 | * Common worker for SSE2 and MMX instructions on the forms:
|
---|
2329 | * pxxxx xmm1, xmm2/mem128
|
---|
2330 | * pxxxx mm1, mm2/mem32
|
---|
2331 | *
|
---|
2332 | * The 2nd operand is the first half of a register, which in the memory case
|
---|
2333 | * means a 32-bit memory access for MMX and 128-bit aligned 64-bit or 128-bit
|
---|
2334 | * memory accessed for MMX.
|
---|
2335 | *
|
---|
2336 | * Exceptions type 4.
|
---|
2337 | */
|
---|
2338 | FNIEMOP_DEF_1(iemOpCommonMmxSse_LowLow_To_Full, PCIEMOPMEDIAF1L1, pImpl)
|
---|
2339 | {
|
---|
2340 | uint8_t bRm; IEM_OPCODE_GET_NEXT_U8(&bRm);
|
---|
2341 | switch (pVCpu->iem.s.fPrefixes & (IEM_OP_PRF_SIZE_OP | IEM_OP_PRF_REPNZ | IEM_OP_PRF_REPZ))
|
---|
2342 | {
|
---|
2343 | case IEM_OP_PRF_SIZE_OP: /* SSE */
|
---|
2344 | if ((bRm & X86_MODRM_MOD_MASK) == (3 << X86_MODRM_MOD_SHIFT))
|
---|
2345 | {
|
---|
2346 | /*
|
---|
2347 | * Register, register.
|
---|
2348 | */
|
---|
2349 | IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
|
---|
2350 | IEM_MC_BEGIN(2, 0);
|
---|
2351 | IEM_MC_ARG(uint128_t *, pDst, 0);
|
---|
2352 | IEM_MC_ARG(uint64_t const *, pSrc, 1);
|
---|
2353 | IEM_MC_MAYBE_RAISE_SSE2_RELATED_XCPT();
|
---|
2354 | IEM_MC_PREPARE_SSE_USAGE();
|
---|
2355 | IEM_MC_REF_XREG_U128(pDst, ((bRm >> X86_MODRM_REG_SHIFT) & X86_MODRM_REG_SMASK) | pVCpu->iem.s.uRexReg);
|
---|
2356 | IEM_MC_REF_XREG_U64_CONST(pSrc, (bRm & X86_MODRM_RM_MASK) | pVCpu->iem.s.uRexB);
|
---|
2357 | IEM_MC_CALL_SSE_AIMPL_2(pImpl->pfnU128, pDst, pSrc);
|
---|
2358 | IEM_MC_ADVANCE_RIP();
|
---|
2359 | IEM_MC_END();
|
---|
2360 | }
|
---|
2361 | else
|
---|
2362 | {
|
---|
2363 | /*
|
---|
2364 | * Register, memory.
|
---|
2365 | */
|
---|
2366 | IEM_MC_BEGIN(2, 2);
|
---|
2367 | IEM_MC_ARG(uint128_t *, pDst, 0);
|
---|
2368 | IEM_MC_LOCAL(uint64_t, uSrc);
|
---|
2369 | IEM_MC_ARG_LOCAL_REF(uint64_t const *, pSrc, uSrc, 1);
|
---|
2370 | IEM_MC_LOCAL(RTGCPTR, GCPtrEffSrc);
|
---|
2371 |
|
---|
2372 | IEM_MC_CALC_RM_EFF_ADDR(GCPtrEffSrc, bRm, 0);
|
---|
2373 | IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
|
---|
2374 | IEM_MC_MAYBE_RAISE_SSE2_RELATED_XCPT();
|
---|
2375 | IEM_MC_FETCH_MEM_U64_ALIGN_U128(uSrc, pVCpu->iem.s.iEffSeg, GCPtrEffSrc);
|
---|
2376 |
|
---|
2377 | IEM_MC_PREPARE_SSE_USAGE();
|
---|
2378 | IEM_MC_REF_XREG_U128(pDst, ((bRm >> X86_MODRM_REG_SHIFT) & X86_MODRM_REG_SMASK) | pVCpu->iem.s.uRexReg);
|
---|
2379 | IEM_MC_CALL_SSE_AIMPL_2(pImpl->pfnU128, pDst, pSrc);
|
---|
2380 |
|
---|
2381 | IEM_MC_ADVANCE_RIP();
|
---|
2382 | IEM_MC_END();
|
---|
2383 | }
|
---|
2384 | return VINF_SUCCESS;
|
---|
2385 |
|
---|
2386 | case 0: /* MMX */
|
---|
2387 | if (!pImpl->pfnU64)
|
---|
2388 | return IEMOP_RAISE_INVALID_OPCODE();
|
---|
2389 | if ((bRm & X86_MODRM_MOD_MASK) == (3 << X86_MODRM_MOD_SHIFT))
|
---|
2390 | {
|
---|
2391 | /*
|
---|
2392 | * Register, register.
|
---|
2393 | */
|
---|
2394 | /** @todo testcase: REX.B / REX.R and MMX register indexing. Ignored? */
|
---|
2395 | /** @todo testcase: REX.B / REX.R and segment register indexing. Ignored? */
|
---|
2396 | IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
|
---|
2397 | IEM_MC_BEGIN(2, 0);
|
---|
2398 | IEM_MC_ARG(uint64_t *, pDst, 0);
|
---|
2399 | IEM_MC_ARG(uint32_t const *, pSrc, 1);
|
---|
2400 | IEM_MC_MAYBE_RAISE_MMX_RELATED_XCPT();
|
---|
2401 | IEM_MC_PREPARE_FPU_USAGE();
|
---|
2402 | IEM_MC_REF_MREG_U64(pDst, (bRm >> X86_MODRM_REG_SHIFT) & X86_MODRM_REG_SMASK);
|
---|
2403 | IEM_MC_REF_MREG_U32_CONST(pSrc, bRm & X86_MODRM_RM_MASK);
|
---|
2404 | IEM_MC_CALL_MMX_AIMPL_2(pImpl->pfnU64, pDst, pSrc);
|
---|
2405 | IEM_MC_ADVANCE_RIP();
|
---|
2406 | IEM_MC_END();
|
---|
2407 | }
|
---|
2408 | else
|
---|
2409 | {
|
---|
2410 | /*
|
---|
2411 | * Register, memory.
|
---|
2412 | */
|
---|
2413 | IEM_MC_BEGIN(2, 2);
|
---|
2414 | IEM_MC_ARG(uint64_t *, pDst, 0);
|
---|
2415 | IEM_MC_LOCAL(uint32_t, uSrc);
|
---|
2416 | IEM_MC_ARG_LOCAL_REF(uint32_t const *, pSrc, uSrc, 1);
|
---|
2417 | IEM_MC_LOCAL(RTGCPTR, GCPtrEffSrc);
|
---|
2418 |
|
---|
2419 | IEM_MC_CALC_RM_EFF_ADDR(GCPtrEffSrc, bRm, 0);
|
---|
2420 | IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
|
---|
2421 | IEM_MC_MAYBE_RAISE_MMX_RELATED_XCPT();
|
---|
2422 | IEM_MC_FETCH_MEM_U32(uSrc, pVCpu->iem.s.iEffSeg, GCPtrEffSrc);
|
---|
2423 |
|
---|
2424 | IEM_MC_PREPARE_FPU_USAGE();
|
---|
2425 | IEM_MC_REF_MREG_U64(pDst, (bRm >> X86_MODRM_REG_SHIFT) & X86_MODRM_REG_SMASK);
|
---|
2426 | IEM_MC_CALL_MMX_AIMPL_2(pImpl->pfnU64, pDst, pSrc);
|
---|
2427 |
|
---|
2428 | IEM_MC_ADVANCE_RIP();
|
---|
2429 | IEM_MC_END();
|
---|
2430 | }
|
---|
2431 | return VINF_SUCCESS;
|
---|
2432 |
|
---|
2433 | default:
|
---|
2434 | return IEMOP_RAISE_INVALID_OPCODE();
|
---|
2435 | }
|
---|
2436 | }
|
---|
2437 |
|
---|
2438 |
|
---|
2439 | /** Opcode 0x0f 0x60. */
|
---|
2440 | FNIEMOP_DEF(iemOp_punpcklbw_Pq_Qd__punpcklbw_Vdq_Wdq)
|
---|
2441 | {
|
---|
2442 | IEMOP_MNEMONIC("punpcklbw");
|
---|
2443 | return FNIEMOP_CALL_1(iemOpCommonMmxSse_LowLow_To_Full, &g_iemAImpl_punpcklbw);
|
---|
2444 | }
|
---|
2445 |
|
---|
2446 |
|
---|
2447 | /** Opcode 0x0f 0x61. */
|
---|
2448 | FNIEMOP_DEF(iemOp_punpcklwd_Pq_Qd__punpcklwd_Vdq_Wdq)
|
---|
2449 | {
|
---|
2450 | IEMOP_MNEMONIC("punpcklwd"); /** @todo AMD mark the MMX version as 3DNow!. Intel says MMX CPUID req. */
|
---|
2451 | return FNIEMOP_CALL_1(iemOpCommonMmxSse_LowLow_To_Full, &g_iemAImpl_punpcklwd);
|
---|
2452 | }
|
---|
2453 |
|
---|
2454 |
|
---|
2455 | /** Opcode 0x0f 0x62. */
|
---|
2456 | FNIEMOP_DEF(iemOp_punpckldq_Pq_Qd__punpckldq_Vdq_Wdq)
|
---|
2457 | {
|
---|
2458 | IEMOP_MNEMONIC("punpckldq");
|
---|
2459 | return FNIEMOP_CALL_1(iemOpCommonMmxSse_LowLow_To_Full, &g_iemAImpl_punpckldq);
|
---|
2460 | }
|
---|
2461 |
|
---|
2462 |
|
---|
2463 | /** Opcode 0x0f 0x63. */
|
---|
2464 | FNIEMOP_STUB(iemOp_packsswb_Pq_Qq__packsswb_Vdq_Wdq);
|
---|
2465 | /** Opcode 0x0f 0x64. */
|
---|
2466 | FNIEMOP_STUB(iemOp_pcmpgtb_Pq_Qq__pcmpgtb_Vdq_Wdq);
|
---|
2467 | /** Opcode 0x0f 0x65. */
|
---|
2468 | FNIEMOP_STUB(iemOp_pcmpgtw_Pq_Qq__pcmpgtw_Vdq_Wdq);
|
---|
2469 | /** Opcode 0x0f 0x66. */
|
---|
2470 | FNIEMOP_STUB(iemOp_pcmpgtd_Pq_Qq__pcmpgtd_Vdq_Wdq);
|
---|
2471 | /** Opcode 0x0f 0x67. */
|
---|
2472 | FNIEMOP_STUB(iemOp_packuswb_Pq_Qq__packuswb_Vdq_Wdq);
|
---|
2473 |
|
---|
2474 |
|
---|
2475 | /**
|
---|
2476 | * Common worker for SSE2 and MMX instructions on the forms:
|
---|
2477 | * pxxxx xmm1, xmm2/mem128
|
---|
2478 | * pxxxx mm1, mm2/mem64
|
---|
2479 | *
|
---|
2480 | * The 2nd operand is the second half of a register, which in the memory case
|
---|
2481 | * means a 64-bit memory access for MMX, and for MMX a 128-bit aligned access
|
---|
2482 | * where it may read the full 128 bits or only the upper 64 bits.
|
---|
2483 | *
|
---|
2484 | * Exceptions type 4.
|
---|
2485 | */
|
---|
2486 | FNIEMOP_DEF_1(iemOpCommonMmxSse_HighHigh_To_Full, PCIEMOPMEDIAF1H1, pImpl)
|
---|
2487 | {
|
---|
2488 | uint8_t bRm; IEM_OPCODE_GET_NEXT_U8(&bRm);
|
---|
2489 | switch (pVCpu->iem.s.fPrefixes & (IEM_OP_PRF_SIZE_OP | IEM_OP_PRF_REPNZ | IEM_OP_PRF_REPZ))
|
---|
2490 | {
|
---|
2491 | case IEM_OP_PRF_SIZE_OP: /* SSE */
|
---|
2492 | if ((bRm & X86_MODRM_MOD_MASK) == (3 << X86_MODRM_MOD_SHIFT))
|
---|
2493 | {
|
---|
2494 | /*
|
---|
2495 | * Register, register.
|
---|
2496 | */
|
---|
2497 | IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
|
---|
2498 | IEM_MC_BEGIN(2, 0);
|
---|
2499 | IEM_MC_ARG(uint128_t *, pDst, 0);
|
---|
2500 | IEM_MC_ARG(uint128_t const *, pSrc, 1);
|
---|
2501 | IEM_MC_MAYBE_RAISE_SSE2_RELATED_XCPT();
|
---|
2502 | IEM_MC_PREPARE_SSE_USAGE();
|
---|
2503 | IEM_MC_REF_XREG_U128(pDst, ((bRm >> X86_MODRM_REG_SHIFT) & X86_MODRM_REG_SMASK) | pVCpu->iem.s.uRexReg);
|
---|
2504 | IEM_MC_REF_XREG_U128_CONST(pSrc, (bRm & X86_MODRM_RM_MASK) | pVCpu->iem.s.uRexB);
|
---|
2505 | IEM_MC_CALL_SSE_AIMPL_2(pImpl->pfnU128, pDst, pSrc);
|
---|
2506 | IEM_MC_ADVANCE_RIP();
|
---|
2507 | IEM_MC_END();
|
---|
2508 | }
|
---|
2509 | else
|
---|
2510 | {
|
---|
2511 | /*
|
---|
2512 | * Register, memory.
|
---|
2513 | */
|
---|
2514 | IEM_MC_BEGIN(2, 2);
|
---|
2515 | IEM_MC_ARG(uint128_t *, pDst, 0);
|
---|
2516 | IEM_MC_LOCAL(uint128_t, uSrc);
|
---|
2517 | IEM_MC_ARG_LOCAL_REF(uint128_t const *, pSrc, uSrc, 1);
|
---|
2518 | IEM_MC_LOCAL(RTGCPTR, GCPtrEffSrc);
|
---|
2519 |
|
---|
2520 | IEM_MC_CALC_RM_EFF_ADDR(GCPtrEffSrc, bRm, 0);
|
---|
2521 | IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
|
---|
2522 | IEM_MC_MAYBE_RAISE_SSE2_RELATED_XCPT();
|
---|
2523 | IEM_MC_FETCH_MEM_U128_ALIGN_SSE(uSrc, pVCpu->iem.s.iEffSeg, GCPtrEffSrc); /* Most CPUs probably only right high qword */
|
---|
2524 |
|
---|
2525 | IEM_MC_PREPARE_SSE_USAGE();
|
---|
2526 | IEM_MC_REF_XREG_U128(pDst, ((bRm >> X86_MODRM_REG_SHIFT) & X86_MODRM_REG_SMASK) | pVCpu->iem.s.uRexReg);
|
---|
2527 | IEM_MC_CALL_SSE_AIMPL_2(pImpl->pfnU128, pDst, pSrc);
|
---|
2528 |
|
---|
2529 | IEM_MC_ADVANCE_RIP();
|
---|
2530 | IEM_MC_END();
|
---|
2531 | }
|
---|
2532 | return VINF_SUCCESS;
|
---|
2533 |
|
---|
2534 | case 0: /* MMX */
|
---|
2535 | if (!pImpl->pfnU64)
|
---|
2536 | return IEMOP_RAISE_INVALID_OPCODE();
|
---|
2537 | if ((bRm & X86_MODRM_MOD_MASK) == (3 << X86_MODRM_MOD_SHIFT))
|
---|
2538 | {
|
---|
2539 | /*
|
---|
2540 | * Register, register.
|
---|
2541 | */
|
---|
2542 | /** @todo testcase: REX.B / REX.R and MMX register indexing. Ignored? */
|
---|
2543 | /** @todo testcase: REX.B / REX.R and segment register indexing. Ignored? */
|
---|
2544 | IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
|
---|
2545 | IEM_MC_BEGIN(2, 0);
|
---|
2546 | IEM_MC_ARG(uint64_t *, pDst, 0);
|
---|
2547 | IEM_MC_ARG(uint64_t const *, pSrc, 1);
|
---|
2548 | IEM_MC_MAYBE_RAISE_MMX_RELATED_XCPT();
|
---|
2549 | IEM_MC_PREPARE_FPU_USAGE();
|
---|
2550 | IEM_MC_REF_MREG_U64(pDst, (bRm >> X86_MODRM_REG_SHIFT) & X86_MODRM_REG_SMASK);
|
---|
2551 | IEM_MC_REF_MREG_U64_CONST(pSrc, bRm & X86_MODRM_RM_MASK);
|
---|
2552 | IEM_MC_CALL_MMX_AIMPL_2(pImpl->pfnU64, pDst, pSrc);
|
---|
2553 | IEM_MC_ADVANCE_RIP();
|
---|
2554 | IEM_MC_END();
|
---|
2555 | }
|
---|
2556 | else
|
---|
2557 | {
|
---|
2558 | /*
|
---|
2559 | * Register, memory.
|
---|
2560 | */
|
---|
2561 | IEM_MC_BEGIN(2, 2);
|
---|
2562 | IEM_MC_ARG(uint64_t *, pDst, 0);
|
---|
2563 | IEM_MC_LOCAL(uint64_t, uSrc);
|
---|
2564 | IEM_MC_ARG_LOCAL_REF(uint64_t const *, pSrc, uSrc, 1);
|
---|
2565 | IEM_MC_LOCAL(RTGCPTR, GCPtrEffSrc);
|
---|
2566 |
|
---|
2567 | IEM_MC_CALC_RM_EFF_ADDR(GCPtrEffSrc, bRm, 0);
|
---|
2568 | IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
|
---|
2569 | IEM_MC_MAYBE_RAISE_MMX_RELATED_XCPT();
|
---|
2570 | IEM_MC_FETCH_MEM_U64(uSrc, pVCpu->iem.s.iEffSeg, GCPtrEffSrc);
|
---|
2571 |
|
---|
2572 | IEM_MC_PREPARE_FPU_USAGE();
|
---|
2573 | IEM_MC_REF_MREG_U64(pDst, (bRm >> X86_MODRM_REG_SHIFT) & X86_MODRM_REG_SMASK);
|
---|
2574 | IEM_MC_CALL_MMX_AIMPL_2(pImpl->pfnU64, pDst, pSrc);
|
---|
2575 |
|
---|
2576 | IEM_MC_ADVANCE_RIP();
|
---|
2577 | IEM_MC_END();
|
---|
2578 | }
|
---|
2579 | return VINF_SUCCESS;
|
---|
2580 |
|
---|
2581 | default:
|
---|
2582 | return IEMOP_RAISE_INVALID_OPCODE();
|
---|
2583 | }
|
---|
2584 | }
|
---|
2585 |
|
---|
2586 |
|
---|
2587 | /** Opcode 0x0f 0x68. */
|
---|
2588 | FNIEMOP_DEF(iemOp_punpckhbw_Pq_Qq__punpckhbw_Vdq_Wdq)
|
---|
2589 | {
|
---|
2590 | IEMOP_MNEMONIC("punpckhbw");
|
---|
2591 | return FNIEMOP_CALL_1(iemOpCommonMmxSse_HighHigh_To_Full, &g_iemAImpl_punpckhbw);
|
---|
2592 | }
|
---|
2593 |
|
---|
2594 |
|
---|
2595 | /** Opcode 0x0f 0x69. */
|
---|
2596 | FNIEMOP_DEF(iemOp_punpckhwd_Pq_Qd__punpckhwd_Vdq_Wdq)
|
---|
2597 | {
|
---|
2598 | IEMOP_MNEMONIC("punpckhwd");
|
---|
2599 | return FNIEMOP_CALL_1(iemOpCommonMmxSse_HighHigh_To_Full, &g_iemAImpl_punpckhwd);
|
---|
2600 | }
|
---|
2601 |
|
---|
2602 |
|
---|
2603 | /** Opcode 0x0f 0x6a. */
|
---|
2604 | FNIEMOP_DEF(iemOp_punpckhdq_Pq_Qd__punpckhdq_Vdq_Wdq)
|
---|
2605 | {
|
---|
2606 | IEMOP_MNEMONIC("punpckhdq");
|
---|
2607 | return FNIEMOP_CALL_1(iemOpCommonMmxSse_HighHigh_To_Full, &g_iemAImpl_punpckhdq);
|
---|
2608 | }
|
---|
2609 |
|
---|
2610 | /** Opcode 0x0f 0x6b. */
|
---|
2611 | FNIEMOP_STUB(iemOp_packssdw_Pq_Qd__packssdq_Vdq_Wdq);
|
---|
2612 |
|
---|
2613 |
|
---|
2614 | /** Opcode 0x0f 0x6c. */
|
---|
2615 | FNIEMOP_DEF(iemOp_punpcklqdq_Vdq_Wdq)
|
---|
2616 | {
|
---|
2617 | IEMOP_MNEMONIC("punpcklqdq");
|
---|
2618 | return FNIEMOP_CALL_1(iemOpCommonMmxSse_LowLow_To_Full, &g_iemAImpl_punpcklqdq);
|
---|
2619 | }
|
---|
2620 |
|
---|
2621 |
|
---|
2622 | /** Opcode 0x0f 0x6d. */
|
---|
2623 | FNIEMOP_DEF(iemOp_punpckhqdq_Vdq_Wdq)
|
---|
2624 | {
|
---|
2625 | IEMOP_MNEMONIC("punpckhqdq");
|
---|
2626 | return FNIEMOP_CALL_1(iemOpCommonMmxSse_HighHigh_To_Full, &g_iemAImpl_punpckhqdq);
|
---|
2627 | }
|
---|
2628 |
|
---|
2629 |
|
---|
2630 | /** Opcode 0x0f 0x6e. */
|
---|
2631 | FNIEMOP_DEF(iemOp_movd_q_Pd_Ey__movd_q_Vy_Ey)
|
---|
2632 | {
|
---|
2633 | uint8_t bRm; IEM_OPCODE_GET_NEXT_U8(&bRm);
|
---|
2634 | switch (pVCpu->iem.s.fPrefixes & (IEM_OP_PRF_SIZE_OP | IEM_OP_PRF_REPNZ | IEM_OP_PRF_REPZ))
|
---|
2635 | {
|
---|
2636 | case IEM_OP_PRF_SIZE_OP: /* SSE */
|
---|
2637 | IEMOP_MNEMONIC("movd/q Wd/q,Ed/q");
|
---|
2638 | if ((bRm & X86_MODRM_MOD_MASK) == (3 << X86_MODRM_MOD_SHIFT))
|
---|
2639 | {
|
---|
2640 | /* XMM, greg*/
|
---|
2641 | IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
|
---|
2642 | IEM_MC_BEGIN(0, 1);
|
---|
2643 | IEM_MC_MAYBE_RAISE_SSE2_RELATED_XCPT();
|
---|
2644 | IEM_MC_ACTUALIZE_SSE_STATE_FOR_CHANGE();
|
---|
2645 | if (pVCpu->iem.s.fPrefixes & IEM_OP_PRF_SIZE_REX_W)
|
---|
2646 | {
|
---|
2647 | IEM_MC_LOCAL(uint64_t, u64Tmp);
|
---|
2648 | IEM_MC_FETCH_GREG_U64(u64Tmp, (bRm & X86_MODRM_RM_MASK) | pVCpu->iem.s.uRexB);
|
---|
2649 | IEM_MC_STORE_XREG_U64_ZX_U128(((bRm >> X86_MODRM_REG_SHIFT) & X86_MODRM_REG_SMASK) | pVCpu->iem.s.uRexReg, u64Tmp);
|
---|
2650 | }
|
---|
2651 | else
|
---|
2652 | {
|
---|
2653 | IEM_MC_LOCAL(uint32_t, u32Tmp);
|
---|
2654 | IEM_MC_FETCH_GREG_U32(u32Tmp, (bRm & X86_MODRM_RM_MASK) | pVCpu->iem.s.uRexB);
|
---|
2655 | IEM_MC_STORE_XREG_U32_ZX_U128(((bRm >> X86_MODRM_REG_SHIFT) & X86_MODRM_REG_SMASK) | pVCpu->iem.s.uRexReg, u32Tmp);
|
---|
2656 | }
|
---|
2657 | IEM_MC_ADVANCE_RIP();
|
---|
2658 | IEM_MC_END();
|
---|
2659 | }
|
---|
2660 | else
|
---|
2661 | {
|
---|
2662 | /* XMM, [mem] */
|
---|
2663 | IEM_MC_BEGIN(0, 2);
|
---|
2664 | IEM_MC_LOCAL(RTGCPTR, GCPtrEffSrc);
|
---|
2665 | IEM_MC_MAYBE_RAISE_SSE2_RELATED_XCPT(); /** @todo order */
|
---|
2666 | IEM_MC_CALC_RM_EFF_ADDR(GCPtrEffSrc, bRm, 1);
|
---|
2667 | IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
|
---|
2668 | IEM_MC_ACTUALIZE_SSE_STATE_FOR_CHANGE();
|
---|
2669 | if (pVCpu->iem.s.fPrefixes & IEM_OP_PRF_SIZE_REX_W)
|
---|
2670 | {
|
---|
2671 | IEM_MC_LOCAL(uint64_t, u64Tmp);
|
---|
2672 | IEM_MC_FETCH_MEM_U64(u64Tmp, pVCpu->iem.s.iEffSeg, GCPtrEffSrc);
|
---|
2673 | IEM_MC_STORE_XREG_U64_ZX_U128(((bRm >> X86_MODRM_REG_SHIFT) & X86_MODRM_REG_SMASK) | pVCpu->iem.s.uRexReg, u64Tmp);
|
---|
2674 | }
|
---|
2675 | else
|
---|
2676 | {
|
---|
2677 | IEM_MC_LOCAL(uint32_t, u32Tmp);
|
---|
2678 | IEM_MC_FETCH_MEM_U32(u32Tmp, pVCpu->iem.s.iEffSeg, GCPtrEffSrc);
|
---|
2679 | IEM_MC_STORE_XREG_U32_ZX_U128(((bRm >> X86_MODRM_REG_SHIFT) & X86_MODRM_REG_SMASK) | pVCpu->iem.s.uRexReg, u32Tmp);
|
---|
2680 | }
|
---|
2681 | IEM_MC_ADVANCE_RIP();
|
---|
2682 | IEM_MC_END();
|
---|
2683 | }
|
---|
2684 | return VINF_SUCCESS;
|
---|
2685 |
|
---|
2686 | case 0: /* MMX */
|
---|
2687 | IEMOP_MNEMONIC("movq/d Pd/q,Ed/q");
|
---|
2688 | if ((bRm & X86_MODRM_MOD_MASK) == (3 << X86_MODRM_MOD_SHIFT))
|
---|
2689 | {
|
---|
2690 | /* MMX, greg */
|
---|
2691 | IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
|
---|
2692 | IEM_MC_BEGIN(0, 1);
|
---|
2693 | IEM_MC_MAYBE_RAISE_MMX_RELATED_XCPT();
|
---|
2694 | IEM_MC_ACTUALIZE_FPU_STATE_FOR_CHANGE();
|
---|
2695 | IEM_MC_LOCAL(uint64_t, u64Tmp);
|
---|
2696 | if (pVCpu->iem.s.fPrefixes & IEM_OP_PRF_SIZE_REX_W)
|
---|
2697 | IEM_MC_FETCH_GREG_U64(u64Tmp, (bRm & X86_MODRM_RM_MASK) | pVCpu->iem.s.uRexB);
|
---|
2698 | else
|
---|
2699 | IEM_MC_FETCH_GREG_U32_ZX_U64(u64Tmp, (bRm & X86_MODRM_RM_MASK) | pVCpu->iem.s.uRexB);
|
---|
2700 | IEM_MC_STORE_MREG_U64((bRm >> X86_MODRM_REG_SHIFT) & X86_MODRM_REG_SMASK, u64Tmp);
|
---|
2701 | IEM_MC_ADVANCE_RIP();
|
---|
2702 | IEM_MC_END();
|
---|
2703 | }
|
---|
2704 | else
|
---|
2705 | {
|
---|
2706 | /* MMX, [mem] */
|
---|
2707 | IEM_MC_BEGIN(0, 2);
|
---|
2708 | IEM_MC_LOCAL(RTGCPTR, GCPtrEffSrc);
|
---|
2709 | IEM_MC_MAYBE_RAISE_MMX_RELATED_XCPT();
|
---|
2710 | IEM_MC_CALC_RM_EFF_ADDR(GCPtrEffSrc, bRm, 1);
|
---|
2711 | IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
|
---|
2712 | IEM_MC_ACTUALIZE_FPU_STATE_FOR_CHANGE();
|
---|
2713 | if (pVCpu->iem.s.fPrefixes & IEM_OP_PRF_SIZE_REX_W)
|
---|
2714 | {
|
---|
2715 | IEM_MC_LOCAL(uint64_t, u64Tmp);
|
---|
2716 | IEM_MC_FETCH_MEM_U64(u64Tmp, pVCpu->iem.s.iEffSeg, GCPtrEffSrc);
|
---|
2717 | IEM_MC_STORE_MREG_U64((bRm >> X86_MODRM_REG_SHIFT) & X86_MODRM_REG_SMASK, u64Tmp);
|
---|
2718 | }
|
---|
2719 | else
|
---|
2720 | {
|
---|
2721 | IEM_MC_LOCAL(uint32_t, u32Tmp);
|
---|
2722 | IEM_MC_FETCH_MEM_U32(u32Tmp, pVCpu->iem.s.iEffSeg, GCPtrEffSrc);
|
---|
2723 | IEM_MC_STORE_MREG_U32_ZX_U64((bRm >> X86_MODRM_REG_SHIFT) & X86_MODRM_REG_SMASK, u32Tmp);
|
---|
2724 | }
|
---|
2725 | IEM_MC_ADVANCE_RIP();
|
---|
2726 | IEM_MC_END();
|
---|
2727 | }
|
---|
2728 | return VINF_SUCCESS;
|
---|
2729 |
|
---|
2730 | default:
|
---|
2731 | return IEMOP_RAISE_INVALID_OPCODE();
|
---|
2732 | }
|
---|
2733 | }
|
---|
2734 |
|
---|
2735 |
|
---|
2736 | /** Opcode 0x0f 0x6f. */
|
---|
2737 | FNIEMOP_DEF(iemOp_movq_Pq_Qq__movdqa_Vdq_Wdq__movdqu_Vdq_Wdq)
|
---|
2738 | {
|
---|
2739 | bool fAligned = false;
|
---|
2740 | uint8_t bRm; IEM_OPCODE_GET_NEXT_U8(&bRm);
|
---|
2741 | switch (pVCpu->iem.s.fPrefixes & (IEM_OP_PRF_SIZE_OP | IEM_OP_PRF_REPNZ | IEM_OP_PRF_REPZ))
|
---|
2742 | {
|
---|
2743 | case IEM_OP_PRF_SIZE_OP: /* SSE aligned */
|
---|
2744 | fAligned = true;
|
---|
2745 | case IEM_OP_PRF_REPZ: /* SSE unaligned */
|
---|
2746 | if (fAligned)
|
---|
2747 | IEMOP_MNEMONIC("movdqa Vdq,Wdq");
|
---|
2748 | else
|
---|
2749 | IEMOP_MNEMONIC("movdqu Vdq,Wdq");
|
---|
2750 | if ((bRm & X86_MODRM_MOD_MASK) == (3 << X86_MODRM_MOD_SHIFT))
|
---|
2751 | {
|
---|
2752 | /*
|
---|
2753 | * Register, register.
|
---|
2754 | */
|
---|
2755 | IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
|
---|
2756 | IEM_MC_BEGIN(0, 0);
|
---|
2757 | IEM_MC_MAYBE_RAISE_SSE2_RELATED_XCPT();
|
---|
2758 | IEM_MC_ACTUALIZE_SSE_STATE_FOR_CHANGE();
|
---|
2759 | IEM_MC_COPY_XREG_U128(((bRm >> X86_MODRM_REG_SHIFT) & X86_MODRM_REG_SMASK) | pVCpu->iem.s.uRexReg,
|
---|
2760 | (bRm & X86_MODRM_RM_MASK) | pVCpu->iem.s.uRexB);
|
---|
2761 | IEM_MC_ADVANCE_RIP();
|
---|
2762 | IEM_MC_END();
|
---|
2763 | }
|
---|
2764 | else
|
---|
2765 | {
|
---|
2766 | /*
|
---|
2767 | * Register, memory.
|
---|
2768 | */
|
---|
2769 | IEM_MC_BEGIN(0, 2);
|
---|
2770 | IEM_MC_LOCAL(uint128_t, u128Tmp);
|
---|
2771 | IEM_MC_LOCAL(RTGCPTR, GCPtrEffSrc);
|
---|
2772 |
|
---|
2773 | IEM_MC_CALC_RM_EFF_ADDR(GCPtrEffSrc, bRm, 0);
|
---|
2774 | IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
|
---|
2775 | IEM_MC_MAYBE_RAISE_SSE2_RELATED_XCPT();
|
---|
2776 | IEM_MC_ACTUALIZE_SSE_STATE_FOR_CHANGE();
|
---|
2777 | if (fAligned)
|
---|
2778 | IEM_MC_FETCH_MEM_U128_ALIGN_SSE(u128Tmp, pVCpu->iem.s.iEffSeg, GCPtrEffSrc);
|
---|
2779 | else
|
---|
2780 | IEM_MC_FETCH_MEM_U128(u128Tmp, pVCpu->iem.s.iEffSeg, GCPtrEffSrc);
|
---|
2781 | IEM_MC_STORE_XREG_U128(((bRm >> X86_MODRM_REG_SHIFT) & X86_MODRM_REG_SMASK) | pVCpu->iem.s.uRexReg, u128Tmp);
|
---|
2782 |
|
---|
2783 | IEM_MC_ADVANCE_RIP();
|
---|
2784 | IEM_MC_END();
|
---|
2785 | }
|
---|
2786 | return VINF_SUCCESS;
|
---|
2787 |
|
---|
2788 | case 0: /* MMX */
|
---|
2789 | IEMOP_MNEMONIC("movq Pq,Qq");
|
---|
2790 | if ((bRm & X86_MODRM_MOD_MASK) == (3 << X86_MODRM_MOD_SHIFT))
|
---|
2791 | {
|
---|
2792 | /*
|
---|
2793 | * Register, register.
|
---|
2794 | */
|
---|
2795 | /** @todo testcase: REX.B / REX.R and MMX register indexing. Ignored? */
|
---|
2796 | /** @todo testcase: REX.B / REX.R and segment register indexing. Ignored? */
|
---|
2797 | IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
|
---|
2798 | IEM_MC_BEGIN(0, 1);
|
---|
2799 | IEM_MC_LOCAL(uint64_t, u64Tmp);
|
---|
2800 | IEM_MC_MAYBE_RAISE_MMX_RELATED_XCPT();
|
---|
2801 | IEM_MC_ACTUALIZE_FPU_STATE_FOR_CHANGE();
|
---|
2802 | IEM_MC_FETCH_MREG_U64(u64Tmp, bRm & X86_MODRM_RM_MASK);
|
---|
2803 | IEM_MC_STORE_MREG_U64((bRm >> X86_MODRM_REG_SHIFT) & X86_MODRM_REG_SMASK, u64Tmp);
|
---|
2804 | IEM_MC_ADVANCE_RIP();
|
---|
2805 | IEM_MC_END();
|
---|
2806 | }
|
---|
2807 | else
|
---|
2808 | {
|
---|
2809 | /*
|
---|
2810 | * Register, memory.
|
---|
2811 | */
|
---|
2812 | IEM_MC_BEGIN(0, 2);
|
---|
2813 | IEM_MC_LOCAL(uint64_t, u64Tmp);
|
---|
2814 | IEM_MC_LOCAL(RTGCPTR, GCPtrEffSrc);
|
---|
2815 |
|
---|
2816 | IEM_MC_CALC_RM_EFF_ADDR(GCPtrEffSrc, bRm, 0);
|
---|
2817 | IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
|
---|
2818 | IEM_MC_MAYBE_RAISE_MMX_RELATED_XCPT();
|
---|
2819 | IEM_MC_ACTUALIZE_FPU_STATE_FOR_CHANGE();
|
---|
2820 | IEM_MC_FETCH_MEM_U64(u64Tmp, pVCpu->iem.s.iEffSeg, GCPtrEffSrc);
|
---|
2821 | IEM_MC_STORE_MREG_U64((bRm >> X86_MODRM_REG_SHIFT) & X86_MODRM_REG_SMASK, u64Tmp);
|
---|
2822 |
|
---|
2823 | IEM_MC_ADVANCE_RIP();
|
---|
2824 | IEM_MC_END();
|
---|
2825 | }
|
---|
2826 | return VINF_SUCCESS;
|
---|
2827 |
|
---|
2828 | default:
|
---|
2829 | return IEMOP_RAISE_INVALID_OPCODE();
|
---|
2830 | }
|
---|
2831 | }
|
---|
2832 |
|
---|
2833 |
|
---|
2834 | /** Opcode 0x0f 0x70. The immediate here is evil! */
|
---|
2835 | FNIEMOP_DEF(iemOp_pshufw_Pq_Qq_Ib__pshufd_Vdq_Wdq_Ib__pshufhw_Vdq_Wdq_Ib__pshuflq_Vdq_Wdq_Ib)
|
---|
2836 | {
|
---|
2837 | uint8_t bRm; IEM_OPCODE_GET_NEXT_U8(&bRm);
|
---|
2838 | switch (pVCpu->iem.s.fPrefixes & (IEM_OP_PRF_SIZE_OP | IEM_OP_PRF_REPNZ | IEM_OP_PRF_REPZ))
|
---|
2839 | {
|
---|
2840 | case IEM_OP_PRF_SIZE_OP: /* SSE */
|
---|
2841 | case IEM_OP_PRF_REPNZ: /* SSE */
|
---|
2842 | case IEM_OP_PRF_REPZ: /* SSE */
|
---|
2843 | {
|
---|
2844 | PFNIEMAIMPLMEDIAPSHUF pfnAImpl;
|
---|
2845 | switch (pVCpu->iem.s.fPrefixes & (IEM_OP_PRF_SIZE_OP | IEM_OP_PRF_REPNZ | IEM_OP_PRF_REPZ))
|
---|
2846 | {
|
---|
2847 | case IEM_OP_PRF_SIZE_OP:
|
---|
2848 | IEMOP_MNEMONIC("pshufd Vdq,Wdq,Ib");
|
---|
2849 | pfnAImpl = iemAImpl_pshufd;
|
---|
2850 | break;
|
---|
2851 | case IEM_OP_PRF_REPNZ:
|
---|
2852 | IEMOP_MNEMONIC("pshuflw Vdq,Wdq,Ib");
|
---|
2853 | pfnAImpl = iemAImpl_pshuflw;
|
---|
2854 | break;
|
---|
2855 | case IEM_OP_PRF_REPZ:
|
---|
2856 | IEMOP_MNEMONIC("pshufhw Vdq,Wdq,Ib");
|
---|
2857 | pfnAImpl = iemAImpl_pshufhw;
|
---|
2858 | break;
|
---|
2859 | IEM_NOT_REACHED_DEFAULT_CASE_RET();
|
---|
2860 | }
|
---|
2861 | if ((bRm & X86_MODRM_MOD_MASK) == (3 << X86_MODRM_MOD_SHIFT))
|
---|
2862 | {
|
---|
2863 | /*
|
---|
2864 | * Register, register.
|
---|
2865 | */
|
---|
2866 | uint8_t bEvil; IEM_OPCODE_GET_NEXT_U8(&bEvil);
|
---|
2867 | IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
|
---|
2868 |
|
---|
2869 | IEM_MC_BEGIN(3, 0);
|
---|
2870 | IEM_MC_ARG(uint128_t *, pDst, 0);
|
---|
2871 | IEM_MC_ARG(uint128_t const *, pSrc, 1);
|
---|
2872 | IEM_MC_ARG_CONST(uint8_t, bEvilArg, /*=*/ bEvil, 2);
|
---|
2873 | IEM_MC_MAYBE_RAISE_SSE2_RELATED_XCPT();
|
---|
2874 | IEM_MC_PREPARE_SSE_USAGE();
|
---|
2875 | IEM_MC_REF_XREG_U128(pDst, ((bRm >> X86_MODRM_REG_SHIFT) & X86_MODRM_REG_SMASK) | pVCpu->iem.s.uRexReg);
|
---|
2876 | IEM_MC_REF_XREG_U128_CONST(pSrc, (bRm & X86_MODRM_RM_MASK) | pVCpu->iem.s.uRexB);
|
---|
2877 | IEM_MC_CALL_SSE_AIMPL_3(pfnAImpl, pDst, pSrc, bEvilArg);
|
---|
2878 | IEM_MC_ADVANCE_RIP();
|
---|
2879 | IEM_MC_END();
|
---|
2880 | }
|
---|
2881 | else
|
---|
2882 | {
|
---|
2883 | /*
|
---|
2884 | * Register, memory.
|
---|
2885 | */
|
---|
2886 | IEM_MC_BEGIN(3, 2);
|
---|
2887 | IEM_MC_ARG(uint128_t *, pDst, 0);
|
---|
2888 | IEM_MC_LOCAL(uint128_t, uSrc);
|
---|
2889 | IEM_MC_ARG_LOCAL_REF(uint128_t const *, pSrc, uSrc, 1);
|
---|
2890 | IEM_MC_LOCAL(RTGCPTR, GCPtrEffSrc);
|
---|
2891 |
|
---|
2892 | IEM_MC_CALC_RM_EFF_ADDR(GCPtrEffSrc, bRm, 0);
|
---|
2893 | uint8_t bEvil; IEM_OPCODE_GET_NEXT_U8(&bEvil);
|
---|
2894 | IEM_MC_ARG_CONST(uint8_t, bEvilArg, /*=*/ bEvil, 2);
|
---|
2895 | IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
|
---|
2896 | IEM_MC_MAYBE_RAISE_SSE2_RELATED_XCPT();
|
---|
2897 |
|
---|
2898 | IEM_MC_FETCH_MEM_U128_ALIGN_SSE(uSrc, pVCpu->iem.s.iEffSeg, GCPtrEffSrc);
|
---|
2899 | IEM_MC_PREPARE_SSE_USAGE();
|
---|
2900 | IEM_MC_REF_XREG_U128(pDst, ((bRm >> X86_MODRM_REG_SHIFT) & X86_MODRM_REG_SMASK) | pVCpu->iem.s.uRexReg);
|
---|
2901 | IEM_MC_CALL_SSE_AIMPL_3(pfnAImpl, pDst, pSrc, bEvilArg);
|
---|
2902 |
|
---|
2903 | IEM_MC_ADVANCE_RIP();
|
---|
2904 | IEM_MC_END();
|
---|
2905 | }
|
---|
2906 | return VINF_SUCCESS;
|
---|
2907 | }
|
---|
2908 |
|
---|
2909 | case 0: /* MMX Extension */
|
---|
2910 | IEMOP_MNEMONIC("pshufw Pq,Qq,Ib");
|
---|
2911 | if ((bRm & X86_MODRM_MOD_MASK) == (3 << X86_MODRM_MOD_SHIFT))
|
---|
2912 | {
|
---|
2913 | /*
|
---|
2914 | * Register, register.
|
---|
2915 | */
|
---|
2916 | uint8_t bEvil; IEM_OPCODE_GET_NEXT_U8(&bEvil);
|
---|
2917 | IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
|
---|
2918 |
|
---|
2919 | IEM_MC_BEGIN(3, 0);
|
---|
2920 | IEM_MC_ARG(uint64_t *, pDst, 0);
|
---|
2921 | IEM_MC_ARG(uint64_t const *, pSrc, 1);
|
---|
2922 | IEM_MC_ARG_CONST(uint8_t, bEvilArg, /*=*/ bEvil, 2);
|
---|
2923 | IEM_MC_MAYBE_RAISE_MMX_RELATED_XCPT_CHECK_SSE_OR_MMXEXT();
|
---|
2924 | IEM_MC_PREPARE_FPU_USAGE();
|
---|
2925 | IEM_MC_REF_MREG_U64(pDst, (bRm >> X86_MODRM_REG_SHIFT) & X86_MODRM_REG_SMASK);
|
---|
2926 | IEM_MC_REF_MREG_U64_CONST(pSrc, bRm & X86_MODRM_RM_MASK);
|
---|
2927 | IEM_MC_CALL_MMX_AIMPL_3(iemAImpl_pshufw, pDst, pSrc, bEvilArg);
|
---|
2928 | IEM_MC_ADVANCE_RIP();
|
---|
2929 | IEM_MC_END();
|
---|
2930 | }
|
---|
2931 | else
|
---|
2932 | {
|
---|
2933 | /*
|
---|
2934 | * Register, memory.
|
---|
2935 | */
|
---|
2936 | IEM_MC_BEGIN(3, 2);
|
---|
2937 | IEM_MC_ARG(uint64_t *, pDst, 0);
|
---|
2938 | IEM_MC_LOCAL(uint64_t, uSrc);
|
---|
2939 | IEM_MC_ARG_LOCAL_REF(uint64_t const *, pSrc, uSrc, 1);
|
---|
2940 | IEM_MC_LOCAL(RTGCPTR, GCPtrEffSrc);
|
---|
2941 |
|
---|
2942 | IEM_MC_CALC_RM_EFF_ADDR(GCPtrEffSrc, bRm, 0);
|
---|
2943 | uint8_t bEvil; IEM_OPCODE_GET_NEXT_U8(&bEvil);
|
---|
2944 | IEM_MC_ARG_CONST(uint8_t, bEvilArg, /*=*/ bEvil, 2);
|
---|
2945 | IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
|
---|
2946 | IEM_MC_MAYBE_RAISE_MMX_RELATED_XCPT_CHECK_SSE_OR_MMXEXT();
|
---|
2947 |
|
---|
2948 | IEM_MC_FETCH_MEM_U64(uSrc, pVCpu->iem.s.iEffSeg, GCPtrEffSrc);
|
---|
2949 | IEM_MC_PREPARE_FPU_USAGE();
|
---|
2950 | IEM_MC_REF_MREG_U64(pDst, (bRm >> X86_MODRM_REG_SHIFT) & X86_MODRM_REG_SMASK);
|
---|
2951 | IEM_MC_CALL_MMX_AIMPL_3(iemAImpl_pshufw, pDst, pSrc, bEvilArg);
|
---|
2952 |
|
---|
2953 | IEM_MC_ADVANCE_RIP();
|
---|
2954 | IEM_MC_END();
|
---|
2955 | }
|
---|
2956 | return VINF_SUCCESS;
|
---|
2957 |
|
---|
2958 | default:
|
---|
2959 | return IEMOP_RAISE_INVALID_OPCODE();
|
---|
2960 | }
|
---|
2961 | }
|
---|
2962 |
|
---|
2963 |
|
---|
2964 | /** Opcode 0x0f 0x71 11/2. */
|
---|
2965 | FNIEMOP_STUB_1(iemOp_Grp12_psrlw_Nq_Ib, uint8_t, bRm);
|
---|
2966 |
|
---|
2967 | /** Opcode 0x66 0x0f 0x71 11/2. */
|
---|
2968 | FNIEMOP_STUB_1(iemOp_Grp12_psrlw_Udq_Ib, uint8_t, bRm);
|
---|
2969 |
|
---|
2970 | /** Opcode 0x0f 0x71 11/4. */
|
---|
2971 | FNIEMOP_STUB_1(iemOp_Grp12_psraw_Nq_Ib, uint8_t, bRm);
|
---|
2972 |
|
---|
2973 | /** Opcode 0x66 0x0f 0x71 11/4. */
|
---|
2974 | FNIEMOP_STUB_1(iemOp_Grp12_psraw_Udq_Ib, uint8_t, bRm);
|
---|
2975 |
|
---|
2976 | /** Opcode 0x0f 0x71 11/6. */
|
---|
2977 | FNIEMOP_STUB_1(iemOp_Grp12_psllw_Nq_Ib, uint8_t, bRm);
|
---|
2978 |
|
---|
2979 | /** Opcode 0x66 0x0f 0x71 11/6. */
|
---|
2980 | FNIEMOP_STUB_1(iemOp_Grp12_psllw_Udq_Ib, uint8_t, bRm);
|
---|
2981 |
|
---|
2982 |
|
---|
2983 | /** Opcode 0x0f 0x71. */
|
---|
2984 | FNIEMOP_DEF(iemOp_Grp12)
|
---|
2985 | {
|
---|
2986 | uint8_t bRm; IEM_OPCODE_GET_NEXT_U8(&bRm);
|
---|
2987 | if ((bRm & X86_MODRM_MOD_MASK) != (3 << X86_MODRM_MOD_SHIFT))
|
---|
2988 | return IEMOP_RAISE_INVALID_OPCODE();
|
---|
2989 | switch ((bRm >> X86_MODRM_REG_SHIFT) & X86_MODRM_REG_SMASK)
|
---|
2990 | {
|
---|
2991 | case 0: case 1: case 3: case 5: case 7:
|
---|
2992 | return IEMOP_RAISE_INVALID_OPCODE();
|
---|
2993 | case 2:
|
---|
2994 | switch (pVCpu->iem.s.fPrefixes & (IEM_OP_PRF_SIZE_OP | IEM_OP_PRF_REPZ | IEM_OP_PRF_REPNZ))
|
---|
2995 | {
|
---|
2996 | case 0: return FNIEMOP_CALL_1(iemOp_Grp12_psrlw_Nq_Ib, bRm);
|
---|
2997 | case IEM_OP_PRF_SIZE_OP: return FNIEMOP_CALL_1(iemOp_Grp12_psrlw_Udq_Ib, bRm);
|
---|
2998 | default: return IEMOP_RAISE_INVALID_OPCODE();
|
---|
2999 | }
|
---|
3000 | case 4:
|
---|
3001 | switch (pVCpu->iem.s.fPrefixes & (IEM_OP_PRF_SIZE_OP | IEM_OP_PRF_REPZ | IEM_OP_PRF_REPNZ))
|
---|
3002 | {
|
---|
3003 | case 0: return FNIEMOP_CALL_1(iemOp_Grp12_psraw_Nq_Ib, bRm);
|
---|
3004 | case IEM_OP_PRF_SIZE_OP: return FNIEMOP_CALL_1(iemOp_Grp12_psraw_Udq_Ib, bRm);
|
---|
3005 | default: return IEMOP_RAISE_INVALID_OPCODE();
|
---|
3006 | }
|
---|
3007 | case 6:
|
---|
3008 | switch (pVCpu->iem.s.fPrefixes & (IEM_OP_PRF_SIZE_OP | IEM_OP_PRF_REPZ | IEM_OP_PRF_REPNZ))
|
---|
3009 | {
|
---|
3010 | case 0: return FNIEMOP_CALL_1(iemOp_Grp12_psllw_Nq_Ib, bRm);
|
---|
3011 | case IEM_OP_PRF_SIZE_OP: return FNIEMOP_CALL_1(iemOp_Grp12_psllw_Udq_Ib, bRm);
|
---|
3012 | default: return IEMOP_RAISE_INVALID_OPCODE();
|
---|
3013 | }
|
---|
3014 | IEM_NOT_REACHED_DEFAULT_CASE_RET();
|
---|
3015 | }
|
---|
3016 | }
|
---|
3017 |
|
---|
3018 |
|
---|
3019 | /** Opcode 0x0f 0x72 11/2. */
|
---|
3020 | FNIEMOP_STUB_1(iemOp_Grp13_psrld_Nq_Ib, uint8_t, bRm);
|
---|
3021 |
|
---|
3022 | /** Opcode 0x66 0x0f 0x72 11/2. */
|
---|
3023 | FNIEMOP_STUB_1(iemOp_Grp13_psrld_Udq_Ib, uint8_t, bRm);
|
---|
3024 |
|
---|
3025 | /** Opcode 0x0f 0x72 11/4. */
|
---|
3026 | FNIEMOP_STUB_1(iemOp_Grp13_psrad_Nq_Ib, uint8_t, bRm);
|
---|
3027 |
|
---|
3028 | /** Opcode 0x66 0x0f 0x72 11/4. */
|
---|
3029 | FNIEMOP_STUB_1(iemOp_Grp13_psrad_Udq_Ib, uint8_t, bRm);
|
---|
3030 |
|
---|
3031 | /** Opcode 0x0f 0x72 11/6. */
|
---|
3032 | FNIEMOP_STUB_1(iemOp_Grp13_pslld_Nq_Ib, uint8_t, bRm);
|
---|
3033 |
|
---|
3034 | /** Opcode 0x66 0x0f 0x72 11/6. */
|
---|
3035 | FNIEMOP_STUB_1(iemOp_Grp13_pslld_Udq_Ib, uint8_t, bRm);
|
---|
3036 |
|
---|
3037 |
|
---|
3038 | /** Opcode 0x0f 0x72. */
|
---|
3039 | FNIEMOP_DEF(iemOp_Grp13)
|
---|
3040 | {
|
---|
3041 | uint8_t bRm; IEM_OPCODE_GET_NEXT_U8(&bRm);
|
---|
3042 | if ((bRm & X86_MODRM_MOD_MASK) != (3 << X86_MODRM_MOD_SHIFT))
|
---|
3043 | return IEMOP_RAISE_INVALID_OPCODE();
|
---|
3044 | switch ((bRm >> X86_MODRM_REG_SHIFT) & X86_MODRM_REG_SMASK)
|
---|
3045 | {
|
---|
3046 | case 0: case 1: case 3: case 5: case 7:
|
---|
3047 | return IEMOP_RAISE_INVALID_OPCODE();
|
---|
3048 | case 2:
|
---|
3049 | switch (pVCpu->iem.s.fPrefixes & (IEM_OP_PRF_SIZE_OP | IEM_OP_PRF_REPZ | IEM_OP_PRF_REPNZ))
|
---|
3050 | {
|
---|
3051 | case 0: return FNIEMOP_CALL_1(iemOp_Grp13_psrld_Nq_Ib, bRm);
|
---|
3052 | case IEM_OP_PRF_SIZE_OP: return FNIEMOP_CALL_1(iemOp_Grp13_psrld_Udq_Ib, bRm);
|
---|
3053 | default: return IEMOP_RAISE_INVALID_OPCODE();
|
---|
3054 | }
|
---|
3055 | case 4:
|
---|
3056 | switch (pVCpu->iem.s.fPrefixes & (IEM_OP_PRF_SIZE_OP | IEM_OP_PRF_REPZ | IEM_OP_PRF_REPNZ))
|
---|
3057 | {
|
---|
3058 | case 0: return FNIEMOP_CALL_1(iemOp_Grp13_psrad_Nq_Ib, bRm);
|
---|
3059 | case IEM_OP_PRF_SIZE_OP: return FNIEMOP_CALL_1(iemOp_Grp13_psrad_Udq_Ib, bRm);
|
---|
3060 | default: return IEMOP_RAISE_INVALID_OPCODE();
|
---|
3061 | }
|
---|
3062 | case 6:
|
---|
3063 | switch (pVCpu->iem.s.fPrefixes & (IEM_OP_PRF_SIZE_OP | IEM_OP_PRF_REPZ | IEM_OP_PRF_REPNZ))
|
---|
3064 | {
|
---|
3065 | case 0: return FNIEMOP_CALL_1(iemOp_Grp13_pslld_Nq_Ib, bRm);
|
---|
3066 | case IEM_OP_PRF_SIZE_OP: return FNIEMOP_CALL_1(iemOp_Grp13_pslld_Udq_Ib, bRm);
|
---|
3067 | default: return IEMOP_RAISE_INVALID_OPCODE();
|
---|
3068 | }
|
---|
3069 | IEM_NOT_REACHED_DEFAULT_CASE_RET();
|
---|
3070 | }
|
---|
3071 | }
|
---|
3072 |
|
---|
3073 |
|
---|
3074 | /** Opcode 0x0f 0x73 11/2. */
|
---|
3075 | FNIEMOP_STUB_1(iemOp_Grp14_psrlq_Nq_Ib, uint8_t, bRm);
|
---|
3076 |
|
---|
3077 | /** Opcode 0x66 0x0f 0x73 11/2. */
|
---|
3078 | FNIEMOP_STUB_1(iemOp_Grp14_psrlq_Udq_Ib, uint8_t, bRm);
|
---|
3079 |
|
---|
3080 | /** Opcode 0x66 0x0f 0x73 11/3. */
|
---|
3081 | FNIEMOP_STUB_1(iemOp_Grp14_psrldq_Udq_Ib, uint8_t, bRm); //NEXT
|
---|
3082 |
|
---|
3083 | /** Opcode 0x0f 0x73 11/6. */
|
---|
3084 | FNIEMOP_STUB_1(iemOp_Grp14_psllq_Nq_Ib, uint8_t, bRm);
|
---|
3085 |
|
---|
3086 | /** Opcode 0x66 0x0f 0x73 11/6. */
|
---|
3087 | FNIEMOP_STUB_1(iemOp_Grp14_psllq_Udq_Ib, uint8_t, bRm);
|
---|
3088 |
|
---|
3089 | /** Opcode 0x66 0x0f 0x73 11/7. */
|
---|
3090 | FNIEMOP_STUB_1(iemOp_Grp14_pslldq_Udq_Ib, uint8_t, bRm); //NEXT
|
---|
3091 |
|
---|
3092 |
|
---|
3093 | /** Opcode 0x0f 0x73. */
|
---|
3094 | FNIEMOP_DEF(iemOp_Grp14)
|
---|
3095 | {
|
---|
3096 | uint8_t bRm; IEM_OPCODE_GET_NEXT_U8(&bRm);
|
---|
3097 | if ((bRm & X86_MODRM_MOD_MASK) != (3 << X86_MODRM_MOD_SHIFT))
|
---|
3098 | return IEMOP_RAISE_INVALID_OPCODE();
|
---|
3099 | switch ((bRm >> X86_MODRM_REG_SHIFT) & X86_MODRM_REG_SMASK)
|
---|
3100 | {
|
---|
3101 | case 0: case 1: case 4: case 5:
|
---|
3102 | return IEMOP_RAISE_INVALID_OPCODE();
|
---|
3103 | case 2:
|
---|
3104 | switch (pVCpu->iem.s.fPrefixes & (IEM_OP_PRF_SIZE_OP | IEM_OP_PRF_REPZ | IEM_OP_PRF_REPNZ))
|
---|
3105 | {
|
---|
3106 | case 0: return FNIEMOP_CALL_1(iemOp_Grp14_psrlq_Nq_Ib, bRm);
|
---|
3107 | case IEM_OP_PRF_SIZE_OP: return FNIEMOP_CALL_1(iemOp_Grp14_psrlq_Udq_Ib, bRm);
|
---|
3108 | default: return IEMOP_RAISE_INVALID_OPCODE();
|
---|
3109 | }
|
---|
3110 | case 3:
|
---|
3111 | switch (pVCpu->iem.s.fPrefixes & (IEM_OP_PRF_SIZE_OP | IEM_OP_PRF_REPZ | IEM_OP_PRF_REPNZ))
|
---|
3112 | {
|
---|
3113 | case IEM_OP_PRF_SIZE_OP: return FNIEMOP_CALL_1(iemOp_Grp14_psrldq_Udq_Ib, bRm);
|
---|
3114 | default: return IEMOP_RAISE_INVALID_OPCODE();
|
---|
3115 | }
|
---|
3116 | case 6:
|
---|
3117 | switch (pVCpu->iem.s.fPrefixes & (IEM_OP_PRF_SIZE_OP | IEM_OP_PRF_REPZ | IEM_OP_PRF_REPNZ))
|
---|
3118 | {
|
---|
3119 | case 0: return FNIEMOP_CALL_1(iemOp_Grp14_psllq_Nq_Ib, bRm);
|
---|
3120 | case IEM_OP_PRF_SIZE_OP: return FNIEMOP_CALL_1(iemOp_Grp14_psllq_Udq_Ib, bRm);
|
---|
3121 | default: return IEMOP_RAISE_INVALID_OPCODE();
|
---|
3122 | }
|
---|
3123 | case 7:
|
---|
3124 | switch (pVCpu->iem.s.fPrefixes & (IEM_OP_PRF_SIZE_OP | IEM_OP_PRF_REPZ | IEM_OP_PRF_REPNZ))
|
---|
3125 | {
|
---|
3126 | case IEM_OP_PRF_SIZE_OP: return FNIEMOP_CALL_1(iemOp_Grp14_pslldq_Udq_Ib, bRm);
|
---|
3127 | default: return IEMOP_RAISE_INVALID_OPCODE();
|
---|
3128 | }
|
---|
3129 | IEM_NOT_REACHED_DEFAULT_CASE_RET();
|
---|
3130 | }
|
---|
3131 | }
|
---|
3132 |
|
---|
3133 |
|
---|
3134 | /**
|
---|
3135 | * Common worker for SSE2 and MMX instructions on the forms:
|
---|
3136 | * pxxx mm1, mm2/mem64
|
---|
3137 | * pxxx xmm1, xmm2/mem128
|
---|
3138 | *
|
---|
3139 | * Proper alignment of the 128-bit operand is enforced.
|
---|
3140 | * Exceptions type 4. SSE2 and MMX cpuid checks.
|
---|
3141 | */
|
---|
3142 | FNIEMOP_DEF_1(iemOpCommonMmxSse2_FullFull_To_Full, PCIEMOPMEDIAF2, pImpl)
|
---|
3143 | {
|
---|
3144 | uint8_t bRm; IEM_OPCODE_GET_NEXT_U8(&bRm);
|
---|
3145 | switch (pVCpu->iem.s.fPrefixes & (IEM_OP_PRF_SIZE_OP | IEM_OP_PRF_REPNZ | IEM_OP_PRF_REPZ))
|
---|
3146 | {
|
---|
3147 | case IEM_OP_PRF_SIZE_OP: /* SSE */
|
---|
3148 | if ((bRm & X86_MODRM_MOD_MASK) == (3 << X86_MODRM_MOD_SHIFT))
|
---|
3149 | {
|
---|
3150 | /*
|
---|
3151 | * Register, register.
|
---|
3152 | */
|
---|
3153 | IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
|
---|
3154 | IEM_MC_BEGIN(2, 0);
|
---|
3155 | IEM_MC_ARG(uint128_t *, pDst, 0);
|
---|
3156 | IEM_MC_ARG(uint128_t const *, pSrc, 1);
|
---|
3157 | IEM_MC_MAYBE_RAISE_SSE2_RELATED_XCPT();
|
---|
3158 | IEM_MC_PREPARE_SSE_USAGE();
|
---|
3159 | IEM_MC_REF_XREG_U128(pDst, ((bRm >> X86_MODRM_REG_SHIFT) & X86_MODRM_REG_SMASK) | pVCpu->iem.s.uRexReg);
|
---|
3160 | IEM_MC_REF_XREG_U128_CONST(pSrc, (bRm & X86_MODRM_RM_MASK) | pVCpu->iem.s.uRexB);
|
---|
3161 | IEM_MC_CALL_SSE_AIMPL_2(pImpl->pfnU128, pDst, pSrc);
|
---|
3162 | IEM_MC_ADVANCE_RIP();
|
---|
3163 | IEM_MC_END();
|
---|
3164 | }
|
---|
3165 | else
|
---|
3166 | {
|
---|
3167 | /*
|
---|
3168 | * Register, memory.
|
---|
3169 | */
|
---|
3170 | IEM_MC_BEGIN(2, 2);
|
---|
3171 | IEM_MC_ARG(uint128_t *, pDst, 0);
|
---|
3172 | IEM_MC_LOCAL(uint128_t, uSrc);
|
---|
3173 | IEM_MC_ARG_LOCAL_REF(uint128_t const *, pSrc, uSrc, 1);
|
---|
3174 | IEM_MC_LOCAL(RTGCPTR, GCPtrEffSrc);
|
---|
3175 |
|
---|
3176 | IEM_MC_CALC_RM_EFF_ADDR(GCPtrEffSrc, bRm, 0);
|
---|
3177 | IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
|
---|
3178 | IEM_MC_MAYBE_RAISE_SSE2_RELATED_XCPT();
|
---|
3179 | IEM_MC_FETCH_MEM_U128_ALIGN_SSE(uSrc, pVCpu->iem.s.iEffSeg, GCPtrEffSrc);
|
---|
3180 |
|
---|
3181 | IEM_MC_PREPARE_SSE_USAGE();
|
---|
3182 | IEM_MC_REF_XREG_U128(pDst, ((bRm >> X86_MODRM_REG_SHIFT) & X86_MODRM_REG_SMASK) | pVCpu->iem.s.uRexReg);
|
---|
3183 | IEM_MC_CALL_SSE_AIMPL_2(pImpl->pfnU128, pDst, pSrc);
|
---|
3184 |
|
---|
3185 | IEM_MC_ADVANCE_RIP();
|
---|
3186 | IEM_MC_END();
|
---|
3187 | }
|
---|
3188 | return VINF_SUCCESS;
|
---|
3189 |
|
---|
3190 | case 0: /* MMX */
|
---|
3191 | if ((bRm & X86_MODRM_MOD_MASK) == (3 << X86_MODRM_MOD_SHIFT))
|
---|
3192 | {
|
---|
3193 | /*
|
---|
3194 | * Register, register.
|
---|
3195 | */
|
---|
3196 | /** @todo testcase: REX.B / REX.R and MMX register indexing. Ignored? */
|
---|
3197 | /** @todo testcase: REX.B / REX.R and segment register indexing. Ignored? */
|
---|
3198 | IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
|
---|
3199 | IEM_MC_BEGIN(2, 0);
|
---|
3200 | IEM_MC_ARG(uint64_t *, pDst, 0);
|
---|
3201 | IEM_MC_ARG(uint64_t const *, pSrc, 1);
|
---|
3202 | IEM_MC_MAYBE_RAISE_MMX_RELATED_XCPT();
|
---|
3203 | IEM_MC_PREPARE_FPU_USAGE();
|
---|
3204 | IEM_MC_REF_MREG_U64(pDst, (bRm >> X86_MODRM_REG_SHIFT) & X86_MODRM_REG_SMASK);
|
---|
3205 | IEM_MC_REF_MREG_U64_CONST(pSrc, bRm & X86_MODRM_RM_MASK);
|
---|
3206 | IEM_MC_CALL_MMX_AIMPL_2(pImpl->pfnU64, pDst, pSrc);
|
---|
3207 | IEM_MC_ADVANCE_RIP();
|
---|
3208 | IEM_MC_END();
|
---|
3209 | }
|
---|
3210 | else
|
---|
3211 | {
|
---|
3212 | /*
|
---|
3213 | * Register, memory.
|
---|
3214 | */
|
---|
3215 | IEM_MC_BEGIN(2, 2);
|
---|
3216 | IEM_MC_ARG(uint64_t *, pDst, 0);
|
---|
3217 | IEM_MC_LOCAL(uint64_t, uSrc);
|
---|
3218 | IEM_MC_ARG_LOCAL_REF(uint64_t const *, pSrc, uSrc, 1);
|
---|
3219 | IEM_MC_LOCAL(RTGCPTR, GCPtrEffSrc);
|
---|
3220 |
|
---|
3221 | IEM_MC_CALC_RM_EFF_ADDR(GCPtrEffSrc, bRm, 0);
|
---|
3222 | IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
|
---|
3223 | IEM_MC_MAYBE_RAISE_MMX_RELATED_XCPT();
|
---|
3224 | IEM_MC_FETCH_MEM_U64(uSrc, pVCpu->iem.s.iEffSeg, GCPtrEffSrc);
|
---|
3225 |
|
---|
3226 | IEM_MC_PREPARE_FPU_USAGE();
|
---|
3227 | IEM_MC_REF_MREG_U64(pDst, (bRm >> X86_MODRM_REG_SHIFT) & X86_MODRM_REG_SMASK);
|
---|
3228 | IEM_MC_CALL_MMX_AIMPL_2(pImpl->pfnU64, pDst, pSrc);
|
---|
3229 |
|
---|
3230 | IEM_MC_ADVANCE_RIP();
|
---|
3231 | IEM_MC_END();
|
---|
3232 | }
|
---|
3233 | return VINF_SUCCESS;
|
---|
3234 |
|
---|
3235 | default:
|
---|
3236 | return IEMOP_RAISE_INVALID_OPCODE();
|
---|
3237 | }
|
---|
3238 | }
|
---|
3239 |
|
---|
3240 |
|
---|
3241 | /** Opcode 0x0f 0x74. */
|
---|
3242 | FNIEMOP_DEF(iemOp_pcmpeqb_Pq_Qq__pcmpeqb_Vdq_Wdq)
|
---|
3243 | {
|
---|
3244 | IEMOP_MNEMONIC("pcmpeqb");
|
---|
3245 | return FNIEMOP_CALL_1(iemOpCommonMmxSse2_FullFull_To_Full, &g_iemAImpl_pcmpeqb);
|
---|
3246 | }
|
---|
3247 |
|
---|
3248 |
|
---|
3249 | /** Opcode 0x0f 0x75. */
|
---|
3250 | FNIEMOP_DEF(iemOp_pcmpeqw_Pq_Qq__pcmpeqw_Vdq_Wdq)
|
---|
3251 | {
|
---|
3252 | IEMOP_MNEMONIC("pcmpeqw");
|
---|
3253 | return FNIEMOP_CALL_1(iemOpCommonMmxSse2_FullFull_To_Full, &g_iemAImpl_pcmpeqw);
|
---|
3254 | }
|
---|
3255 |
|
---|
3256 |
|
---|
3257 | /** Opcode 0x0f 0x76. */
|
---|
3258 | FNIEMOP_DEF(iemOp_pcmped_Pq_Qq__pcmpeqd_Vdq_Wdq)
|
---|
3259 | {
|
---|
3260 | IEMOP_MNEMONIC("pcmpeqd");
|
---|
3261 | return FNIEMOP_CALL_1(iemOpCommonMmxSse2_FullFull_To_Full, &g_iemAImpl_pcmpeqd);
|
---|
3262 | }
|
---|
3263 |
|
---|
3264 |
|
---|
3265 | /** Opcode 0x0f 0x77. */
|
---|
3266 | FNIEMOP_STUB(iemOp_emms);
|
---|
3267 | /** Opcode 0x0f 0x78. */
|
---|
3268 | FNIEMOP_UD_STUB(iemOp_vmread_AmdGrp17);
|
---|
3269 | /** Opcode 0x0f 0x79. */
|
---|
3270 | FNIEMOP_UD_STUB(iemOp_vmwrite);
|
---|
3271 | /** Opcode 0x0f 0x7c. */
|
---|
3272 | FNIEMOP_STUB(iemOp_haddpd_Vdp_Wpd__haddps_Vps_Wps);
|
---|
3273 | /** Opcode 0x0f 0x7d. */
|
---|
3274 | FNIEMOP_STUB(iemOp_hsubpd_Vpd_Wpd__hsubps_Vps_Wps);
|
---|
3275 |
|
---|
3276 |
|
---|
3277 | /** Opcode 0x0f 0x7e. */
|
---|
3278 | FNIEMOP_DEF(iemOp_movd_q_Ey_Pd__movd_q_Ey_Vy__movq_Vq_Wq)
|
---|
3279 | {
|
---|
3280 | uint8_t bRm; IEM_OPCODE_GET_NEXT_U8(&bRm);
|
---|
3281 | switch (pVCpu->iem.s.fPrefixes & (IEM_OP_PRF_SIZE_OP | IEM_OP_PRF_REPNZ | IEM_OP_PRF_REPZ))
|
---|
3282 | {
|
---|
3283 | case IEM_OP_PRF_SIZE_OP: /* SSE */
|
---|
3284 | IEMOP_MNEMONIC("movd/q Ed/q,Wd/q");
|
---|
3285 | if ((bRm & X86_MODRM_MOD_MASK) == (3 << X86_MODRM_MOD_SHIFT))
|
---|
3286 | {
|
---|
3287 | /* greg, XMM */
|
---|
3288 | IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
|
---|
3289 | IEM_MC_BEGIN(0, 1);
|
---|
3290 | IEM_MC_MAYBE_RAISE_SSE2_RELATED_XCPT();
|
---|
3291 | IEM_MC_ACTUALIZE_SSE_STATE_FOR_READ();
|
---|
3292 | if (pVCpu->iem.s.fPrefixes & IEM_OP_PRF_SIZE_REX_W)
|
---|
3293 | {
|
---|
3294 | IEM_MC_LOCAL(uint64_t, u64Tmp);
|
---|
3295 | IEM_MC_FETCH_XREG_U64(u64Tmp, ((bRm >> X86_MODRM_REG_SHIFT) & X86_MODRM_REG_SMASK) | pVCpu->iem.s.uRexReg);
|
---|
3296 | IEM_MC_STORE_GREG_U64((bRm & X86_MODRM_RM_MASK) | pVCpu->iem.s.uRexB, u64Tmp);
|
---|
3297 | }
|
---|
3298 | else
|
---|
3299 | {
|
---|
3300 | IEM_MC_LOCAL(uint32_t, u32Tmp);
|
---|
3301 | IEM_MC_FETCH_XREG_U32(u32Tmp, ((bRm >> X86_MODRM_REG_SHIFT) & X86_MODRM_REG_SMASK) | pVCpu->iem.s.uRexReg);
|
---|
3302 | IEM_MC_STORE_GREG_U32((bRm & X86_MODRM_RM_MASK) | pVCpu->iem.s.uRexB, u32Tmp);
|
---|
3303 | }
|
---|
3304 | IEM_MC_ADVANCE_RIP();
|
---|
3305 | IEM_MC_END();
|
---|
3306 | }
|
---|
3307 | else
|
---|
3308 | {
|
---|
3309 | /* [mem], XMM */
|
---|
3310 | IEM_MC_BEGIN(0, 2);
|
---|
3311 | IEM_MC_LOCAL(RTGCPTR, GCPtrEffSrc);
|
---|
3312 | IEM_MC_MAYBE_RAISE_SSE2_RELATED_XCPT();
|
---|
3313 | IEM_MC_CALC_RM_EFF_ADDR(GCPtrEffSrc, bRm, 1);
|
---|
3314 | IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
|
---|
3315 | IEM_MC_ACTUALIZE_SSE_STATE_FOR_READ();
|
---|
3316 | if (pVCpu->iem.s.fPrefixes & IEM_OP_PRF_SIZE_REX_W)
|
---|
3317 | {
|
---|
3318 | IEM_MC_LOCAL(uint64_t, u64Tmp);
|
---|
3319 | IEM_MC_FETCH_XREG_U64(u64Tmp, ((bRm >> X86_MODRM_REG_SHIFT) & X86_MODRM_REG_SMASK) | pVCpu->iem.s.uRexReg);
|
---|
3320 | IEM_MC_STORE_MEM_U64(pVCpu->iem.s.iEffSeg, GCPtrEffSrc, u64Tmp);
|
---|
3321 | }
|
---|
3322 | else
|
---|
3323 | {
|
---|
3324 | IEM_MC_LOCAL(uint32_t, u32Tmp);
|
---|
3325 | IEM_MC_FETCH_XREG_U32(u32Tmp, ((bRm >> X86_MODRM_REG_SHIFT) & X86_MODRM_REG_SMASK) | pVCpu->iem.s.uRexReg);
|
---|
3326 | IEM_MC_STORE_MEM_U32(pVCpu->iem.s.iEffSeg, GCPtrEffSrc, u32Tmp);
|
---|
3327 | }
|
---|
3328 | IEM_MC_ADVANCE_RIP();
|
---|
3329 | IEM_MC_END();
|
---|
3330 | }
|
---|
3331 | return VINF_SUCCESS;
|
---|
3332 |
|
---|
3333 | case 0: /* MMX */
|
---|
3334 | IEMOP_MNEMONIC("movq/d Ed/q,Pd/q");
|
---|
3335 | if ((bRm & X86_MODRM_MOD_MASK) == (3 << X86_MODRM_MOD_SHIFT))
|
---|
3336 | {
|
---|
3337 | /* greg, MMX */
|
---|
3338 | IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
|
---|
3339 | IEM_MC_BEGIN(0, 1);
|
---|
3340 | IEM_MC_MAYBE_RAISE_MMX_RELATED_XCPT();
|
---|
3341 | IEM_MC_ACTUALIZE_FPU_STATE_FOR_READ();
|
---|
3342 | if (pVCpu->iem.s.fPrefixes & IEM_OP_PRF_SIZE_REX_W)
|
---|
3343 | {
|
---|
3344 | IEM_MC_LOCAL(uint64_t, u64Tmp);
|
---|
3345 | IEM_MC_FETCH_MREG_U64(u64Tmp, (bRm >> X86_MODRM_REG_SHIFT) & X86_MODRM_REG_SMASK);
|
---|
3346 | IEM_MC_STORE_GREG_U64((bRm & X86_MODRM_RM_MASK) | pVCpu->iem.s.uRexB, u64Tmp);
|
---|
3347 | }
|
---|
3348 | else
|
---|
3349 | {
|
---|
3350 | IEM_MC_LOCAL(uint32_t, u32Tmp);
|
---|
3351 | IEM_MC_FETCH_MREG_U32(u32Tmp, (bRm >> X86_MODRM_REG_SHIFT) & X86_MODRM_REG_SMASK);
|
---|
3352 | IEM_MC_STORE_GREG_U32((bRm & X86_MODRM_RM_MASK) | pVCpu->iem.s.uRexB, u32Tmp);
|
---|
3353 | }
|
---|
3354 | IEM_MC_ADVANCE_RIP();
|
---|
3355 | IEM_MC_END();
|
---|
3356 | }
|
---|
3357 | else
|
---|
3358 | {
|
---|
3359 | /* [mem], MMX */
|
---|
3360 | IEM_MC_BEGIN(0, 2);
|
---|
3361 | IEM_MC_LOCAL(RTGCPTR, GCPtrEffSrc);
|
---|
3362 | IEM_MC_MAYBE_RAISE_MMX_RELATED_XCPT();
|
---|
3363 | IEM_MC_CALC_RM_EFF_ADDR(GCPtrEffSrc, bRm, 1);
|
---|
3364 | IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
|
---|
3365 | IEM_MC_ACTUALIZE_FPU_STATE_FOR_READ();
|
---|
3366 | if (pVCpu->iem.s.fPrefixes & IEM_OP_PRF_SIZE_REX_W)
|
---|
3367 | {
|
---|
3368 | IEM_MC_LOCAL(uint64_t, u64Tmp);
|
---|
3369 | IEM_MC_FETCH_MREG_U64(u64Tmp, (bRm >> X86_MODRM_REG_SHIFT) & X86_MODRM_REG_SMASK);
|
---|
3370 | IEM_MC_STORE_MEM_U64(pVCpu->iem.s.iEffSeg, GCPtrEffSrc, u64Tmp);
|
---|
3371 | }
|
---|
3372 | else
|
---|
3373 | {
|
---|
3374 | IEM_MC_LOCAL(uint32_t, u32Tmp);
|
---|
3375 | IEM_MC_FETCH_MREG_U32(u32Tmp, (bRm >> X86_MODRM_REG_SHIFT) & X86_MODRM_REG_SMASK);
|
---|
3376 | IEM_MC_STORE_MEM_U32(pVCpu->iem.s.iEffSeg, GCPtrEffSrc, u32Tmp);
|
---|
3377 | }
|
---|
3378 | IEM_MC_ADVANCE_RIP();
|
---|
3379 | IEM_MC_END();
|
---|
3380 | }
|
---|
3381 | return VINF_SUCCESS;
|
---|
3382 |
|
---|
3383 | default:
|
---|
3384 | return IEMOP_RAISE_INVALID_OPCODE();
|
---|
3385 | }
|
---|
3386 | }
|
---|
3387 |
|
---|
3388 |
|
---|
3389 | /** Opcode 0x0f 0x7f. */
|
---|
3390 | FNIEMOP_DEF(iemOp_movq_Qq_Pq__movq_movdqa_Wdq_Vdq__movdqu_Wdq_Vdq)
|
---|
3391 | {
|
---|
3392 | uint8_t bRm; IEM_OPCODE_GET_NEXT_U8(&bRm);
|
---|
3393 | bool fAligned = false;
|
---|
3394 | switch (pVCpu->iem.s.fPrefixes & (IEM_OP_PRF_SIZE_OP | IEM_OP_PRF_REPNZ | IEM_OP_PRF_REPZ))
|
---|
3395 | {
|
---|
3396 | case IEM_OP_PRF_SIZE_OP: /* SSE aligned */
|
---|
3397 | fAligned = true;
|
---|
3398 | case IEM_OP_PRF_REPZ: /* SSE unaligned */
|
---|
3399 | if (fAligned)
|
---|
3400 | IEMOP_MNEMONIC("movdqa Wdq,Vdq");
|
---|
3401 | else
|
---|
3402 | IEMOP_MNEMONIC("movdqu Wdq,Vdq");
|
---|
3403 | if ((bRm & X86_MODRM_MOD_MASK) == (3 << X86_MODRM_MOD_SHIFT))
|
---|
3404 | {
|
---|
3405 | /*
|
---|
3406 | * Register, register.
|
---|
3407 | */
|
---|
3408 | IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
|
---|
3409 | IEM_MC_BEGIN(0, 0);
|
---|
3410 | IEM_MC_MAYBE_RAISE_SSE2_RELATED_XCPT();
|
---|
3411 | IEM_MC_ACTUALIZE_SSE_STATE_FOR_CHANGE();
|
---|
3412 | IEM_MC_COPY_XREG_U128((bRm & X86_MODRM_RM_MASK) | pVCpu->iem.s.uRexB,
|
---|
3413 | ((bRm >> X86_MODRM_REG_SHIFT) & X86_MODRM_REG_SMASK) | pVCpu->iem.s.uRexReg);
|
---|
3414 | IEM_MC_ADVANCE_RIP();
|
---|
3415 | IEM_MC_END();
|
---|
3416 | }
|
---|
3417 | else
|
---|
3418 | {
|
---|
3419 | /*
|
---|
3420 | * Register, memory.
|
---|
3421 | */
|
---|
3422 | IEM_MC_BEGIN(0, 2);
|
---|
3423 | IEM_MC_LOCAL(uint128_t, u128Tmp);
|
---|
3424 | IEM_MC_LOCAL(RTGCPTR, GCPtrEffSrc);
|
---|
3425 |
|
---|
3426 | IEM_MC_CALC_RM_EFF_ADDR(GCPtrEffSrc, bRm, 0);
|
---|
3427 | IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
|
---|
3428 | IEM_MC_MAYBE_RAISE_SSE2_RELATED_XCPT();
|
---|
3429 | IEM_MC_ACTUALIZE_SSE_STATE_FOR_READ();
|
---|
3430 |
|
---|
3431 | IEM_MC_FETCH_XREG_U128(u128Tmp, ((bRm >> X86_MODRM_REG_SHIFT) & X86_MODRM_REG_SMASK) | pVCpu->iem.s.uRexReg);
|
---|
3432 | if (fAligned)
|
---|
3433 | IEM_MC_STORE_MEM_U128_ALIGN_SSE(pVCpu->iem.s.iEffSeg, GCPtrEffSrc, u128Tmp);
|
---|
3434 | else
|
---|
3435 | IEM_MC_STORE_MEM_U128(pVCpu->iem.s.iEffSeg, GCPtrEffSrc, u128Tmp);
|
---|
3436 |
|
---|
3437 | IEM_MC_ADVANCE_RIP();
|
---|
3438 | IEM_MC_END();
|
---|
3439 | }
|
---|
3440 | return VINF_SUCCESS;
|
---|
3441 |
|
---|
3442 | case 0: /* MMX */
|
---|
3443 | IEMOP_MNEMONIC("movq Qq,Pq");
|
---|
3444 |
|
---|
3445 | if ((bRm & X86_MODRM_MOD_MASK) == (3 << X86_MODRM_MOD_SHIFT))
|
---|
3446 | {
|
---|
3447 | /*
|
---|
3448 | * Register, register.
|
---|
3449 | */
|
---|
3450 | /** @todo testcase: REX.B / REX.R and MMX register indexing. Ignored? */
|
---|
3451 | /** @todo testcase: REX.B / REX.R and segment register indexing. Ignored? */
|
---|
3452 | IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
|
---|
3453 | IEM_MC_BEGIN(0, 1);
|
---|
3454 | IEM_MC_LOCAL(uint64_t, u64Tmp);
|
---|
3455 | IEM_MC_MAYBE_RAISE_MMX_RELATED_XCPT();
|
---|
3456 | IEM_MC_ACTUALIZE_FPU_STATE_FOR_CHANGE();
|
---|
3457 | IEM_MC_FETCH_MREG_U64(u64Tmp, (bRm >> X86_MODRM_REG_SHIFT) & X86_MODRM_REG_SMASK);
|
---|
3458 | IEM_MC_STORE_MREG_U64(bRm & X86_MODRM_RM_MASK, u64Tmp);
|
---|
3459 | IEM_MC_ADVANCE_RIP();
|
---|
3460 | IEM_MC_END();
|
---|
3461 | }
|
---|
3462 | else
|
---|
3463 | {
|
---|
3464 | /*
|
---|
3465 | * Register, memory.
|
---|
3466 | */
|
---|
3467 | IEM_MC_BEGIN(0, 2);
|
---|
3468 | IEM_MC_LOCAL(uint64_t, u64Tmp);
|
---|
3469 | IEM_MC_LOCAL(RTGCPTR, GCPtrEffSrc);
|
---|
3470 |
|
---|
3471 | IEM_MC_CALC_RM_EFF_ADDR(GCPtrEffSrc, bRm, 0);
|
---|
3472 | IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
|
---|
3473 | IEM_MC_MAYBE_RAISE_MMX_RELATED_XCPT();
|
---|
3474 | IEM_MC_ACTUALIZE_FPU_STATE_FOR_READ();
|
---|
3475 |
|
---|
3476 | IEM_MC_FETCH_MREG_U64(u64Tmp, (bRm >> X86_MODRM_REG_SHIFT) & X86_MODRM_REG_SMASK);
|
---|
3477 | IEM_MC_STORE_MEM_U64(pVCpu->iem.s.iEffSeg, GCPtrEffSrc, u64Tmp);
|
---|
3478 |
|
---|
3479 | IEM_MC_ADVANCE_RIP();
|
---|
3480 | IEM_MC_END();
|
---|
3481 | }
|
---|
3482 | return VINF_SUCCESS;
|
---|
3483 |
|
---|
3484 | default:
|
---|
3485 | return IEMOP_RAISE_INVALID_OPCODE();
|
---|
3486 | }
|
---|
3487 | }
|
---|
3488 |
|
---|
3489 |
|
---|
3490 |
|
---|
3491 | /** Opcode 0x0f 0x80. */
|
---|
3492 | FNIEMOP_DEF(iemOp_jo_Jv)
|
---|
3493 | {
|
---|
3494 | IEMOP_MNEMONIC("jo Jv");
|
---|
3495 | IEMOP_HLP_MIN_386();
|
---|
3496 | IEMOP_HLP_DEFAULT_64BIT_OP_SIZE();
|
---|
3497 | if (pVCpu->iem.s.enmEffOpSize == IEMMODE_16BIT)
|
---|
3498 | {
|
---|
3499 | int16_t i16Imm; IEM_OPCODE_GET_NEXT_S16(&i16Imm);
|
---|
3500 | IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
|
---|
3501 |
|
---|
3502 | IEM_MC_BEGIN(0, 0);
|
---|
3503 | IEM_MC_IF_EFL_BIT_SET(X86_EFL_OF) {
|
---|
3504 | IEM_MC_REL_JMP_S16(i16Imm);
|
---|
3505 | } IEM_MC_ELSE() {
|
---|
3506 | IEM_MC_ADVANCE_RIP();
|
---|
3507 | } IEM_MC_ENDIF();
|
---|
3508 | IEM_MC_END();
|
---|
3509 | }
|
---|
3510 | else
|
---|
3511 | {
|
---|
3512 | int32_t i32Imm; IEM_OPCODE_GET_NEXT_S32(&i32Imm);
|
---|
3513 | IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
|
---|
3514 |
|
---|
3515 | IEM_MC_BEGIN(0, 0);
|
---|
3516 | IEM_MC_IF_EFL_BIT_SET(X86_EFL_OF) {
|
---|
3517 | IEM_MC_REL_JMP_S32(i32Imm);
|
---|
3518 | } IEM_MC_ELSE() {
|
---|
3519 | IEM_MC_ADVANCE_RIP();
|
---|
3520 | } IEM_MC_ENDIF();
|
---|
3521 | IEM_MC_END();
|
---|
3522 | }
|
---|
3523 | return VINF_SUCCESS;
|
---|
3524 | }
|
---|
3525 |
|
---|
3526 |
|
---|
3527 | /** Opcode 0x0f 0x81. */
|
---|
3528 | FNIEMOP_DEF(iemOp_jno_Jv)
|
---|
3529 | {
|
---|
3530 | IEMOP_MNEMONIC("jno Jv");
|
---|
3531 | IEMOP_HLP_MIN_386();
|
---|
3532 | IEMOP_HLP_DEFAULT_64BIT_OP_SIZE();
|
---|
3533 | if (pVCpu->iem.s.enmEffOpSize == IEMMODE_16BIT)
|
---|
3534 | {
|
---|
3535 | int16_t i16Imm; IEM_OPCODE_GET_NEXT_S16(&i16Imm);
|
---|
3536 | IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
|
---|
3537 |
|
---|
3538 | IEM_MC_BEGIN(0, 0);
|
---|
3539 | IEM_MC_IF_EFL_BIT_SET(X86_EFL_OF) {
|
---|
3540 | IEM_MC_ADVANCE_RIP();
|
---|
3541 | } IEM_MC_ELSE() {
|
---|
3542 | IEM_MC_REL_JMP_S16(i16Imm);
|
---|
3543 | } IEM_MC_ENDIF();
|
---|
3544 | IEM_MC_END();
|
---|
3545 | }
|
---|
3546 | else
|
---|
3547 | {
|
---|
3548 | int32_t i32Imm; IEM_OPCODE_GET_NEXT_S32(&i32Imm);
|
---|
3549 | IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
|
---|
3550 |
|
---|
3551 | IEM_MC_BEGIN(0, 0);
|
---|
3552 | IEM_MC_IF_EFL_BIT_SET(X86_EFL_OF) {
|
---|
3553 | IEM_MC_ADVANCE_RIP();
|
---|
3554 | } IEM_MC_ELSE() {
|
---|
3555 | IEM_MC_REL_JMP_S32(i32Imm);
|
---|
3556 | } IEM_MC_ENDIF();
|
---|
3557 | IEM_MC_END();
|
---|
3558 | }
|
---|
3559 | return VINF_SUCCESS;
|
---|
3560 | }
|
---|
3561 |
|
---|
3562 |
|
---|
3563 | /** Opcode 0x0f 0x82. */
|
---|
3564 | FNIEMOP_DEF(iemOp_jc_Jv)
|
---|
3565 | {
|
---|
3566 | IEMOP_MNEMONIC("jc/jb/jnae Jv");
|
---|
3567 | IEMOP_HLP_MIN_386();
|
---|
3568 | IEMOP_HLP_DEFAULT_64BIT_OP_SIZE();
|
---|
3569 | if (pVCpu->iem.s.enmEffOpSize == IEMMODE_16BIT)
|
---|
3570 | {
|
---|
3571 | int16_t i16Imm; IEM_OPCODE_GET_NEXT_S16(&i16Imm);
|
---|
3572 | IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
|
---|
3573 |
|
---|
3574 | IEM_MC_BEGIN(0, 0);
|
---|
3575 | IEM_MC_IF_EFL_BIT_SET(X86_EFL_CF) {
|
---|
3576 | IEM_MC_REL_JMP_S16(i16Imm);
|
---|
3577 | } IEM_MC_ELSE() {
|
---|
3578 | IEM_MC_ADVANCE_RIP();
|
---|
3579 | } IEM_MC_ENDIF();
|
---|
3580 | IEM_MC_END();
|
---|
3581 | }
|
---|
3582 | else
|
---|
3583 | {
|
---|
3584 | int32_t i32Imm; IEM_OPCODE_GET_NEXT_S32(&i32Imm);
|
---|
3585 | IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
|
---|
3586 |
|
---|
3587 | IEM_MC_BEGIN(0, 0);
|
---|
3588 | IEM_MC_IF_EFL_BIT_SET(X86_EFL_CF) {
|
---|
3589 | IEM_MC_REL_JMP_S32(i32Imm);
|
---|
3590 | } IEM_MC_ELSE() {
|
---|
3591 | IEM_MC_ADVANCE_RIP();
|
---|
3592 | } IEM_MC_ENDIF();
|
---|
3593 | IEM_MC_END();
|
---|
3594 | }
|
---|
3595 | return VINF_SUCCESS;
|
---|
3596 | }
|
---|
3597 |
|
---|
3598 |
|
---|
3599 | /** Opcode 0x0f 0x83. */
|
---|
3600 | FNIEMOP_DEF(iemOp_jnc_Jv)
|
---|
3601 | {
|
---|
3602 | IEMOP_MNEMONIC("jnc/jnb/jae Jv");
|
---|
3603 | IEMOP_HLP_MIN_386();
|
---|
3604 | IEMOP_HLP_DEFAULT_64BIT_OP_SIZE();
|
---|
3605 | if (pVCpu->iem.s.enmEffOpSize == IEMMODE_16BIT)
|
---|
3606 | {
|
---|
3607 | int16_t i16Imm; IEM_OPCODE_GET_NEXT_S16(&i16Imm);
|
---|
3608 | IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
|
---|
3609 |
|
---|
3610 | IEM_MC_BEGIN(0, 0);
|
---|
3611 | IEM_MC_IF_EFL_BIT_SET(X86_EFL_CF) {
|
---|
3612 | IEM_MC_ADVANCE_RIP();
|
---|
3613 | } IEM_MC_ELSE() {
|
---|
3614 | IEM_MC_REL_JMP_S16(i16Imm);
|
---|
3615 | } IEM_MC_ENDIF();
|
---|
3616 | IEM_MC_END();
|
---|
3617 | }
|
---|
3618 | else
|
---|
3619 | {
|
---|
3620 | int32_t i32Imm; IEM_OPCODE_GET_NEXT_S32(&i32Imm);
|
---|
3621 | IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
|
---|
3622 |
|
---|
3623 | IEM_MC_BEGIN(0, 0);
|
---|
3624 | IEM_MC_IF_EFL_BIT_SET(X86_EFL_CF) {
|
---|
3625 | IEM_MC_ADVANCE_RIP();
|
---|
3626 | } IEM_MC_ELSE() {
|
---|
3627 | IEM_MC_REL_JMP_S32(i32Imm);
|
---|
3628 | } IEM_MC_ENDIF();
|
---|
3629 | IEM_MC_END();
|
---|
3630 | }
|
---|
3631 | return VINF_SUCCESS;
|
---|
3632 | }
|
---|
3633 |
|
---|
3634 |
|
---|
3635 | /** Opcode 0x0f 0x84. */
|
---|
3636 | FNIEMOP_DEF(iemOp_je_Jv)
|
---|
3637 | {
|
---|
3638 | IEMOP_MNEMONIC("je/jz Jv");
|
---|
3639 | IEMOP_HLP_MIN_386();
|
---|
3640 | IEMOP_HLP_DEFAULT_64BIT_OP_SIZE();
|
---|
3641 | if (pVCpu->iem.s.enmEffOpSize == IEMMODE_16BIT)
|
---|
3642 | {
|
---|
3643 | int16_t i16Imm; IEM_OPCODE_GET_NEXT_S16(&i16Imm);
|
---|
3644 | IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
|
---|
3645 |
|
---|
3646 | IEM_MC_BEGIN(0, 0);
|
---|
3647 | IEM_MC_IF_EFL_BIT_SET(X86_EFL_ZF) {
|
---|
3648 | IEM_MC_REL_JMP_S16(i16Imm);
|
---|
3649 | } IEM_MC_ELSE() {
|
---|
3650 | IEM_MC_ADVANCE_RIP();
|
---|
3651 | } IEM_MC_ENDIF();
|
---|
3652 | IEM_MC_END();
|
---|
3653 | }
|
---|
3654 | else
|
---|
3655 | {
|
---|
3656 | int32_t i32Imm; IEM_OPCODE_GET_NEXT_S32(&i32Imm);
|
---|
3657 | IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
|
---|
3658 |
|
---|
3659 | IEM_MC_BEGIN(0, 0);
|
---|
3660 | IEM_MC_IF_EFL_BIT_SET(X86_EFL_ZF) {
|
---|
3661 | IEM_MC_REL_JMP_S32(i32Imm);
|
---|
3662 | } IEM_MC_ELSE() {
|
---|
3663 | IEM_MC_ADVANCE_RIP();
|
---|
3664 | } IEM_MC_ENDIF();
|
---|
3665 | IEM_MC_END();
|
---|
3666 | }
|
---|
3667 | return VINF_SUCCESS;
|
---|
3668 | }
|
---|
3669 |
|
---|
3670 |
|
---|
3671 | /** Opcode 0x0f 0x85. */
|
---|
3672 | FNIEMOP_DEF(iemOp_jne_Jv)
|
---|
3673 | {
|
---|
3674 | IEMOP_MNEMONIC("jne/jnz Jv");
|
---|
3675 | IEMOP_HLP_MIN_386();
|
---|
3676 | IEMOP_HLP_DEFAULT_64BIT_OP_SIZE();
|
---|
3677 | if (pVCpu->iem.s.enmEffOpSize == IEMMODE_16BIT)
|
---|
3678 | {
|
---|
3679 | int16_t i16Imm; IEM_OPCODE_GET_NEXT_S16(&i16Imm);
|
---|
3680 | IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
|
---|
3681 |
|
---|
3682 | IEM_MC_BEGIN(0, 0);
|
---|
3683 | IEM_MC_IF_EFL_BIT_SET(X86_EFL_ZF) {
|
---|
3684 | IEM_MC_ADVANCE_RIP();
|
---|
3685 | } IEM_MC_ELSE() {
|
---|
3686 | IEM_MC_REL_JMP_S16(i16Imm);
|
---|
3687 | } IEM_MC_ENDIF();
|
---|
3688 | IEM_MC_END();
|
---|
3689 | }
|
---|
3690 | else
|
---|
3691 | {
|
---|
3692 | int32_t i32Imm; IEM_OPCODE_GET_NEXT_S32(&i32Imm);
|
---|
3693 | IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
|
---|
3694 |
|
---|
3695 | IEM_MC_BEGIN(0, 0);
|
---|
3696 | IEM_MC_IF_EFL_BIT_SET(X86_EFL_ZF) {
|
---|
3697 | IEM_MC_ADVANCE_RIP();
|
---|
3698 | } IEM_MC_ELSE() {
|
---|
3699 | IEM_MC_REL_JMP_S32(i32Imm);
|
---|
3700 | } IEM_MC_ENDIF();
|
---|
3701 | IEM_MC_END();
|
---|
3702 | }
|
---|
3703 | return VINF_SUCCESS;
|
---|
3704 | }
|
---|
3705 |
|
---|
3706 |
|
---|
3707 | /** Opcode 0x0f 0x86. */
|
---|
3708 | FNIEMOP_DEF(iemOp_jbe_Jv)
|
---|
3709 | {
|
---|
3710 | IEMOP_MNEMONIC("jbe/jna Jv");
|
---|
3711 | IEMOP_HLP_MIN_386();
|
---|
3712 | IEMOP_HLP_DEFAULT_64BIT_OP_SIZE();
|
---|
3713 | if (pVCpu->iem.s.enmEffOpSize == IEMMODE_16BIT)
|
---|
3714 | {
|
---|
3715 | int16_t i16Imm; IEM_OPCODE_GET_NEXT_S16(&i16Imm);
|
---|
3716 | IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
|
---|
3717 |
|
---|
3718 | IEM_MC_BEGIN(0, 0);
|
---|
3719 | IEM_MC_IF_EFL_ANY_BITS_SET(X86_EFL_CF | X86_EFL_ZF) {
|
---|
3720 | IEM_MC_REL_JMP_S16(i16Imm);
|
---|
3721 | } IEM_MC_ELSE() {
|
---|
3722 | IEM_MC_ADVANCE_RIP();
|
---|
3723 | } IEM_MC_ENDIF();
|
---|
3724 | IEM_MC_END();
|
---|
3725 | }
|
---|
3726 | else
|
---|
3727 | {
|
---|
3728 | int32_t i32Imm; IEM_OPCODE_GET_NEXT_S32(&i32Imm);
|
---|
3729 | IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
|
---|
3730 |
|
---|
3731 | IEM_MC_BEGIN(0, 0);
|
---|
3732 | IEM_MC_IF_EFL_ANY_BITS_SET(X86_EFL_CF | X86_EFL_ZF) {
|
---|
3733 | IEM_MC_REL_JMP_S32(i32Imm);
|
---|
3734 | } IEM_MC_ELSE() {
|
---|
3735 | IEM_MC_ADVANCE_RIP();
|
---|
3736 | } IEM_MC_ENDIF();
|
---|
3737 | IEM_MC_END();
|
---|
3738 | }
|
---|
3739 | return VINF_SUCCESS;
|
---|
3740 | }
|
---|
3741 |
|
---|
3742 |
|
---|
3743 | /** Opcode 0x0f 0x87. */
|
---|
3744 | FNIEMOP_DEF(iemOp_jnbe_Jv)
|
---|
3745 | {
|
---|
3746 | IEMOP_MNEMONIC("jnbe/ja Jv");
|
---|
3747 | IEMOP_HLP_MIN_386();
|
---|
3748 | IEMOP_HLP_DEFAULT_64BIT_OP_SIZE();
|
---|
3749 | if (pVCpu->iem.s.enmEffOpSize == IEMMODE_16BIT)
|
---|
3750 | {
|
---|
3751 | int16_t i16Imm; IEM_OPCODE_GET_NEXT_S16(&i16Imm);
|
---|
3752 | IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
|
---|
3753 |
|
---|
3754 | IEM_MC_BEGIN(0, 0);
|
---|
3755 | IEM_MC_IF_EFL_ANY_BITS_SET(X86_EFL_CF | X86_EFL_ZF) {
|
---|
3756 | IEM_MC_ADVANCE_RIP();
|
---|
3757 | } IEM_MC_ELSE() {
|
---|
3758 | IEM_MC_REL_JMP_S16(i16Imm);
|
---|
3759 | } IEM_MC_ENDIF();
|
---|
3760 | IEM_MC_END();
|
---|
3761 | }
|
---|
3762 | else
|
---|
3763 | {
|
---|
3764 | int32_t i32Imm; IEM_OPCODE_GET_NEXT_S32(&i32Imm);
|
---|
3765 | IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
|
---|
3766 |
|
---|
3767 | IEM_MC_BEGIN(0, 0);
|
---|
3768 | IEM_MC_IF_EFL_ANY_BITS_SET(X86_EFL_CF | X86_EFL_ZF) {
|
---|
3769 | IEM_MC_ADVANCE_RIP();
|
---|
3770 | } IEM_MC_ELSE() {
|
---|
3771 | IEM_MC_REL_JMP_S32(i32Imm);
|
---|
3772 | } IEM_MC_ENDIF();
|
---|
3773 | IEM_MC_END();
|
---|
3774 | }
|
---|
3775 | return VINF_SUCCESS;
|
---|
3776 | }
|
---|
3777 |
|
---|
3778 |
|
---|
3779 | /** Opcode 0x0f 0x88. */
|
---|
3780 | FNIEMOP_DEF(iemOp_js_Jv)
|
---|
3781 | {
|
---|
3782 | IEMOP_MNEMONIC("js Jv");
|
---|
3783 | IEMOP_HLP_MIN_386();
|
---|
3784 | IEMOP_HLP_DEFAULT_64BIT_OP_SIZE();
|
---|
3785 | if (pVCpu->iem.s.enmEffOpSize == IEMMODE_16BIT)
|
---|
3786 | {
|
---|
3787 | int16_t i16Imm; IEM_OPCODE_GET_NEXT_S16(&i16Imm);
|
---|
3788 | IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
|
---|
3789 |
|
---|
3790 | IEM_MC_BEGIN(0, 0);
|
---|
3791 | IEM_MC_IF_EFL_BIT_SET(X86_EFL_SF) {
|
---|
3792 | IEM_MC_REL_JMP_S16(i16Imm);
|
---|
3793 | } IEM_MC_ELSE() {
|
---|
3794 | IEM_MC_ADVANCE_RIP();
|
---|
3795 | } IEM_MC_ENDIF();
|
---|
3796 | IEM_MC_END();
|
---|
3797 | }
|
---|
3798 | else
|
---|
3799 | {
|
---|
3800 | int32_t i32Imm; IEM_OPCODE_GET_NEXT_S32(&i32Imm);
|
---|
3801 | IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
|
---|
3802 |
|
---|
3803 | IEM_MC_BEGIN(0, 0);
|
---|
3804 | IEM_MC_IF_EFL_BIT_SET(X86_EFL_SF) {
|
---|
3805 | IEM_MC_REL_JMP_S32(i32Imm);
|
---|
3806 | } IEM_MC_ELSE() {
|
---|
3807 | IEM_MC_ADVANCE_RIP();
|
---|
3808 | } IEM_MC_ENDIF();
|
---|
3809 | IEM_MC_END();
|
---|
3810 | }
|
---|
3811 | return VINF_SUCCESS;
|
---|
3812 | }
|
---|
3813 |
|
---|
3814 |
|
---|
3815 | /** Opcode 0x0f 0x89. */
|
---|
3816 | FNIEMOP_DEF(iemOp_jns_Jv)
|
---|
3817 | {
|
---|
3818 | IEMOP_MNEMONIC("jns Jv");
|
---|
3819 | IEMOP_HLP_MIN_386();
|
---|
3820 | IEMOP_HLP_DEFAULT_64BIT_OP_SIZE();
|
---|
3821 | if (pVCpu->iem.s.enmEffOpSize == IEMMODE_16BIT)
|
---|
3822 | {
|
---|
3823 | int16_t i16Imm; IEM_OPCODE_GET_NEXT_S16(&i16Imm);
|
---|
3824 | IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
|
---|
3825 |
|
---|
3826 | IEM_MC_BEGIN(0, 0);
|
---|
3827 | IEM_MC_IF_EFL_BIT_SET(X86_EFL_SF) {
|
---|
3828 | IEM_MC_ADVANCE_RIP();
|
---|
3829 | } IEM_MC_ELSE() {
|
---|
3830 | IEM_MC_REL_JMP_S16(i16Imm);
|
---|
3831 | } IEM_MC_ENDIF();
|
---|
3832 | IEM_MC_END();
|
---|
3833 | }
|
---|
3834 | else
|
---|
3835 | {
|
---|
3836 | int32_t i32Imm; IEM_OPCODE_GET_NEXT_S32(&i32Imm);
|
---|
3837 | IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
|
---|
3838 |
|
---|
3839 | IEM_MC_BEGIN(0, 0);
|
---|
3840 | IEM_MC_IF_EFL_BIT_SET(X86_EFL_SF) {
|
---|
3841 | IEM_MC_ADVANCE_RIP();
|
---|
3842 | } IEM_MC_ELSE() {
|
---|
3843 | IEM_MC_REL_JMP_S32(i32Imm);
|
---|
3844 | } IEM_MC_ENDIF();
|
---|
3845 | IEM_MC_END();
|
---|
3846 | }
|
---|
3847 | return VINF_SUCCESS;
|
---|
3848 | }
|
---|
3849 |
|
---|
3850 |
|
---|
3851 | /** Opcode 0x0f 0x8a. */
|
---|
3852 | FNIEMOP_DEF(iemOp_jp_Jv)
|
---|
3853 | {
|
---|
3854 | IEMOP_MNEMONIC("jp Jv");
|
---|
3855 | IEMOP_HLP_MIN_386();
|
---|
3856 | IEMOP_HLP_DEFAULT_64BIT_OP_SIZE();
|
---|
3857 | if (pVCpu->iem.s.enmEffOpSize == IEMMODE_16BIT)
|
---|
3858 | {
|
---|
3859 | int16_t i16Imm; IEM_OPCODE_GET_NEXT_S16(&i16Imm);
|
---|
3860 | IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
|
---|
3861 |
|
---|
3862 | IEM_MC_BEGIN(0, 0);
|
---|
3863 | IEM_MC_IF_EFL_BIT_SET(X86_EFL_PF) {
|
---|
3864 | IEM_MC_REL_JMP_S16(i16Imm);
|
---|
3865 | } IEM_MC_ELSE() {
|
---|
3866 | IEM_MC_ADVANCE_RIP();
|
---|
3867 | } IEM_MC_ENDIF();
|
---|
3868 | IEM_MC_END();
|
---|
3869 | }
|
---|
3870 | else
|
---|
3871 | {
|
---|
3872 | int32_t i32Imm; IEM_OPCODE_GET_NEXT_S32(&i32Imm);
|
---|
3873 | IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
|
---|
3874 |
|
---|
3875 | IEM_MC_BEGIN(0, 0);
|
---|
3876 | IEM_MC_IF_EFL_BIT_SET(X86_EFL_PF) {
|
---|
3877 | IEM_MC_REL_JMP_S32(i32Imm);
|
---|
3878 | } IEM_MC_ELSE() {
|
---|
3879 | IEM_MC_ADVANCE_RIP();
|
---|
3880 | } IEM_MC_ENDIF();
|
---|
3881 | IEM_MC_END();
|
---|
3882 | }
|
---|
3883 | return VINF_SUCCESS;
|
---|
3884 | }
|
---|
3885 |
|
---|
3886 |
|
---|
3887 | /** Opcode 0x0f 0x8b. */
|
---|
3888 | FNIEMOP_DEF(iemOp_jnp_Jv)
|
---|
3889 | {
|
---|
3890 | IEMOP_MNEMONIC("jo Jv");
|
---|
3891 | IEMOP_HLP_MIN_386();
|
---|
3892 | IEMOP_HLP_DEFAULT_64BIT_OP_SIZE();
|
---|
3893 | if (pVCpu->iem.s.enmEffOpSize == IEMMODE_16BIT)
|
---|
3894 | {
|
---|
3895 | int16_t i16Imm; IEM_OPCODE_GET_NEXT_S16(&i16Imm);
|
---|
3896 | IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
|
---|
3897 |
|
---|
3898 | IEM_MC_BEGIN(0, 0);
|
---|
3899 | IEM_MC_IF_EFL_BIT_SET(X86_EFL_PF) {
|
---|
3900 | IEM_MC_ADVANCE_RIP();
|
---|
3901 | } IEM_MC_ELSE() {
|
---|
3902 | IEM_MC_REL_JMP_S16(i16Imm);
|
---|
3903 | } IEM_MC_ENDIF();
|
---|
3904 | IEM_MC_END();
|
---|
3905 | }
|
---|
3906 | else
|
---|
3907 | {
|
---|
3908 | int32_t i32Imm; IEM_OPCODE_GET_NEXT_S32(&i32Imm);
|
---|
3909 | IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
|
---|
3910 |
|
---|
3911 | IEM_MC_BEGIN(0, 0);
|
---|
3912 | IEM_MC_IF_EFL_BIT_SET(X86_EFL_PF) {
|
---|
3913 | IEM_MC_ADVANCE_RIP();
|
---|
3914 | } IEM_MC_ELSE() {
|
---|
3915 | IEM_MC_REL_JMP_S32(i32Imm);
|
---|
3916 | } IEM_MC_ENDIF();
|
---|
3917 | IEM_MC_END();
|
---|
3918 | }
|
---|
3919 | return VINF_SUCCESS;
|
---|
3920 | }
|
---|
3921 |
|
---|
3922 |
|
---|
3923 | /** Opcode 0x0f 0x8c. */
|
---|
3924 | FNIEMOP_DEF(iemOp_jl_Jv)
|
---|
3925 | {
|
---|
3926 | IEMOP_MNEMONIC("jl/jnge Jv");
|
---|
3927 | IEMOP_HLP_MIN_386();
|
---|
3928 | IEMOP_HLP_DEFAULT_64BIT_OP_SIZE();
|
---|
3929 | if (pVCpu->iem.s.enmEffOpSize == IEMMODE_16BIT)
|
---|
3930 | {
|
---|
3931 | int16_t i16Imm; IEM_OPCODE_GET_NEXT_S16(&i16Imm);
|
---|
3932 | IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
|
---|
3933 |
|
---|
3934 | IEM_MC_BEGIN(0, 0);
|
---|
3935 | IEM_MC_IF_EFL_BITS_NE(X86_EFL_SF, X86_EFL_OF) {
|
---|
3936 | IEM_MC_REL_JMP_S16(i16Imm);
|
---|
3937 | } IEM_MC_ELSE() {
|
---|
3938 | IEM_MC_ADVANCE_RIP();
|
---|
3939 | } IEM_MC_ENDIF();
|
---|
3940 | IEM_MC_END();
|
---|
3941 | }
|
---|
3942 | else
|
---|
3943 | {
|
---|
3944 | int32_t i32Imm; IEM_OPCODE_GET_NEXT_S32(&i32Imm);
|
---|
3945 | IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
|
---|
3946 |
|
---|
3947 | IEM_MC_BEGIN(0, 0);
|
---|
3948 | IEM_MC_IF_EFL_BITS_NE(X86_EFL_SF, X86_EFL_OF) {
|
---|
3949 | IEM_MC_REL_JMP_S32(i32Imm);
|
---|
3950 | } IEM_MC_ELSE() {
|
---|
3951 | IEM_MC_ADVANCE_RIP();
|
---|
3952 | } IEM_MC_ENDIF();
|
---|
3953 | IEM_MC_END();
|
---|
3954 | }
|
---|
3955 | return VINF_SUCCESS;
|
---|
3956 | }
|
---|
3957 |
|
---|
3958 |
|
---|
3959 | /** Opcode 0x0f 0x8d. */
|
---|
3960 | FNIEMOP_DEF(iemOp_jnl_Jv)
|
---|
3961 | {
|
---|
3962 | IEMOP_MNEMONIC("jnl/jge Jv");
|
---|
3963 | IEMOP_HLP_MIN_386();
|
---|
3964 | IEMOP_HLP_DEFAULT_64BIT_OP_SIZE();
|
---|
3965 | if (pVCpu->iem.s.enmEffOpSize == IEMMODE_16BIT)
|
---|
3966 | {
|
---|
3967 | int16_t i16Imm; IEM_OPCODE_GET_NEXT_S16(&i16Imm);
|
---|
3968 | IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
|
---|
3969 |
|
---|
3970 | IEM_MC_BEGIN(0, 0);
|
---|
3971 | IEM_MC_IF_EFL_BITS_NE(X86_EFL_SF, X86_EFL_OF) {
|
---|
3972 | IEM_MC_ADVANCE_RIP();
|
---|
3973 | } IEM_MC_ELSE() {
|
---|
3974 | IEM_MC_REL_JMP_S16(i16Imm);
|
---|
3975 | } IEM_MC_ENDIF();
|
---|
3976 | IEM_MC_END();
|
---|
3977 | }
|
---|
3978 | else
|
---|
3979 | {
|
---|
3980 | int32_t i32Imm; IEM_OPCODE_GET_NEXT_S32(&i32Imm);
|
---|
3981 | IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
|
---|
3982 |
|
---|
3983 | IEM_MC_BEGIN(0, 0);
|
---|
3984 | IEM_MC_IF_EFL_BITS_NE(X86_EFL_SF, X86_EFL_OF) {
|
---|
3985 | IEM_MC_ADVANCE_RIP();
|
---|
3986 | } IEM_MC_ELSE() {
|
---|
3987 | IEM_MC_REL_JMP_S32(i32Imm);
|
---|
3988 | } IEM_MC_ENDIF();
|
---|
3989 | IEM_MC_END();
|
---|
3990 | }
|
---|
3991 | return VINF_SUCCESS;
|
---|
3992 | }
|
---|
3993 |
|
---|
3994 |
|
---|
3995 | /** Opcode 0x0f 0x8e. */
|
---|
3996 | FNIEMOP_DEF(iemOp_jle_Jv)
|
---|
3997 | {
|
---|
3998 | IEMOP_MNEMONIC("jle/jng Jv");
|
---|
3999 | IEMOP_HLP_MIN_386();
|
---|
4000 | IEMOP_HLP_DEFAULT_64BIT_OP_SIZE();
|
---|
4001 | if (pVCpu->iem.s.enmEffOpSize == IEMMODE_16BIT)
|
---|
4002 | {
|
---|
4003 | int16_t i16Imm; IEM_OPCODE_GET_NEXT_S16(&i16Imm);
|
---|
4004 | IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
|
---|
4005 |
|
---|
4006 | IEM_MC_BEGIN(0, 0);
|
---|
4007 | IEM_MC_IF_EFL_BIT_SET_OR_BITS_NE(X86_EFL_ZF, X86_EFL_SF, X86_EFL_OF) {
|
---|
4008 | IEM_MC_REL_JMP_S16(i16Imm);
|
---|
4009 | } IEM_MC_ELSE() {
|
---|
4010 | IEM_MC_ADVANCE_RIP();
|
---|
4011 | } IEM_MC_ENDIF();
|
---|
4012 | IEM_MC_END();
|
---|
4013 | }
|
---|
4014 | else
|
---|
4015 | {
|
---|
4016 | int32_t i32Imm; IEM_OPCODE_GET_NEXT_S32(&i32Imm);
|
---|
4017 | IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
|
---|
4018 |
|
---|
4019 | IEM_MC_BEGIN(0, 0);
|
---|
4020 | IEM_MC_IF_EFL_BIT_SET_OR_BITS_NE(X86_EFL_ZF, X86_EFL_SF, X86_EFL_OF) {
|
---|
4021 | IEM_MC_REL_JMP_S32(i32Imm);
|
---|
4022 | } IEM_MC_ELSE() {
|
---|
4023 | IEM_MC_ADVANCE_RIP();
|
---|
4024 | } IEM_MC_ENDIF();
|
---|
4025 | IEM_MC_END();
|
---|
4026 | }
|
---|
4027 | return VINF_SUCCESS;
|
---|
4028 | }
|
---|
4029 |
|
---|
4030 |
|
---|
4031 | /** Opcode 0x0f 0x8f. */
|
---|
4032 | FNIEMOP_DEF(iemOp_jnle_Jv)
|
---|
4033 | {
|
---|
4034 | IEMOP_MNEMONIC("jnle/jg Jv");
|
---|
4035 | IEMOP_HLP_MIN_386();
|
---|
4036 | IEMOP_HLP_DEFAULT_64BIT_OP_SIZE();
|
---|
4037 | if (pVCpu->iem.s.enmEffOpSize == IEMMODE_16BIT)
|
---|
4038 | {
|
---|
4039 | int16_t i16Imm; IEM_OPCODE_GET_NEXT_S16(&i16Imm);
|
---|
4040 | IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
|
---|
4041 |
|
---|
4042 | IEM_MC_BEGIN(0, 0);
|
---|
4043 | IEM_MC_IF_EFL_BIT_SET_OR_BITS_NE(X86_EFL_ZF, X86_EFL_SF, X86_EFL_OF) {
|
---|
4044 | IEM_MC_ADVANCE_RIP();
|
---|
4045 | } IEM_MC_ELSE() {
|
---|
4046 | IEM_MC_REL_JMP_S16(i16Imm);
|
---|
4047 | } IEM_MC_ENDIF();
|
---|
4048 | IEM_MC_END();
|
---|
4049 | }
|
---|
4050 | else
|
---|
4051 | {
|
---|
4052 | int32_t i32Imm; IEM_OPCODE_GET_NEXT_S32(&i32Imm);
|
---|
4053 | IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
|
---|
4054 |
|
---|
4055 | IEM_MC_BEGIN(0, 0);
|
---|
4056 | IEM_MC_IF_EFL_BIT_SET_OR_BITS_NE(X86_EFL_ZF, X86_EFL_SF, X86_EFL_OF) {
|
---|
4057 | IEM_MC_ADVANCE_RIP();
|
---|
4058 | } IEM_MC_ELSE() {
|
---|
4059 | IEM_MC_REL_JMP_S32(i32Imm);
|
---|
4060 | } IEM_MC_ENDIF();
|
---|
4061 | IEM_MC_END();
|
---|
4062 | }
|
---|
4063 | return VINF_SUCCESS;
|
---|
4064 | }
|
---|
4065 |
|
---|
4066 |
|
---|
4067 | /** Opcode 0x0f 0x90. */
|
---|
4068 | FNIEMOP_DEF(iemOp_seto_Eb)
|
---|
4069 | {
|
---|
4070 | IEMOP_MNEMONIC("seto Eb");
|
---|
4071 | IEMOP_HLP_MIN_386();
|
---|
4072 | uint8_t bRm; IEM_OPCODE_GET_NEXT_U8(&bRm);
|
---|
4073 |
|
---|
4074 | /** @todo Encoding test: Check if the 'reg' field is ignored or decoded in
|
---|
4075 | * any way. AMD says it's "unused", whatever that means. We're
|
---|
4076 | * ignoring for now. */
|
---|
4077 | if ((bRm & X86_MODRM_MOD_MASK) == (3 << X86_MODRM_MOD_SHIFT))
|
---|
4078 | {
|
---|
4079 | /* register target */
|
---|
4080 | IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
|
---|
4081 | IEM_MC_BEGIN(0, 0);
|
---|
4082 | IEM_MC_IF_EFL_BIT_SET(X86_EFL_OF) {
|
---|
4083 | IEM_MC_STORE_GREG_U8_CONST((bRm & X86_MODRM_RM_MASK) | pVCpu->iem.s.uRexB, 1);
|
---|
4084 | } IEM_MC_ELSE() {
|
---|
4085 | IEM_MC_STORE_GREG_U8_CONST((bRm & X86_MODRM_RM_MASK) | pVCpu->iem.s.uRexB, 0);
|
---|
4086 | } IEM_MC_ENDIF();
|
---|
4087 | IEM_MC_ADVANCE_RIP();
|
---|
4088 | IEM_MC_END();
|
---|
4089 | }
|
---|
4090 | else
|
---|
4091 | {
|
---|
4092 | /* memory target */
|
---|
4093 | IEM_MC_BEGIN(0, 1);
|
---|
4094 | IEM_MC_LOCAL(RTGCPTR, GCPtrEffDst);
|
---|
4095 | IEM_MC_CALC_RM_EFF_ADDR(GCPtrEffDst, bRm, 0);
|
---|
4096 | IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
|
---|
4097 | IEM_MC_IF_EFL_BIT_SET(X86_EFL_OF) {
|
---|
4098 | IEM_MC_STORE_MEM_U8_CONST(pVCpu->iem.s.iEffSeg, GCPtrEffDst, 1);
|
---|
4099 | } IEM_MC_ELSE() {
|
---|
4100 | IEM_MC_STORE_MEM_U8_CONST(pVCpu->iem.s.iEffSeg, GCPtrEffDst, 0);
|
---|
4101 | } IEM_MC_ENDIF();
|
---|
4102 | IEM_MC_ADVANCE_RIP();
|
---|
4103 | IEM_MC_END();
|
---|
4104 | }
|
---|
4105 | return VINF_SUCCESS;
|
---|
4106 | }
|
---|
4107 |
|
---|
4108 |
|
---|
4109 | /** Opcode 0x0f 0x91. */
|
---|
4110 | FNIEMOP_DEF(iemOp_setno_Eb)
|
---|
4111 | {
|
---|
4112 | IEMOP_MNEMONIC("setno Eb");
|
---|
4113 | IEMOP_HLP_MIN_386();
|
---|
4114 | uint8_t bRm; IEM_OPCODE_GET_NEXT_U8(&bRm);
|
---|
4115 |
|
---|
4116 | /** @todo Encoding test: Check if the 'reg' field is ignored or decoded in
|
---|
4117 | * any way. AMD says it's "unused", whatever that means. We're
|
---|
4118 | * ignoring for now. */
|
---|
4119 | if ((bRm & X86_MODRM_MOD_MASK) == (3 << X86_MODRM_MOD_SHIFT))
|
---|
4120 | {
|
---|
4121 | /* register target */
|
---|
4122 | IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
|
---|
4123 | IEM_MC_BEGIN(0, 0);
|
---|
4124 | IEM_MC_IF_EFL_BIT_SET(X86_EFL_OF) {
|
---|
4125 | IEM_MC_STORE_GREG_U8_CONST((bRm & X86_MODRM_RM_MASK) | pVCpu->iem.s.uRexB, 0);
|
---|
4126 | } IEM_MC_ELSE() {
|
---|
4127 | IEM_MC_STORE_GREG_U8_CONST((bRm & X86_MODRM_RM_MASK) | pVCpu->iem.s.uRexB, 1);
|
---|
4128 | } IEM_MC_ENDIF();
|
---|
4129 | IEM_MC_ADVANCE_RIP();
|
---|
4130 | IEM_MC_END();
|
---|
4131 | }
|
---|
4132 | else
|
---|
4133 | {
|
---|
4134 | /* memory target */
|
---|
4135 | IEM_MC_BEGIN(0, 1);
|
---|
4136 | IEM_MC_LOCAL(RTGCPTR, GCPtrEffDst);
|
---|
4137 | IEM_MC_CALC_RM_EFF_ADDR(GCPtrEffDst, bRm, 0);
|
---|
4138 | IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
|
---|
4139 | IEM_MC_IF_EFL_BIT_SET(X86_EFL_OF) {
|
---|
4140 | IEM_MC_STORE_MEM_U8_CONST(pVCpu->iem.s.iEffSeg, GCPtrEffDst, 0);
|
---|
4141 | } IEM_MC_ELSE() {
|
---|
4142 | IEM_MC_STORE_MEM_U8_CONST(pVCpu->iem.s.iEffSeg, GCPtrEffDst, 1);
|
---|
4143 | } IEM_MC_ENDIF();
|
---|
4144 | IEM_MC_ADVANCE_RIP();
|
---|
4145 | IEM_MC_END();
|
---|
4146 | }
|
---|
4147 | return VINF_SUCCESS;
|
---|
4148 | }
|
---|
4149 |
|
---|
4150 |
|
---|
4151 | /** Opcode 0x0f 0x92. */
|
---|
4152 | FNIEMOP_DEF(iemOp_setc_Eb)
|
---|
4153 | {
|
---|
4154 | IEMOP_MNEMONIC("setc Eb");
|
---|
4155 | IEMOP_HLP_MIN_386();
|
---|
4156 | uint8_t bRm; IEM_OPCODE_GET_NEXT_U8(&bRm);
|
---|
4157 |
|
---|
4158 | /** @todo Encoding test: Check if the 'reg' field is ignored or decoded in
|
---|
4159 | * any way. AMD says it's "unused", whatever that means. We're
|
---|
4160 | * ignoring for now. */
|
---|
4161 | if ((bRm & X86_MODRM_MOD_MASK) == (3 << X86_MODRM_MOD_SHIFT))
|
---|
4162 | {
|
---|
4163 | /* register target */
|
---|
4164 | IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
|
---|
4165 | IEM_MC_BEGIN(0, 0);
|
---|
4166 | IEM_MC_IF_EFL_BIT_SET(X86_EFL_CF) {
|
---|
4167 | IEM_MC_STORE_GREG_U8_CONST((bRm & X86_MODRM_RM_MASK) | pVCpu->iem.s.uRexB, 1);
|
---|
4168 | } IEM_MC_ELSE() {
|
---|
4169 | IEM_MC_STORE_GREG_U8_CONST((bRm & X86_MODRM_RM_MASK) | pVCpu->iem.s.uRexB, 0);
|
---|
4170 | } IEM_MC_ENDIF();
|
---|
4171 | IEM_MC_ADVANCE_RIP();
|
---|
4172 | IEM_MC_END();
|
---|
4173 | }
|
---|
4174 | else
|
---|
4175 | {
|
---|
4176 | /* memory target */
|
---|
4177 | IEM_MC_BEGIN(0, 1);
|
---|
4178 | IEM_MC_LOCAL(RTGCPTR, GCPtrEffDst);
|
---|
4179 | IEM_MC_CALC_RM_EFF_ADDR(GCPtrEffDst, bRm, 0);
|
---|
4180 | IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
|
---|
4181 | IEM_MC_IF_EFL_BIT_SET(X86_EFL_CF) {
|
---|
4182 | IEM_MC_STORE_MEM_U8_CONST(pVCpu->iem.s.iEffSeg, GCPtrEffDst, 1);
|
---|
4183 | } IEM_MC_ELSE() {
|
---|
4184 | IEM_MC_STORE_MEM_U8_CONST(pVCpu->iem.s.iEffSeg, GCPtrEffDst, 0);
|
---|
4185 | } IEM_MC_ENDIF();
|
---|
4186 | IEM_MC_ADVANCE_RIP();
|
---|
4187 | IEM_MC_END();
|
---|
4188 | }
|
---|
4189 | return VINF_SUCCESS;
|
---|
4190 | }
|
---|
4191 |
|
---|
4192 |
|
---|
4193 | /** Opcode 0x0f 0x93. */
|
---|
4194 | FNIEMOP_DEF(iemOp_setnc_Eb)
|
---|
4195 | {
|
---|
4196 | IEMOP_MNEMONIC("setnc Eb");
|
---|
4197 | IEMOP_HLP_MIN_386();
|
---|
4198 | uint8_t bRm; IEM_OPCODE_GET_NEXT_U8(&bRm);
|
---|
4199 |
|
---|
4200 | /** @todo Encoding test: Check if the 'reg' field is ignored or decoded in
|
---|
4201 | * any way. AMD says it's "unused", whatever that means. We're
|
---|
4202 | * ignoring for now. */
|
---|
4203 | if ((bRm & X86_MODRM_MOD_MASK) == (3 << X86_MODRM_MOD_SHIFT))
|
---|
4204 | {
|
---|
4205 | /* register target */
|
---|
4206 | IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
|
---|
4207 | IEM_MC_BEGIN(0, 0);
|
---|
4208 | IEM_MC_IF_EFL_BIT_SET(X86_EFL_CF) {
|
---|
4209 | IEM_MC_STORE_GREG_U8_CONST((bRm & X86_MODRM_RM_MASK) | pVCpu->iem.s.uRexB, 0);
|
---|
4210 | } IEM_MC_ELSE() {
|
---|
4211 | IEM_MC_STORE_GREG_U8_CONST((bRm & X86_MODRM_RM_MASK) | pVCpu->iem.s.uRexB, 1);
|
---|
4212 | } IEM_MC_ENDIF();
|
---|
4213 | IEM_MC_ADVANCE_RIP();
|
---|
4214 | IEM_MC_END();
|
---|
4215 | }
|
---|
4216 | else
|
---|
4217 | {
|
---|
4218 | /* memory target */
|
---|
4219 | IEM_MC_BEGIN(0, 1);
|
---|
4220 | IEM_MC_LOCAL(RTGCPTR, GCPtrEffDst);
|
---|
4221 | IEM_MC_CALC_RM_EFF_ADDR(GCPtrEffDst, bRm, 0);
|
---|
4222 | IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
|
---|
4223 | IEM_MC_IF_EFL_BIT_SET(X86_EFL_CF) {
|
---|
4224 | IEM_MC_STORE_MEM_U8_CONST(pVCpu->iem.s.iEffSeg, GCPtrEffDst, 0);
|
---|
4225 | } IEM_MC_ELSE() {
|
---|
4226 | IEM_MC_STORE_MEM_U8_CONST(pVCpu->iem.s.iEffSeg, GCPtrEffDst, 1);
|
---|
4227 | } IEM_MC_ENDIF();
|
---|
4228 | IEM_MC_ADVANCE_RIP();
|
---|
4229 | IEM_MC_END();
|
---|
4230 | }
|
---|
4231 | return VINF_SUCCESS;
|
---|
4232 | }
|
---|
4233 |
|
---|
4234 |
|
---|
4235 | /** Opcode 0x0f 0x94. */
|
---|
4236 | FNIEMOP_DEF(iemOp_sete_Eb)
|
---|
4237 | {
|
---|
4238 | IEMOP_MNEMONIC("sete Eb");
|
---|
4239 | IEMOP_HLP_MIN_386();
|
---|
4240 | uint8_t bRm; IEM_OPCODE_GET_NEXT_U8(&bRm);
|
---|
4241 |
|
---|
4242 | /** @todo Encoding test: Check if the 'reg' field is ignored or decoded in
|
---|
4243 | * any way. AMD says it's "unused", whatever that means. We're
|
---|
4244 | * ignoring for now. */
|
---|
4245 | if ((bRm & X86_MODRM_MOD_MASK) == (3 << X86_MODRM_MOD_SHIFT))
|
---|
4246 | {
|
---|
4247 | /* register target */
|
---|
4248 | IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
|
---|
4249 | IEM_MC_BEGIN(0, 0);
|
---|
4250 | IEM_MC_IF_EFL_BIT_SET(X86_EFL_ZF) {
|
---|
4251 | IEM_MC_STORE_GREG_U8_CONST((bRm & X86_MODRM_RM_MASK) | pVCpu->iem.s.uRexB, 1);
|
---|
4252 | } IEM_MC_ELSE() {
|
---|
4253 | IEM_MC_STORE_GREG_U8_CONST((bRm & X86_MODRM_RM_MASK) | pVCpu->iem.s.uRexB, 0);
|
---|
4254 | } IEM_MC_ENDIF();
|
---|
4255 | IEM_MC_ADVANCE_RIP();
|
---|
4256 | IEM_MC_END();
|
---|
4257 | }
|
---|
4258 | else
|
---|
4259 | {
|
---|
4260 | /* memory target */
|
---|
4261 | IEM_MC_BEGIN(0, 1);
|
---|
4262 | IEM_MC_LOCAL(RTGCPTR, GCPtrEffDst);
|
---|
4263 | IEM_MC_CALC_RM_EFF_ADDR(GCPtrEffDst, bRm, 0);
|
---|
4264 | IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
|
---|
4265 | IEM_MC_IF_EFL_BIT_SET(X86_EFL_ZF) {
|
---|
4266 | IEM_MC_STORE_MEM_U8_CONST(pVCpu->iem.s.iEffSeg, GCPtrEffDst, 1);
|
---|
4267 | } IEM_MC_ELSE() {
|
---|
4268 | IEM_MC_STORE_MEM_U8_CONST(pVCpu->iem.s.iEffSeg, GCPtrEffDst, 0);
|
---|
4269 | } IEM_MC_ENDIF();
|
---|
4270 | IEM_MC_ADVANCE_RIP();
|
---|
4271 | IEM_MC_END();
|
---|
4272 | }
|
---|
4273 | return VINF_SUCCESS;
|
---|
4274 | }
|
---|
4275 |
|
---|
4276 |
|
---|
4277 | /** Opcode 0x0f 0x95. */
|
---|
4278 | FNIEMOP_DEF(iemOp_setne_Eb)
|
---|
4279 | {
|
---|
4280 | IEMOP_MNEMONIC("setne Eb");
|
---|
4281 | IEMOP_HLP_MIN_386();
|
---|
4282 | uint8_t bRm; IEM_OPCODE_GET_NEXT_U8(&bRm);
|
---|
4283 |
|
---|
4284 | /** @todo Encoding test: Check if the 'reg' field is ignored or decoded in
|
---|
4285 | * any way. AMD says it's "unused", whatever that means. We're
|
---|
4286 | * ignoring for now. */
|
---|
4287 | if ((bRm & X86_MODRM_MOD_MASK) == (3 << X86_MODRM_MOD_SHIFT))
|
---|
4288 | {
|
---|
4289 | /* register target */
|
---|
4290 | IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
|
---|
4291 | IEM_MC_BEGIN(0, 0);
|
---|
4292 | IEM_MC_IF_EFL_BIT_SET(X86_EFL_ZF) {
|
---|
4293 | IEM_MC_STORE_GREG_U8_CONST((bRm & X86_MODRM_RM_MASK) | pVCpu->iem.s.uRexB, 0);
|
---|
4294 | } IEM_MC_ELSE() {
|
---|
4295 | IEM_MC_STORE_GREG_U8_CONST((bRm & X86_MODRM_RM_MASK) | pVCpu->iem.s.uRexB, 1);
|
---|
4296 | } IEM_MC_ENDIF();
|
---|
4297 | IEM_MC_ADVANCE_RIP();
|
---|
4298 | IEM_MC_END();
|
---|
4299 | }
|
---|
4300 | else
|
---|
4301 | {
|
---|
4302 | /* memory target */
|
---|
4303 | IEM_MC_BEGIN(0, 1);
|
---|
4304 | IEM_MC_LOCAL(RTGCPTR, GCPtrEffDst);
|
---|
4305 | IEM_MC_CALC_RM_EFF_ADDR(GCPtrEffDst, bRm, 0);
|
---|
4306 | IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
|
---|
4307 | IEM_MC_IF_EFL_BIT_SET(X86_EFL_ZF) {
|
---|
4308 | IEM_MC_STORE_MEM_U8_CONST(pVCpu->iem.s.iEffSeg, GCPtrEffDst, 0);
|
---|
4309 | } IEM_MC_ELSE() {
|
---|
4310 | IEM_MC_STORE_MEM_U8_CONST(pVCpu->iem.s.iEffSeg, GCPtrEffDst, 1);
|
---|
4311 | } IEM_MC_ENDIF();
|
---|
4312 | IEM_MC_ADVANCE_RIP();
|
---|
4313 | IEM_MC_END();
|
---|
4314 | }
|
---|
4315 | return VINF_SUCCESS;
|
---|
4316 | }
|
---|
4317 |
|
---|
4318 |
|
---|
4319 | /** Opcode 0x0f 0x96. */
|
---|
4320 | FNIEMOP_DEF(iemOp_setbe_Eb)
|
---|
4321 | {
|
---|
4322 | IEMOP_MNEMONIC("setbe Eb");
|
---|
4323 | IEMOP_HLP_MIN_386();
|
---|
4324 | uint8_t bRm; IEM_OPCODE_GET_NEXT_U8(&bRm);
|
---|
4325 |
|
---|
4326 | /** @todo Encoding test: Check if the 'reg' field is ignored or decoded in
|
---|
4327 | * any way. AMD says it's "unused", whatever that means. We're
|
---|
4328 | * ignoring for now. */
|
---|
4329 | if ((bRm & X86_MODRM_MOD_MASK) == (3 << X86_MODRM_MOD_SHIFT))
|
---|
4330 | {
|
---|
4331 | /* register target */
|
---|
4332 | IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
|
---|
4333 | IEM_MC_BEGIN(0, 0);
|
---|
4334 | IEM_MC_IF_EFL_ANY_BITS_SET(X86_EFL_CF | X86_EFL_ZF) {
|
---|
4335 | IEM_MC_STORE_GREG_U8_CONST((bRm & X86_MODRM_RM_MASK) | pVCpu->iem.s.uRexB, 1);
|
---|
4336 | } IEM_MC_ELSE() {
|
---|
4337 | IEM_MC_STORE_GREG_U8_CONST((bRm & X86_MODRM_RM_MASK) | pVCpu->iem.s.uRexB, 0);
|
---|
4338 | } IEM_MC_ENDIF();
|
---|
4339 | IEM_MC_ADVANCE_RIP();
|
---|
4340 | IEM_MC_END();
|
---|
4341 | }
|
---|
4342 | else
|
---|
4343 | {
|
---|
4344 | /* memory target */
|
---|
4345 | IEM_MC_BEGIN(0, 1);
|
---|
4346 | IEM_MC_LOCAL(RTGCPTR, GCPtrEffDst);
|
---|
4347 | IEM_MC_CALC_RM_EFF_ADDR(GCPtrEffDst, bRm, 0);
|
---|
4348 | IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
|
---|
4349 | IEM_MC_IF_EFL_ANY_BITS_SET(X86_EFL_CF | X86_EFL_ZF) {
|
---|
4350 | IEM_MC_STORE_MEM_U8_CONST(pVCpu->iem.s.iEffSeg, GCPtrEffDst, 1);
|
---|
4351 | } IEM_MC_ELSE() {
|
---|
4352 | IEM_MC_STORE_MEM_U8_CONST(pVCpu->iem.s.iEffSeg, GCPtrEffDst, 0);
|
---|
4353 | } IEM_MC_ENDIF();
|
---|
4354 | IEM_MC_ADVANCE_RIP();
|
---|
4355 | IEM_MC_END();
|
---|
4356 | }
|
---|
4357 | return VINF_SUCCESS;
|
---|
4358 | }
|
---|
4359 |
|
---|
4360 |
|
---|
4361 | /** Opcode 0x0f 0x97. */
|
---|
4362 | FNIEMOP_DEF(iemOp_setnbe_Eb)
|
---|
4363 | {
|
---|
4364 | IEMOP_MNEMONIC("setnbe Eb");
|
---|
4365 | IEMOP_HLP_MIN_386();
|
---|
4366 | uint8_t bRm; IEM_OPCODE_GET_NEXT_U8(&bRm);
|
---|
4367 |
|
---|
4368 | /** @todo Encoding test: Check if the 'reg' field is ignored or decoded in
|
---|
4369 | * any way. AMD says it's "unused", whatever that means. We're
|
---|
4370 | * ignoring for now. */
|
---|
4371 | if ((bRm & X86_MODRM_MOD_MASK) == (3 << X86_MODRM_MOD_SHIFT))
|
---|
4372 | {
|
---|
4373 | /* register target */
|
---|
4374 | IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
|
---|
4375 | IEM_MC_BEGIN(0, 0);
|
---|
4376 | IEM_MC_IF_EFL_ANY_BITS_SET(X86_EFL_CF | X86_EFL_ZF) {
|
---|
4377 | IEM_MC_STORE_GREG_U8_CONST((bRm & X86_MODRM_RM_MASK) | pVCpu->iem.s.uRexB, 0);
|
---|
4378 | } IEM_MC_ELSE() {
|
---|
4379 | IEM_MC_STORE_GREG_U8_CONST((bRm & X86_MODRM_RM_MASK) | pVCpu->iem.s.uRexB, 1);
|
---|
4380 | } IEM_MC_ENDIF();
|
---|
4381 | IEM_MC_ADVANCE_RIP();
|
---|
4382 | IEM_MC_END();
|
---|
4383 | }
|
---|
4384 | else
|
---|
4385 | {
|
---|
4386 | /* memory target */
|
---|
4387 | IEM_MC_BEGIN(0, 1);
|
---|
4388 | IEM_MC_LOCAL(RTGCPTR, GCPtrEffDst);
|
---|
4389 | IEM_MC_CALC_RM_EFF_ADDR(GCPtrEffDst, bRm, 0);
|
---|
4390 | IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
|
---|
4391 | IEM_MC_IF_EFL_ANY_BITS_SET(X86_EFL_CF | X86_EFL_ZF) {
|
---|
4392 | IEM_MC_STORE_MEM_U8_CONST(pVCpu->iem.s.iEffSeg, GCPtrEffDst, 0);
|
---|
4393 | } IEM_MC_ELSE() {
|
---|
4394 | IEM_MC_STORE_MEM_U8_CONST(pVCpu->iem.s.iEffSeg, GCPtrEffDst, 1);
|
---|
4395 | } IEM_MC_ENDIF();
|
---|
4396 | IEM_MC_ADVANCE_RIP();
|
---|
4397 | IEM_MC_END();
|
---|
4398 | }
|
---|
4399 | return VINF_SUCCESS;
|
---|
4400 | }
|
---|
4401 |
|
---|
4402 |
|
---|
4403 | /** Opcode 0x0f 0x98. */
|
---|
4404 | FNIEMOP_DEF(iemOp_sets_Eb)
|
---|
4405 | {
|
---|
4406 | IEMOP_MNEMONIC("sets Eb");
|
---|
4407 | IEMOP_HLP_MIN_386();
|
---|
4408 | uint8_t bRm; IEM_OPCODE_GET_NEXT_U8(&bRm);
|
---|
4409 |
|
---|
4410 | /** @todo Encoding test: Check if the 'reg' field is ignored or decoded in
|
---|
4411 | * any way. AMD says it's "unused", whatever that means. We're
|
---|
4412 | * ignoring for now. */
|
---|
4413 | if ((bRm & X86_MODRM_MOD_MASK) == (3 << X86_MODRM_MOD_SHIFT))
|
---|
4414 | {
|
---|
4415 | /* register target */
|
---|
4416 | IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
|
---|
4417 | IEM_MC_BEGIN(0, 0);
|
---|
4418 | IEM_MC_IF_EFL_BIT_SET(X86_EFL_SF) {
|
---|
4419 | IEM_MC_STORE_GREG_U8_CONST((bRm & X86_MODRM_RM_MASK) | pVCpu->iem.s.uRexB, 1);
|
---|
4420 | } IEM_MC_ELSE() {
|
---|
4421 | IEM_MC_STORE_GREG_U8_CONST((bRm & X86_MODRM_RM_MASK) | pVCpu->iem.s.uRexB, 0);
|
---|
4422 | } IEM_MC_ENDIF();
|
---|
4423 | IEM_MC_ADVANCE_RIP();
|
---|
4424 | IEM_MC_END();
|
---|
4425 | }
|
---|
4426 | else
|
---|
4427 | {
|
---|
4428 | /* memory target */
|
---|
4429 | IEM_MC_BEGIN(0, 1);
|
---|
4430 | IEM_MC_LOCAL(RTGCPTR, GCPtrEffDst);
|
---|
4431 | IEM_MC_CALC_RM_EFF_ADDR(GCPtrEffDst, bRm, 0);
|
---|
4432 | IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
|
---|
4433 | IEM_MC_IF_EFL_BIT_SET(X86_EFL_SF) {
|
---|
4434 | IEM_MC_STORE_MEM_U8_CONST(pVCpu->iem.s.iEffSeg, GCPtrEffDst, 1);
|
---|
4435 | } IEM_MC_ELSE() {
|
---|
4436 | IEM_MC_STORE_MEM_U8_CONST(pVCpu->iem.s.iEffSeg, GCPtrEffDst, 0);
|
---|
4437 | } IEM_MC_ENDIF();
|
---|
4438 | IEM_MC_ADVANCE_RIP();
|
---|
4439 | IEM_MC_END();
|
---|
4440 | }
|
---|
4441 | return VINF_SUCCESS;
|
---|
4442 | }
|
---|
4443 |
|
---|
4444 |
|
---|
4445 | /** Opcode 0x0f 0x99. */
|
---|
4446 | FNIEMOP_DEF(iemOp_setns_Eb)
|
---|
4447 | {
|
---|
4448 | IEMOP_MNEMONIC("setns Eb");
|
---|
4449 | IEMOP_HLP_MIN_386();
|
---|
4450 | uint8_t bRm; IEM_OPCODE_GET_NEXT_U8(&bRm);
|
---|
4451 |
|
---|
4452 | /** @todo Encoding test: Check if the 'reg' field is ignored or decoded in
|
---|
4453 | * any way. AMD says it's "unused", whatever that means. We're
|
---|
4454 | * ignoring for now. */
|
---|
4455 | if ((bRm & X86_MODRM_MOD_MASK) == (3 << X86_MODRM_MOD_SHIFT))
|
---|
4456 | {
|
---|
4457 | /* register target */
|
---|
4458 | IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
|
---|
4459 | IEM_MC_BEGIN(0, 0);
|
---|
4460 | IEM_MC_IF_EFL_BIT_SET(X86_EFL_SF) {
|
---|
4461 | IEM_MC_STORE_GREG_U8_CONST((bRm & X86_MODRM_RM_MASK) | pVCpu->iem.s.uRexB, 0);
|
---|
4462 | } IEM_MC_ELSE() {
|
---|
4463 | IEM_MC_STORE_GREG_U8_CONST((bRm & X86_MODRM_RM_MASK) | pVCpu->iem.s.uRexB, 1);
|
---|
4464 | } IEM_MC_ENDIF();
|
---|
4465 | IEM_MC_ADVANCE_RIP();
|
---|
4466 | IEM_MC_END();
|
---|
4467 | }
|
---|
4468 | else
|
---|
4469 | {
|
---|
4470 | /* memory target */
|
---|
4471 | IEM_MC_BEGIN(0, 1);
|
---|
4472 | IEM_MC_LOCAL(RTGCPTR, GCPtrEffDst);
|
---|
4473 | IEM_MC_CALC_RM_EFF_ADDR(GCPtrEffDst, bRm, 0);
|
---|
4474 | IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
|
---|
4475 | IEM_MC_IF_EFL_BIT_SET(X86_EFL_SF) {
|
---|
4476 | IEM_MC_STORE_MEM_U8_CONST(pVCpu->iem.s.iEffSeg, GCPtrEffDst, 0);
|
---|
4477 | } IEM_MC_ELSE() {
|
---|
4478 | IEM_MC_STORE_MEM_U8_CONST(pVCpu->iem.s.iEffSeg, GCPtrEffDst, 1);
|
---|
4479 | } IEM_MC_ENDIF();
|
---|
4480 | IEM_MC_ADVANCE_RIP();
|
---|
4481 | IEM_MC_END();
|
---|
4482 | }
|
---|
4483 | return VINF_SUCCESS;
|
---|
4484 | }
|
---|
4485 |
|
---|
4486 |
|
---|
4487 | /** Opcode 0x0f 0x9a. */
|
---|
4488 | FNIEMOP_DEF(iemOp_setp_Eb)
|
---|
4489 | {
|
---|
4490 | IEMOP_MNEMONIC("setnp Eb");
|
---|
4491 | IEMOP_HLP_MIN_386();
|
---|
4492 | uint8_t bRm; IEM_OPCODE_GET_NEXT_U8(&bRm);
|
---|
4493 |
|
---|
4494 | /** @todo Encoding test: Check if the 'reg' field is ignored or decoded in
|
---|
4495 | * any way. AMD says it's "unused", whatever that means. We're
|
---|
4496 | * ignoring for now. */
|
---|
4497 | if ((bRm & X86_MODRM_MOD_MASK) == (3 << X86_MODRM_MOD_SHIFT))
|
---|
4498 | {
|
---|
4499 | /* register target */
|
---|
4500 | IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
|
---|
4501 | IEM_MC_BEGIN(0, 0);
|
---|
4502 | IEM_MC_IF_EFL_BIT_SET(X86_EFL_PF) {
|
---|
4503 | IEM_MC_STORE_GREG_U8_CONST((bRm & X86_MODRM_RM_MASK) | pVCpu->iem.s.uRexB, 1);
|
---|
4504 | } IEM_MC_ELSE() {
|
---|
4505 | IEM_MC_STORE_GREG_U8_CONST((bRm & X86_MODRM_RM_MASK) | pVCpu->iem.s.uRexB, 0);
|
---|
4506 | } IEM_MC_ENDIF();
|
---|
4507 | IEM_MC_ADVANCE_RIP();
|
---|
4508 | IEM_MC_END();
|
---|
4509 | }
|
---|
4510 | else
|
---|
4511 | {
|
---|
4512 | /* memory target */
|
---|
4513 | IEM_MC_BEGIN(0, 1);
|
---|
4514 | IEM_MC_LOCAL(RTGCPTR, GCPtrEffDst);
|
---|
4515 | IEM_MC_CALC_RM_EFF_ADDR(GCPtrEffDst, bRm, 0);
|
---|
4516 | IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
|
---|
4517 | IEM_MC_IF_EFL_BIT_SET(X86_EFL_PF) {
|
---|
4518 | IEM_MC_STORE_MEM_U8_CONST(pVCpu->iem.s.iEffSeg, GCPtrEffDst, 1);
|
---|
4519 | } IEM_MC_ELSE() {
|
---|
4520 | IEM_MC_STORE_MEM_U8_CONST(pVCpu->iem.s.iEffSeg, GCPtrEffDst, 0);
|
---|
4521 | } IEM_MC_ENDIF();
|
---|
4522 | IEM_MC_ADVANCE_RIP();
|
---|
4523 | IEM_MC_END();
|
---|
4524 | }
|
---|
4525 | return VINF_SUCCESS;
|
---|
4526 | }
|
---|
4527 |
|
---|
4528 |
|
---|
4529 | /** Opcode 0x0f 0x9b. */
|
---|
4530 | FNIEMOP_DEF(iemOp_setnp_Eb)
|
---|
4531 | {
|
---|
4532 | IEMOP_MNEMONIC("setnp Eb");
|
---|
4533 | IEMOP_HLP_MIN_386();
|
---|
4534 | uint8_t bRm; IEM_OPCODE_GET_NEXT_U8(&bRm);
|
---|
4535 |
|
---|
4536 | /** @todo Encoding test: Check if the 'reg' field is ignored or decoded in
|
---|
4537 | * any way. AMD says it's "unused", whatever that means. We're
|
---|
4538 | * ignoring for now. */
|
---|
4539 | if ((bRm & X86_MODRM_MOD_MASK) == (3 << X86_MODRM_MOD_SHIFT))
|
---|
4540 | {
|
---|
4541 | /* register target */
|
---|
4542 | IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
|
---|
4543 | IEM_MC_BEGIN(0, 0);
|
---|
4544 | IEM_MC_IF_EFL_BIT_SET(X86_EFL_PF) {
|
---|
4545 | IEM_MC_STORE_GREG_U8_CONST((bRm & X86_MODRM_RM_MASK) | pVCpu->iem.s.uRexB, 0);
|
---|
4546 | } IEM_MC_ELSE() {
|
---|
4547 | IEM_MC_STORE_GREG_U8_CONST((bRm & X86_MODRM_RM_MASK) | pVCpu->iem.s.uRexB, 1);
|
---|
4548 | } IEM_MC_ENDIF();
|
---|
4549 | IEM_MC_ADVANCE_RIP();
|
---|
4550 | IEM_MC_END();
|
---|
4551 | }
|
---|
4552 | else
|
---|
4553 | {
|
---|
4554 | /* memory target */
|
---|
4555 | IEM_MC_BEGIN(0, 1);
|
---|
4556 | IEM_MC_LOCAL(RTGCPTR, GCPtrEffDst);
|
---|
4557 | IEM_MC_CALC_RM_EFF_ADDR(GCPtrEffDst, bRm, 0);
|
---|
4558 | IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
|
---|
4559 | IEM_MC_IF_EFL_BIT_SET(X86_EFL_PF) {
|
---|
4560 | IEM_MC_STORE_MEM_U8_CONST(pVCpu->iem.s.iEffSeg, GCPtrEffDst, 0);
|
---|
4561 | } IEM_MC_ELSE() {
|
---|
4562 | IEM_MC_STORE_MEM_U8_CONST(pVCpu->iem.s.iEffSeg, GCPtrEffDst, 1);
|
---|
4563 | } IEM_MC_ENDIF();
|
---|
4564 | IEM_MC_ADVANCE_RIP();
|
---|
4565 | IEM_MC_END();
|
---|
4566 | }
|
---|
4567 | return VINF_SUCCESS;
|
---|
4568 | }
|
---|
4569 |
|
---|
4570 |
|
---|
4571 | /** Opcode 0x0f 0x9c. */
|
---|
4572 | FNIEMOP_DEF(iemOp_setl_Eb)
|
---|
4573 | {
|
---|
4574 | IEMOP_MNEMONIC("setl Eb");
|
---|
4575 | IEMOP_HLP_MIN_386();
|
---|
4576 | uint8_t bRm; IEM_OPCODE_GET_NEXT_U8(&bRm);
|
---|
4577 |
|
---|
4578 | /** @todo Encoding test: Check if the 'reg' field is ignored or decoded in
|
---|
4579 | * any way. AMD says it's "unused", whatever that means. We're
|
---|
4580 | * ignoring for now. */
|
---|
4581 | if ((bRm & X86_MODRM_MOD_MASK) == (3 << X86_MODRM_MOD_SHIFT))
|
---|
4582 | {
|
---|
4583 | /* register target */
|
---|
4584 | IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
|
---|
4585 | IEM_MC_BEGIN(0, 0);
|
---|
4586 | IEM_MC_IF_EFL_BITS_NE(X86_EFL_SF, X86_EFL_OF) {
|
---|
4587 | IEM_MC_STORE_GREG_U8_CONST((bRm & X86_MODRM_RM_MASK) | pVCpu->iem.s.uRexB, 1);
|
---|
4588 | } IEM_MC_ELSE() {
|
---|
4589 | IEM_MC_STORE_GREG_U8_CONST((bRm & X86_MODRM_RM_MASK) | pVCpu->iem.s.uRexB, 0);
|
---|
4590 | } IEM_MC_ENDIF();
|
---|
4591 | IEM_MC_ADVANCE_RIP();
|
---|
4592 | IEM_MC_END();
|
---|
4593 | }
|
---|
4594 | else
|
---|
4595 | {
|
---|
4596 | /* memory target */
|
---|
4597 | IEM_MC_BEGIN(0, 1);
|
---|
4598 | IEM_MC_LOCAL(RTGCPTR, GCPtrEffDst);
|
---|
4599 | IEM_MC_CALC_RM_EFF_ADDR(GCPtrEffDst, bRm, 0);
|
---|
4600 | IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
|
---|
4601 | IEM_MC_IF_EFL_BITS_NE(X86_EFL_SF, X86_EFL_OF) {
|
---|
4602 | IEM_MC_STORE_MEM_U8_CONST(pVCpu->iem.s.iEffSeg, GCPtrEffDst, 1);
|
---|
4603 | } IEM_MC_ELSE() {
|
---|
4604 | IEM_MC_STORE_MEM_U8_CONST(pVCpu->iem.s.iEffSeg, GCPtrEffDst, 0);
|
---|
4605 | } IEM_MC_ENDIF();
|
---|
4606 | IEM_MC_ADVANCE_RIP();
|
---|
4607 | IEM_MC_END();
|
---|
4608 | }
|
---|
4609 | return VINF_SUCCESS;
|
---|
4610 | }
|
---|
4611 |
|
---|
4612 |
|
---|
4613 | /** Opcode 0x0f 0x9d. */
|
---|
4614 | FNIEMOP_DEF(iemOp_setnl_Eb)
|
---|
4615 | {
|
---|
4616 | IEMOP_MNEMONIC("setnl Eb");
|
---|
4617 | IEMOP_HLP_MIN_386();
|
---|
4618 | uint8_t bRm; IEM_OPCODE_GET_NEXT_U8(&bRm);
|
---|
4619 |
|
---|
4620 | /** @todo Encoding test: Check if the 'reg' field is ignored or decoded in
|
---|
4621 | * any way. AMD says it's "unused", whatever that means. We're
|
---|
4622 | * ignoring for now. */
|
---|
4623 | if ((bRm & X86_MODRM_MOD_MASK) == (3 << X86_MODRM_MOD_SHIFT))
|
---|
4624 | {
|
---|
4625 | /* register target */
|
---|
4626 | IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
|
---|
4627 | IEM_MC_BEGIN(0, 0);
|
---|
4628 | IEM_MC_IF_EFL_BITS_NE(X86_EFL_SF, X86_EFL_OF) {
|
---|
4629 | IEM_MC_STORE_GREG_U8_CONST((bRm & X86_MODRM_RM_MASK) | pVCpu->iem.s.uRexB, 0);
|
---|
4630 | } IEM_MC_ELSE() {
|
---|
4631 | IEM_MC_STORE_GREG_U8_CONST((bRm & X86_MODRM_RM_MASK) | pVCpu->iem.s.uRexB, 1);
|
---|
4632 | } IEM_MC_ENDIF();
|
---|
4633 | IEM_MC_ADVANCE_RIP();
|
---|
4634 | IEM_MC_END();
|
---|
4635 | }
|
---|
4636 | else
|
---|
4637 | {
|
---|
4638 | /* memory target */
|
---|
4639 | IEM_MC_BEGIN(0, 1);
|
---|
4640 | IEM_MC_LOCAL(RTGCPTR, GCPtrEffDst);
|
---|
4641 | IEM_MC_CALC_RM_EFF_ADDR(GCPtrEffDst, bRm, 0);
|
---|
4642 | IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
|
---|
4643 | IEM_MC_IF_EFL_BITS_NE(X86_EFL_SF, X86_EFL_OF) {
|
---|
4644 | IEM_MC_STORE_MEM_U8_CONST(pVCpu->iem.s.iEffSeg, GCPtrEffDst, 0);
|
---|
4645 | } IEM_MC_ELSE() {
|
---|
4646 | IEM_MC_STORE_MEM_U8_CONST(pVCpu->iem.s.iEffSeg, GCPtrEffDst, 1);
|
---|
4647 | } IEM_MC_ENDIF();
|
---|
4648 | IEM_MC_ADVANCE_RIP();
|
---|
4649 | IEM_MC_END();
|
---|
4650 | }
|
---|
4651 | return VINF_SUCCESS;
|
---|
4652 | }
|
---|
4653 |
|
---|
4654 |
|
---|
4655 | /** Opcode 0x0f 0x9e. */
|
---|
4656 | FNIEMOP_DEF(iemOp_setle_Eb)
|
---|
4657 | {
|
---|
4658 | IEMOP_MNEMONIC("setle Eb");
|
---|
4659 | IEMOP_HLP_MIN_386();
|
---|
4660 | uint8_t bRm; IEM_OPCODE_GET_NEXT_U8(&bRm);
|
---|
4661 |
|
---|
4662 | /** @todo Encoding test: Check if the 'reg' field is ignored or decoded in
|
---|
4663 | * any way. AMD says it's "unused", whatever that means. We're
|
---|
4664 | * ignoring for now. */
|
---|
4665 | if ((bRm & X86_MODRM_MOD_MASK) == (3 << X86_MODRM_MOD_SHIFT))
|
---|
4666 | {
|
---|
4667 | /* register target */
|
---|
4668 | IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
|
---|
4669 | IEM_MC_BEGIN(0, 0);
|
---|
4670 | IEM_MC_IF_EFL_BIT_SET_OR_BITS_NE(X86_EFL_ZF, X86_EFL_SF, X86_EFL_OF) {
|
---|
4671 | IEM_MC_STORE_GREG_U8_CONST((bRm & X86_MODRM_RM_MASK) | pVCpu->iem.s.uRexB, 1);
|
---|
4672 | } IEM_MC_ELSE() {
|
---|
4673 | IEM_MC_STORE_GREG_U8_CONST((bRm & X86_MODRM_RM_MASK) | pVCpu->iem.s.uRexB, 0);
|
---|
4674 | } IEM_MC_ENDIF();
|
---|
4675 | IEM_MC_ADVANCE_RIP();
|
---|
4676 | IEM_MC_END();
|
---|
4677 | }
|
---|
4678 | else
|
---|
4679 | {
|
---|
4680 | /* memory target */
|
---|
4681 | IEM_MC_BEGIN(0, 1);
|
---|
4682 | IEM_MC_LOCAL(RTGCPTR, GCPtrEffDst);
|
---|
4683 | IEM_MC_CALC_RM_EFF_ADDR(GCPtrEffDst, bRm, 0);
|
---|
4684 | IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
|
---|
4685 | IEM_MC_IF_EFL_BIT_SET_OR_BITS_NE(X86_EFL_ZF, X86_EFL_SF, X86_EFL_OF) {
|
---|
4686 | IEM_MC_STORE_MEM_U8_CONST(pVCpu->iem.s.iEffSeg, GCPtrEffDst, 1);
|
---|
4687 | } IEM_MC_ELSE() {
|
---|
4688 | IEM_MC_STORE_MEM_U8_CONST(pVCpu->iem.s.iEffSeg, GCPtrEffDst, 0);
|
---|
4689 | } IEM_MC_ENDIF();
|
---|
4690 | IEM_MC_ADVANCE_RIP();
|
---|
4691 | IEM_MC_END();
|
---|
4692 | }
|
---|
4693 | return VINF_SUCCESS;
|
---|
4694 | }
|
---|
4695 |
|
---|
4696 |
|
---|
4697 | /** Opcode 0x0f 0x9f. */
|
---|
4698 | FNIEMOP_DEF(iemOp_setnle_Eb)
|
---|
4699 | {
|
---|
4700 | IEMOP_MNEMONIC("setnle Eb");
|
---|
4701 | IEMOP_HLP_MIN_386();
|
---|
4702 | uint8_t bRm; IEM_OPCODE_GET_NEXT_U8(&bRm);
|
---|
4703 |
|
---|
4704 | /** @todo Encoding test: Check if the 'reg' field is ignored or decoded in
|
---|
4705 | * any way. AMD says it's "unused", whatever that means. We're
|
---|
4706 | * ignoring for now. */
|
---|
4707 | if ((bRm & X86_MODRM_MOD_MASK) == (3 << X86_MODRM_MOD_SHIFT))
|
---|
4708 | {
|
---|
4709 | /* register target */
|
---|
4710 | IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
|
---|
4711 | IEM_MC_BEGIN(0, 0);
|
---|
4712 | IEM_MC_IF_EFL_BIT_SET_OR_BITS_NE(X86_EFL_ZF, X86_EFL_SF, X86_EFL_OF) {
|
---|
4713 | IEM_MC_STORE_GREG_U8_CONST((bRm & X86_MODRM_RM_MASK) | pVCpu->iem.s.uRexB, 0);
|
---|
4714 | } IEM_MC_ELSE() {
|
---|
4715 | IEM_MC_STORE_GREG_U8_CONST((bRm & X86_MODRM_RM_MASK) | pVCpu->iem.s.uRexB, 1);
|
---|
4716 | } IEM_MC_ENDIF();
|
---|
4717 | IEM_MC_ADVANCE_RIP();
|
---|
4718 | IEM_MC_END();
|
---|
4719 | }
|
---|
4720 | else
|
---|
4721 | {
|
---|
4722 | /* memory target */
|
---|
4723 | IEM_MC_BEGIN(0, 1);
|
---|
4724 | IEM_MC_LOCAL(RTGCPTR, GCPtrEffDst);
|
---|
4725 | IEM_MC_CALC_RM_EFF_ADDR(GCPtrEffDst, bRm, 0);
|
---|
4726 | IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
|
---|
4727 | IEM_MC_IF_EFL_BIT_SET_OR_BITS_NE(X86_EFL_ZF, X86_EFL_SF, X86_EFL_OF) {
|
---|
4728 | IEM_MC_STORE_MEM_U8_CONST(pVCpu->iem.s.iEffSeg, GCPtrEffDst, 0);
|
---|
4729 | } IEM_MC_ELSE() {
|
---|
4730 | IEM_MC_STORE_MEM_U8_CONST(pVCpu->iem.s.iEffSeg, GCPtrEffDst, 1);
|
---|
4731 | } IEM_MC_ENDIF();
|
---|
4732 | IEM_MC_ADVANCE_RIP();
|
---|
4733 | IEM_MC_END();
|
---|
4734 | }
|
---|
4735 | return VINF_SUCCESS;
|
---|
4736 | }
|
---|
4737 |
|
---|
4738 |
|
---|
4739 | /**
|
---|
4740 | * Common 'push segment-register' helper.
|
---|
4741 | */
|
---|
4742 | FNIEMOP_DEF_1(iemOpCommonPushSReg, uint8_t, iReg)
|
---|
4743 | {
|
---|
4744 | IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
|
---|
4745 | if (iReg < X86_SREG_FS)
|
---|
4746 | IEMOP_HLP_NO_64BIT();
|
---|
4747 | IEMOP_HLP_DEFAULT_64BIT_OP_SIZE();
|
---|
4748 |
|
---|
4749 | switch (pVCpu->iem.s.enmEffOpSize)
|
---|
4750 | {
|
---|
4751 | case IEMMODE_16BIT:
|
---|
4752 | IEM_MC_BEGIN(0, 1);
|
---|
4753 | IEM_MC_LOCAL(uint16_t, u16Value);
|
---|
4754 | IEM_MC_FETCH_SREG_U16(u16Value, iReg);
|
---|
4755 | IEM_MC_PUSH_U16(u16Value);
|
---|
4756 | IEM_MC_ADVANCE_RIP();
|
---|
4757 | IEM_MC_END();
|
---|
4758 | break;
|
---|
4759 |
|
---|
4760 | case IEMMODE_32BIT:
|
---|
4761 | IEM_MC_BEGIN(0, 1);
|
---|
4762 | IEM_MC_LOCAL(uint32_t, u32Value);
|
---|
4763 | IEM_MC_FETCH_SREG_ZX_U32(u32Value, iReg);
|
---|
4764 | IEM_MC_PUSH_U32_SREG(u32Value);
|
---|
4765 | IEM_MC_ADVANCE_RIP();
|
---|
4766 | IEM_MC_END();
|
---|
4767 | break;
|
---|
4768 |
|
---|
4769 | case IEMMODE_64BIT:
|
---|
4770 | IEM_MC_BEGIN(0, 1);
|
---|
4771 | IEM_MC_LOCAL(uint64_t, u64Value);
|
---|
4772 | IEM_MC_FETCH_SREG_ZX_U64(u64Value, iReg);
|
---|
4773 | IEM_MC_PUSH_U64(u64Value);
|
---|
4774 | IEM_MC_ADVANCE_RIP();
|
---|
4775 | IEM_MC_END();
|
---|
4776 | break;
|
---|
4777 | }
|
---|
4778 |
|
---|
4779 | return VINF_SUCCESS;
|
---|
4780 | }
|
---|
4781 |
|
---|
4782 |
|
---|
4783 | /** Opcode 0x0f 0xa0. */
|
---|
4784 | FNIEMOP_DEF(iemOp_push_fs)
|
---|
4785 | {
|
---|
4786 | IEMOP_MNEMONIC("push fs");
|
---|
4787 | IEMOP_HLP_MIN_386();
|
---|
4788 | IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
|
---|
4789 | return FNIEMOP_CALL_1(iemOpCommonPushSReg, X86_SREG_FS);
|
---|
4790 | }
|
---|
4791 |
|
---|
4792 |
|
---|
4793 | /** Opcode 0x0f 0xa1. */
|
---|
4794 | FNIEMOP_DEF(iemOp_pop_fs)
|
---|
4795 | {
|
---|
4796 | IEMOP_MNEMONIC("pop fs");
|
---|
4797 | IEMOP_HLP_MIN_386();
|
---|
4798 | IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
|
---|
4799 | return IEM_MC_DEFER_TO_CIMPL_2(iemCImpl_pop_Sreg, X86_SREG_FS, pVCpu->iem.s.enmEffOpSize);
|
---|
4800 | }
|
---|
4801 |
|
---|
4802 |
|
---|
4803 | /** Opcode 0x0f 0xa2. */
|
---|
4804 | FNIEMOP_DEF(iemOp_cpuid)
|
---|
4805 | {
|
---|
4806 | IEMOP_MNEMONIC("cpuid");
|
---|
4807 | IEMOP_HLP_MIN_486(); /* not all 486es. */
|
---|
4808 | IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
|
---|
4809 | return IEM_MC_DEFER_TO_CIMPL_0(iemCImpl_cpuid);
|
---|
4810 | }
|
---|
4811 |
|
---|
4812 |
|
---|
4813 | /**
|
---|
4814 | * Common worker for iemOp_bt_Ev_Gv, iemOp_btc_Ev_Gv, iemOp_btr_Ev_Gv and
|
---|
4815 | * iemOp_bts_Ev_Gv.
|
---|
4816 | */
|
---|
4817 | FNIEMOP_DEF_1(iemOpCommonBit_Ev_Gv, PCIEMOPBINSIZES, pImpl)
|
---|
4818 | {
|
---|
4819 | uint8_t bRm; IEM_OPCODE_GET_NEXT_U8(&bRm);
|
---|
4820 | IEMOP_VERIFICATION_UNDEFINED_EFLAGS(X86_EFL_OF | X86_EFL_SF | X86_EFL_ZF | X86_EFL_AF | X86_EFL_PF);
|
---|
4821 |
|
---|
4822 | if ((bRm & X86_MODRM_MOD_MASK) == (3 << X86_MODRM_MOD_SHIFT))
|
---|
4823 | {
|
---|
4824 | /* register destination. */
|
---|
4825 | IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
|
---|
4826 | switch (pVCpu->iem.s.enmEffOpSize)
|
---|
4827 | {
|
---|
4828 | case IEMMODE_16BIT:
|
---|
4829 | IEM_MC_BEGIN(3, 0);
|
---|
4830 | IEM_MC_ARG(uint16_t *, pu16Dst, 0);
|
---|
4831 | IEM_MC_ARG(uint16_t, u16Src, 1);
|
---|
4832 | IEM_MC_ARG(uint32_t *, pEFlags, 2);
|
---|
4833 |
|
---|
4834 | IEM_MC_FETCH_GREG_U16(u16Src, ((bRm >> X86_MODRM_REG_SHIFT) & X86_MODRM_REG_SMASK) | pVCpu->iem.s.uRexReg);
|
---|
4835 | IEM_MC_AND_LOCAL_U16(u16Src, 0xf);
|
---|
4836 | IEM_MC_REF_GREG_U16(pu16Dst, (bRm & X86_MODRM_RM_MASK) | pVCpu->iem.s.uRexB);
|
---|
4837 | IEM_MC_REF_EFLAGS(pEFlags);
|
---|
4838 | IEM_MC_CALL_VOID_AIMPL_3(pImpl->pfnNormalU16, pu16Dst, u16Src, pEFlags);
|
---|
4839 |
|
---|
4840 | IEM_MC_ADVANCE_RIP();
|
---|
4841 | IEM_MC_END();
|
---|
4842 | return VINF_SUCCESS;
|
---|
4843 |
|
---|
4844 | case IEMMODE_32BIT:
|
---|
4845 | IEM_MC_BEGIN(3, 0);
|
---|
4846 | IEM_MC_ARG(uint32_t *, pu32Dst, 0);
|
---|
4847 | IEM_MC_ARG(uint32_t, u32Src, 1);
|
---|
4848 | IEM_MC_ARG(uint32_t *, pEFlags, 2);
|
---|
4849 |
|
---|
4850 | IEM_MC_FETCH_GREG_U32(u32Src, ((bRm >> X86_MODRM_REG_SHIFT) & X86_MODRM_REG_SMASK) | pVCpu->iem.s.uRexReg);
|
---|
4851 | IEM_MC_AND_LOCAL_U32(u32Src, 0x1f);
|
---|
4852 | IEM_MC_REF_GREG_U32(pu32Dst, (bRm & X86_MODRM_RM_MASK) | pVCpu->iem.s.uRexB);
|
---|
4853 | IEM_MC_REF_EFLAGS(pEFlags);
|
---|
4854 | IEM_MC_CALL_VOID_AIMPL_3(pImpl->pfnNormalU32, pu32Dst, u32Src, pEFlags);
|
---|
4855 |
|
---|
4856 | IEM_MC_CLEAR_HIGH_GREG_U64_BY_REF(pu32Dst);
|
---|
4857 | IEM_MC_ADVANCE_RIP();
|
---|
4858 | IEM_MC_END();
|
---|
4859 | return VINF_SUCCESS;
|
---|
4860 |
|
---|
4861 | case IEMMODE_64BIT:
|
---|
4862 | IEM_MC_BEGIN(3, 0);
|
---|
4863 | IEM_MC_ARG(uint64_t *, pu64Dst, 0);
|
---|
4864 | IEM_MC_ARG(uint64_t, u64Src, 1);
|
---|
4865 | IEM_MC_ARG(uint32_t *, pEFlags, 2);
|
---|
4866 |
|
---|
4867 | IEM_MC_FETCH_GREG_U64(u64Src, ((bRm >> X86_MODRM_REG_SHIFT) & X86_MODRM_REG_SMASK) | pVCpu->iem.s.uRexReg);
|
---|
4868 | IEM_MC_AND_LOCAL_U64(u64Src, 0x3f);
|
---|
4869 | IEM_MC_REF_GREG_U64(pu64Dst, (bRm & X86_MODRM_RM_MASK) | pVCpu->iem.s.uRexB);
|
---|
4870 | IEM_MC_REF_EFLAGS(pEFlags);
|
---|
4871 | IEM_MC_CALL_VOID_AIMPL_3(pImpl->pfnNormalU64, pu64Dst, u64Src, pEFlags);
|
---|
4872 |
|
---|
4873 | IEM_MC_ADVANCE_RIP();
|
---|
4874 | IEM_MC_END();
|
---|
4875 | return VINF_SUCCESS;
|
---|
4876 |
|
---|
4877 | IEM_NOT_REACHED_DEFAULT_CASE_RET();
|
---|
4878 | }
|
---|
4879 | }
|
---|
4880 | else
|
---|
4881 | {
|
---|
4882 | /* memory destination. */
|
---|
4883 |
|
---|
4884 | uint32_t fAccess;
|
---|
4885 | if (pImpl->pfnLockedU16)
|
---|
4886 | fAccess = IEM_ACCESS_DATA_RW;
|
---|
4887 | else /* BT */
|
---|
4888 | fAccess = IEM_ACCESS_DATA_R;
|
---|
4889 |
|
---|
4890 | NOREF(fAccess);
|
---|
4891 |
|
---|
4892 | /** @todo test negative bit offsets! */
|
---|
4893 | switch (pVCpu->iem.s.enmEffOpSize)
|
---|
4894 | {
|
---|
4895 | case IEMMODE_16BIT:
|
---|
4896 | IEM_MC_BEGIN(3, 2);
|
---|
4897 | IEM_MC_ARG(uint16_t *, pu16Dst, 0);
|
---|
4898 | IEM_MC_ARG(uint16_t, u16Src, 1);
|
---|
4899 | IEM_MC_ARG_LOCAL_EFLAGS( pEFlags, EFlags, 2);
|
---|
4900 | IEM_MC_LOCAL(RTGCPTR, GCPtrEffDst);
|
---|
4901 | IEM_MC_LOCAL(int16_t, i16AddrAdj);
|
---|
4902 |
|
---|
4903 | IEM_MC_CALC_RM_EFF_ADDR(GCPtrEffDst, bRm, 0);
|
---|
4904 | if (pImpl->pfnLockedU16)
|
---|
4905 | IEMOP_HLP_DONE_DECODING();
|
---|
4906 | else
|
---|
4907 | IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
|
---|
4908 | IEM_MC_FETCH_GREG_U16(u16Src, ((bRm >> X86_MODRM_REG_SHIFT) & X86_MODRM_REG_SMASK) | pVCpu->iem.s.uRexReg);
|
---|
4909 | IEM_MC_ASSIGN(i16AddrAdj, u16Src);
|
---|
4910 | IEM_MC_AND_ARG_U16(u16Src, 0x0f);
|
---|
4911 | IEM_MC_SAR_LOCAL_S16(i16AddrAdj, 4);
|
---|
4912 | IEM_MC_SAR_LOCAL_S16(i16AddrAdj, 1);
|
---|
4913 | IEM_MC_ADD_LOCAL_S16_TO_EFF_ADDR(GCPtrEffDst, i16AddrAdj);
|
---|
4914 | IEM_MC_FETCH_EFLAGS(EFlags);
|
---|
4915 |
|
---|
4916 | IEM_MC_MEM_MAP(pu16Dst, IEM_ACCESS_DATA_RW, pVCpu->iem.s.iEffSeg, GCPtrEffDst, 0);
|
---|
4917 | if (!(pVCpu->iem.s.fPrefixes & IEM_OP_PRF_LOCK))
|
---|
4918 | IEM_MC_CALL_VOID_AIMPL_3(pImpl->pfnNormalU16, pu16Dst, u16Src, pEFlags);
|
---|
4919 | else
|
---|
4920 | IEM_MC_CALL_VOID_AIMPL_3(pImpl->pfnLockedU16, pu16Dst, u16Src, pEFlags);
|
---|
4921 | IEM_MC_MEM_COMMIT_AND_UNMAP(pu16Dst, IEM_ACCESS_DATA_RW);
|
---|
4922 |
|
---|
4923 | IEM_MC_COMMIT_EFLAGS(EFlags);
|
---|
4924 | IEM_MC_ADVANCE_RIP();
|
---|
4925 | IEM_MC_END();
|
---|
4926 | return VINF_SUCCESS;
|
---|
4927 |
|
---|
4928 | case IEMMODE_32BIT:
|
---|
4929 | IEM_MC_BEGIN(3, 2);
|
---|
4930 | IEM_MC_ARG(uint32_t *, pu32Dst, 0);
|
---|
4931 | IEM_MC_ARG(uint32_t, u32Src, 1);
|
---|
4932 | IEM_MC_ARG_LOCAL_EFLAGS( pEFlags, EFlags, 2);
|
---|
4933 | IEM_MC_LOCAL(RTGCPTR, GCPtrEffDst);
|
---|
4934 | IEM_MC_LOCAL(int32_t, i32AddrAdj);
|
---|
4935 |
|
---|
4936 | IEM_MC_CALC_RM_EFF_ADDR(GCPtrEffDst, bRm, 0);
|
---|
4937 | if (pImpl->pfnLockedU16)
|
---|
4938 | IEMOP_HLP_DONE_DECODING();
|
---|
4939 | else
|
---|
4940 | IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
|
---|
4941 | IEM_MC_FETCH_GREG_U32(u32Src, ((bRm >> X86_MODRM_REG_SHIFT) & X86_MODRM_REG_SMASK) | pVCpu->iem.s.uRexReg);
|
---|
4942 | IEM_MC_ASSIGN(i32AddrAdj, u32Src);
|
---|
4943 | IEM_MC_AND_ARG_U32(u32Src, 0x1f);
|
---|
4944 | IEM_MC_SAR_LOCAL_S32(i32AddrAdj, 5);
|
---|
4945 | IEM_MC_SHL_LOCAL_S32(i32AddrAdj, 2);
|
---|
4946 | IEM_MC_ADD_LOCAL_S32_TO_EFF_ADDR(GCPtrEffDst, i32AddrAdj);
|
---|
4947 | IEM_MC_FETCH_EFLAGS(EFlags);
|
---|
4948 |
|
---|
4949 | IEM_MC_MEM_MAP(pu32Dst, IEM_ACCESS_DATA_RW, pVCpu->iem.s.iEffSeg, GCPtrEffDst, 0);
|
---|
4950 | if (!(pVCpu->iem.s.fPrefixes & IEM_OP_PRF_LOCK))
|
---|
4951 | IEM_MC_CALL_VOID_AIMPL_3(pImpl->pfnNormalU32, pu32Dst, u32Src, pEFlags);
|
---|
4952 | else
|
---|
4953 | IEM_MC_CALL_VOID_AIMPL_3(pImpl->pfnLockedU32, pu32Dst, u32Src, pEFlags);
|
---|
4954 | IEM_MC_MEM_COMMIT_AND_UNMAP(pu32Dst, IEM_ACCESS_DATA_RW);
|
---|
4955 |
|
---|
4956 | IEM_MC_COMMIT_EFLAGS(EFlags);
|
---|
4957 | IEM_MC_ADVANCE_RIP();
|
---|
4958 | IEM_MC_END();
|
---|
4959 | return VINF_SUCCESS;
|
---|
4960 |
|
---|
4961 | case IEMMODE_64BIT:
|
---|
4962 | IEM_MC_BEGIN(3, 2);
|
---|
4963 | IEM_MC_ARG(uint64_t *, pu64Dst, 0);
|
---|
4964 | IEM_MC_ARG(uint64_t, u64Src, 1);
|
---|
4965 | IEM_MC_ARG_LOCAL_EFLAGS( pEFlags, EFlags, 2);
|
---|
4966 | IEM_MC_LOCAL(RTGCPTR, GCPtrEffDst);
|
---|
4967 | IEM_MC_LOCAL(int64_t, i64AddrAdj);
|
---|
4968 |
|
---|
4969 | IEM_MC_CALC_RM_EFF_ADDR(GCPtrEffDst, bRm, 0);
|
---|
4970 | if (pImpl->pfnLockedU16)
|
---|
4971 | IEMOP_HLP_DONE_DECODING();
|
---|
4972 | else
|
---|
4973 | IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
|
---|
4974 | IEM_MC_FETCH_GREG_U64(u64Src, ((bRm >> X86_MODRM_REG_SHIFT) & X86_MODRM_REG_SMASK) | pVCpu->iem.s.uRexReg);
|
---|
4975 | IEM_MC_ASSIGN(i64AddrAdj, u64Src);
|
---|
4976 | IEM_MC_AND_ARG_U64(u64Src, 0x3f);
|
---|
4977 | IEM_MC_SAR_LOCAL_S64(i64AddrAdj, 6);
|
---|
4978 | IEM_MC_SHL_LOCAL_S64(i64AddrAdj, 3);
|
---|
4979 | IEM_MC_ADD_LOCAL_S64_TO_EFF_ADDR(GCPtrEffDst, i64AddrAdj);
|
---|
4980 | IEM_MC_FETCH_EFLAGS(EFlags);
|
---|
4981 |
|
---|
4982 | IEM_MC_MEM_MAP(pu64Dst, IEM_ACCESS_DATA_RW, pVCpu->iem.s.iEffSeg, GCPtrEffDst, 0);
|
---|
4983 | if (!(pVCpu->iem.s.fPrefixes & IEM_OP_PRF_LOCK))
|
---|
4984 | IEM_MC_CALL_VOID_AIMPL_3(pImpl->pfnNormalU64, pu64Dst, u64Src, pEFlags);
|
---|
4985 | else
|
---|
4986 | IEM_MC_CALL_VOID_AIMPL_3(pImpl->pfnLockedU64, pu64Dst, u64Src, pEFlags);
|
---|
4987 | IEM_MC_MEM_COMMIT_AND_UNMAP(pu64Dst, IEM_ACCESS_DATA_RW);
|
---|
4988 |
|
---|
4989 | IEM_MC_COMMIT_EFLAGS(EFlags);
|
---|
4990 | IEM_MC_ADVANCE_RIP();
|
---|
4991 | IEM_MC_END();
|
---|
4992 | return VINF_SUCCESS;
|
---|
4993 |
|
---|
4994 | IEM_NOT_REACHED_DEFAULT_CASE_RET();
|
---|
4995 | }
|
---|
4996 | }
|
---|
4997 | }
|
---|
4998 |
|
---|
4999 |
|
---|
5000 | /** Opcode 0x0f 0xa3. */
|
---|
5001 | FNIEMOP_DEF(iemOp_bt_Ev_Gv)
|
---|
5002 | {
|
---|
5003 | IEMOP_MNEMONIC("bt Gv,Gv");
|
---|
5004 | IEMOP_HLP_MIN_386();
|
---|
5005 | return FNIEMOP_CALL_1(iemOpCommonBit_Ev_Gv, &g_iemAImpl_bt);
|
---|
5006 | }
|
---|
5007 |
|
---|
5008 |
|
---|
5009 | /**
|
---|
5010 | * Common worker for iemOp_shrd_Ev_Gv_Ib and iemOp_shld_Ev_Gv_Ib.
|
---|
5011 | */
|
---|
5012 | FNIEMOP_DEF_1(iemOpCommonShldShrd_Ib, PCIEMOPSHIFTDBLSIZES, pImpl)
|
---|
5013 | {
|
---|
5014 | uint8_t bRm; IEM_OPCODE_GET_NEXT_U8(&bRm);
|
---|
5015 | IEMOP_VERIFICATION_UNDEFINED_EFLAGS(X86_EFL_AF | X86_EFL_OF);
|
---|
5016 |
|
---|
5017 | if ((bRm & X86_MODRM_MOD_MASK) == (3 << X86_MODRM_MOD_SHIFT))
|
---|
5018 | {
|
---|
5019 | uint8_t cShift; IEM_OPCODE_GET_NEXT_U8(&cShift);
|
---|
5020 | IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
|
---|
5021 |
|
---|
5022 | switch (pVCpu->iem.s.enmEffOpSize)
|
---|
5023 | {
|
---|
5024 | case IEMMODE_16BIT:
|
---|
5025 | IEM_MC_BEGIN(4, 0);
|
---|
5026 | IEM_MC_ARG(uint16_t *, pu16Dst, 0);
|
---|
5027 | IEM_MC_ARG(uint16_t, u16Src, 1);
|
---|
5028 | IEM_MC_ARG_CONST(uint8_t, cShiftArg, /*=*/cShift, 2);
|
---|
5029 | IEM_MC_ARG(uint32_t *, pEFlags, 3);
|
---|
5030 |
|
---|
5031 | IEM_MC_FETCH_GREG_U16(u16Src, ((bRm >> X86_MODRM_REG_SHIFT) & X86_MODRM_REG_SMASK) | pVCpu->iem.s.uRexReg);
|
---|
5032 | IEM_MC_REF_GREG_U16(pu16Dst, (bRm & X86_MODRM_RM_MASK) | pVCpu->iem.s.uRexB);
|
---|
5033 | IEM_MC_REF_EFLAGS(pEFlags);
|
---|
5034 | IEM_MC_CALL_VOID_AIMPL_4(pImpl->pfnNormalU16, pu16Dst, u16Src, cShiftArg, pEFlags);
|
---|
5035 |
|
---|
5036 | IEM_MC_ADVANCE_RIP();
|
---|
5037 | IEM_MC_END();
|
---|
5038 | return VINF_SUCCESS;
|
---|
5039 |
|
---|
5040 | case IEMMODE_32BIT:
|
---|
5041 | IEM_MC_BEGIN(4, 0);
|
---|
5042 | IEM_MC_ARG(uint32_t *, pu32Dst, 0);
|
---|
5043 | IEM_MC_ARG(uint32_t, u32Src, 1);
|
---|
5044 | IEM_MC_ARG_CONST(uint8_t, cShiftArg, /*=*/cShift, 2);
|
---|
5045 | IEM_MC_ARG(uint32_t *, pEFlags, 3);
|
---|
5046 |
|
---|
5047 | IEM_MC_FETCH_GREG_U32(u32Src, ((bRm >> X86_MODRM_REG_SHIFT) & X86_MODRM_REG_SMASK) | pVCpu->iem.s.uRexReg);
|
---|
5048 | IEM_MC_REF_GREG_U32(pu32Dst, (bRm & X86_MODRM_RM_MASK) | pVCpu->iem.s.uRexB);
|
---|
5049 | IEM_MC_REF_EFLAGS(pEFlags);
|
---|
5050 | IEM_MC_CALL_VOID_AIMPL_4(pImpl->pfnNormalU32, pu32Dst, u32Src, cShiftArg, pEFlags);
|
---|
5051 |
|
---|
5052 | IEM_MC_CLEAR_HIGH_GREG_U64_BY_REF(pu32Dst);
|
---|
5053 | IEM_MC_ADVANCE_RIP();
|
---|
5054 | IEM_MC_END();
|
---|
5055 | return VINF_SUCCESS;
|
---|
5056 |
|
---|
5057 | case IEMMODE_64BIT:
|
---|
5058 | IEM_MC_BEGIN(4, 0);
|
---|
5059 | IEM_MC_ARG(uint64_t *, pu64Dst, 0);
|
---|
5060 | IEM_MC_ARG(uint64_t, u64Src, 1);
|
---|
5061 | IEM_MC_ARG_CONST(uint8_t, cShiftArg, /*=*/cShift, 2);
|
---|
5062 | IEM_MC_ARG(uint32_t *, pEFlags, 3);
|
---|
5063 |
|
---|
5064 | IEM_MC_FETCH_GREG_U64(u64Src, ((bRm >> X86_MODRM_REG_SHIFT) & X86_MODRM_REG_SMASK) | pVCpu->iem.s.uRexReg);
|
---|
5065 | IEM_MC_REF_GREG_U64(pu64Dst, (bRm & X86_MODRM_RM_MASK) | pVCpu->iem.s.uRexB);
|
---|
5066 | IEM_MC_REF_EFLAGS(pEFlags);
|
---|
5067 | IEM_MC_CALL_VOID_AIMPL_4(pImpl->pfnNormalU64, pu64Dst, u64Src, cShiftArg, pEFlags);
|
---|
5068 |
|
---|
5069 | IEM_MC_ADVANCE_RIP();
|
---|
5070 | IEM_MC_END();
|
---|
5071 | return VINF_SUCCESS;
|
---|
5072 |
|
---|
5073 | IEM_NOT_REACHED_DEFAULT_CASE_RET();
|
---|
5074 | }
|
---|
5075 | }
|
---|
5076 | else
|
---|
5077 | {
|
---|
5078 | switch (pVCpu->iem.s.enmEffOpSize)
|
---|
5079 | {
|
---|
5080 | case IEMMODE_16BIT:
|
---|
5081 | IEM_MC_BEGIN(4, 2);
|
---|
5082 | IEM_MC_ARG(uint16_t *, pu16Dst, 0);
|
---|
5083 | IEM_MC_ARG(uint16_t, u16Src, 1);
|
---|
5084 | IEM_MC_ARG(uint8_t, cShiftArg, 2);
|
---|
5085 | IEM_MC_ARG_LOCAL_EFLAGS( pEFlags, EFlags, 3);
|
---|
5086 | IEM_MC_LOCAL(RTGCPTR, GCPtrEffDst);
|
---|
5087 |
|
---|
5088 | IEM_MC_CALC_RM_EFF_ADDR(GCPtrEffDst, bRm, 1);
|
---|
5089 | uint8_t cShift; IEM_OPCODE_GET_NEXT_U8(&cShift);
|
---|
5090 | IEM_MC_ASSIGN(cShiftArg, cShift);
|
---|
5091 | IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
|
---|
5092 | IEM_MC_FETCH_GREG_U16(u16Src, ((bRm >> X86_MODRM_REG_SHIFT) & X86_MODRM_REG_SMASK) | pVCpu->iem.s.uRexReg);
|
---|
5093 | IEM_MC_FETCH_EFLAGS(EFlags);
|
---|
5094 | IEM_MC_MEM_MAP(pu16Dst, IEM_ACCESS_DATA_RW, pVCpu->iem.s.iEffSeg, GCPtrEffDst, 0);
|
---|
5095 | IEM_MC_CALL_VOID_AIMPL_4(pImpl->pfnNormalU16, pu16Dst, u16Src, cShiftArg, pEFlags);
|
---|
5096 |
|
---|
5097 | IEM_MC_MEM_COMMIT_AND_UNMAP(pu16Dst, IEM_ACCESS_DATA_RW);
|
---|
5098 | IEM_MC_COMMIT_EFLAGS(EFlags);
|
---|
5099 | IEM_MC_ADVANCE_RIP();
|
---|
5100 | IEM_MC_END();
|
---|
5101 | return VINF_SUCCESS;
|
---|
5102 |
|
---|
5103 | case IEMMODE_32BIT:
|
---|
5104 | IEM_MC_BEGIN(4, 2);
|
---|
5105 | IEM_MC_ARG(uint32_t *, pu32Dst, 0);
|
---|
5106 | IEM_MC_ARG(uint32_t, u32Src, 1);
|
---|
5107 | IEM_MC_ARG(uint8_t, cShiftArg, 2);
|
---|
5108 | IEM_MC_ARG_LOCAL_EFLAGS( pEFlags, EFlags, 3);
|
---|
5109 | IEM_MC_LOCAL(RTGCPTR, GCPtrEffDst);
|
---|
5110 |
|
---|
5111 | IEM_MC_CALC_RM_EFF_ADDR(GCPtrEffDst, bRm, 1);
|
---|
5112 | uint8_t cShift; IEM_OPCODE_GET_NEXT_U8(&cShift);
|
---|
5113 | IEM_MC_ASSIGN(cShiftArg, cShift);
|
---|
5114 | IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
|
---|
5115 | IEM_MC_FETCH_GREG_U32(u32Src, ((bRm >> X86_MODRM_REG_SHIFT) & X86_MODRM_REG_SMASK) | pVCpu->iem.s.uRexReg);
|
---|
5116 | IEM_MC_FETCH_EFLAGS(EFlags);
|
---|
5117 | IEM_MC_MEM_MAP(pu32Dst, IEM_ACCESS_DATA_RW, pVCpu->iem.s.iEffSeg, GCPtrEffDst, 0);
|
---|
5118 | IEM_MC_CALL_VOID_AIMPL_4(pImpl->pfnNormalU32, pu32Dst, u32Src, cShiftArg, pEFlags);
|
---|
5119 |
|
---|
5120 | IEM_MC_MEM_COMMIT_AND_UNMAP(pu32Dst, IEM_ACCESS_DATA_RW);
|
---|
5121 | IEM_MC_COMMIT_EFLAGS(EFlags);
|
---|
5122 | IEM_MC_ADVANCE_RIP();
|
---|
5123 | IEM_MC_END();
|
---|
5124 | return VINF_SUCCESS;
|
---|
5125 |
|
---|
5126 | case IEMMODE_64BIT:
|
---|
5127 | IEM_MC_BEGIN(4, 2);
|
---|
5128 | IEM_MC_ARG(uint64_t *, pu64Dst, 0);
|
---|
5129 | IEM_MC_ARG(uint64_t, u64Src, 1);
|
---|
5130 | IEM_MC_ARG(uint8_t, cShiftArg, 2);
|
---|
5131 | IEM_MC_ARG_LOCAL_EFLAGS( pEFlags, EFlags, 3);
|
---|
5132 | IEM_MC_LOCAL(RTGCPTR, GCPtrEffDst);
|
---|
5133 |
|
---|
5134 | IEM_MC_CALC_RM_EFF_ADDR(GCPtrEffDst, bRm, 1);
|
---|
5135 | uint8_t cShift; IEM_OPCODE_GET_NEXT_U8(&cShift);
|
---|
5136 | IEM_MC_ASSIGN(cShiftArg, cShift);
|
---|
5137 | IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
|
---|
5138 | IEM_MC_FETCH_GREG_U64(u64Src, ((bRm >> X86_MODRM_REG_SHIFT) & X86_MODRM_REG_SMASK) | pVCpu->iem.s.uRexReg);
|
---|
5139 | IEM_MC_FETCH_EFLAGS(EFlags);
|
---|
5140 | IEM_MC_MEM_MAP(pu64Dst, IEM_ACCESS_DATA_RW, pVCpu->iem.s.iEffSeg, GCPtrEffDst, 0);
|
---|
5141 | IEM_MC_CALL_VOID_AIMPL_4(pImpl->pfnNormalU64, pu64Dst, u64Src, cShiftArg, pEFlags);
|
---|
5142 |
|
---|
5143 | IEM_MC_MEM_COMMIT_AND_UNMAP(pu64Dst, IEM_ACCESS_DATA_RW);
|
---|
5144 | IEM_MC_COMMIT_EFLAGS(EFlags);
|
---|
5145 | IEM_MC_ADVANCE_RIP();
|
---|
5146 | IEM_MC_END();
|
---|
5147 | return VINF_SUCCESS;
|
---|
5148 |
|
---|
5149 | IEM_NOT_REACHED_DEFAULT_CASE_RET();
|
---|
5150 | }
|
---|
5151 | }
|
---|
5152 | }
|
---|
5153 |
|
---|
5154 |
|
---|
5155 | /**
|
---|
5156 | * Common worker for iemOp_shrd_Ev_Gv_CL and iemOp_shld_Ev_Gv_CL.
|
---|
5157 | */
|
---|
5158 | FNIEMOP_DEF_1(iemOpCommonShldShrd_CL, PCIEMOPSHIFTDBLSIZES, pImpl)
|
---|
5159 | {
|
---|
5160 | uint8_t bRm; IEM_OPCODE_GET_NEXT_U8(&bRm);
|
---|
5161 | IEMOP_VERIFICATION_UNDEFINED_EFLAGS(X86_EFL_AF | X86_EFL_OF);
|
---|
5162 |
|
---|
5163 | if ((bRm & X86_MODRM_MOD_MASK) == (3 << X86_MODRM_MOD_SHIFT))
|
---|
5164 | {
|
---|
5165 | IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
|
---|
5166 |
|
---|
5167 | switch (pVCpu->iem.s.enmEffOpSize)
|
---|
5168 | {
|
---|
5169 | case IEMMODE_16BIT:
|
---|
5170 | IEM_MC_BEGIN(4, 0);
|
---|
5171 | IEM_MC_ARG(uint16_t *, pu16Dst, 0);
|
---|
5172 | IEM_MC_ARG(uint16_t, u16Src, 1);
|
---|
5173 | IEM_MC_ARG(uint8_t, cShiftArg, 2);
|
---|
5174 | IEM_MC_ARG(uint32_t *, pEFlags, 3);
|
---|
5175 |
|
---|
5176 | IEM_MC_FETCH_GREG_U16(u16Src, ((bRm >> X86_MODRM_REG_SHIFT) & X86_MODRM_REG_SMASK) | pVCpu->iem.s.uRexReg);
|
---|
5177 | IEM_MC_REF_GREG_U16(pu16Dst, (bRm & X86_MODRM_RM_MASK) | pVCpu->iem.s.uRexB);
|
---|
5178 | IEM_MC_FETCH_GREG_U8(cShiftArg, X86_GREG_xCX);
|
---|
5179 | IEM_MC_REF_EFLAGS(pEFlags);
|
---|
5180 | IEM_MC_CALL_VOID_AIMPL_4(pImpl->pfnNormalU16, pu16Dst, u16Src, cShiftArg, pEFlags);
|
---|
5181 |
|
---|
5182 | IEM_MC_ADVANCE_RIP();
|
---|
5183 | IEM_MC_END();
|
---|
5184 | return VINF_SUCCESS;
|
---|
5185 |
|
---|
5186 | case IEMMODE_32BIT:
|
---|
5187 | IEM_MC_BEGIN(4, 0);
|
---|
5188 | IEM_MC_ARG(uint32_t *, pu32Dst, 0);
|
---|
5189 | IEM_MC_ARG(uint32_t, u32Src, 1);
|
---|
5190 | IEM_MC_ARG(uint8_t, cShiftArg, 2);
|
---|
5191 | IEM_MC_ARG(uint32_t *, pEFlags, 3);
|
---|
5192 |
|
---|
5193 | IEM_MC_FETCH_GREG_U32(u32Src, ((bRm >> X86_MODRM_REG_SHIFT) & X86_MODRM_REG_SMASK) | pVCpu->iem.s.uRexReg);
|
---|
5194 | IEM_MC_REF_GREG_U32(pu32Dst, (bRm & X86_MODRM_RM_MASK) | pVCpu->iem.s.uRexB);
|
---|
5195 | IEM_MC_FETCH_GREG_U8(cShiftArg, X86_GREG_xCX);
|
---|
5196 | IEM_MC_REF_EFLAGS(pEFlags);
|
---|
5197 | IEM_MC_CALL_VOID_AIMPL_4(pImpl->pfnNormalU32, pu32Dst, u32Src, cShiftArg, pEFlags);
|
---|
5198 |
|
---|
5199 | IEM_MC_CLEAR_HIGH_GREG_U64_BY_REF(pu32Dst);
|
---|
5200 | IEM_MC_ADVANCE_RIP();
|
---|
5201 | IEM_MC_END();
|
---|
5202 | return VINF_SUCCESS;
|
---|
5203 |
|
---|
5204 | case IEMMODE_64BIT:
|
---|
5205 | IEM_MC_BEGIN(4, 0);
|
---|
5206 | IEM_MC_ARG(uint64_t *, pu64Dst, 0);
|
---|
5207 | IEM_MC_ARG(uint64_t, u64Src, 1);
|
---|
5208 | IEM_MC_ARG(uint8_t, cShiftArg, 2);
|
---|
5209 | IEM_MC_ARG(uint32_t *, pEFlags, 3);
|
---|
5210 |
|
---|
5211 | IEM_MC_FETCH_GREG_U64(u64Src, ((bRm >> X86_MODRM_REG_SHIFT) & X86_MODRM_REG_SMASK) | pVCpu->iem.s.uRexReg);
|
---|
5212 | IEM_MC_REF_GREG_U64(pu64Dst, (bRm & X86_MODRM_RM_MASK) | pVCpu->iem.s.uRexB);
|
---|
5213 | IEM_MC_FETCH_GREG_U8(cShiftArg, X86_GREG_xCX);
|
---|
5214 | IEM_MC_REF_EFLAGS(pEFlags);
|
---|
5215 | IEM_MC_CALL_VOID_AIMPL_4(pImpl->pfnNormalU64, pu64Dst, u64Src, cShiftArg, pEFlags);
|
---|
5216 |
|
---|
5217 | IEM_MC_ADVANCE_RIP();
|
---|
5218 | IEM_MC_END();
|
---|
5219 | return VINF_SUCCESS;
|
---|
5220 |
|
---|
5221 | IEM_NOT_REACHED_DEFAULT_CASE_RET();
|
---|
5222 | }
|
---|
5223 | }
|
---|
5224 | else
|
---|
5225 | {
|
---|
5226 | switch (pVCpu->iem.s.enmEffOpSize)
|
---|
5227 | {
|
---|
5228 | case IEMMODE_16BIT:
|
---|
5229 | IEM_MC_BEGIN(4, 2);
|
---|
5230 | IEM_MC_ARG(uint16_t *, pu16Dst, 0);
|
---|
5231 | IEM_MC_ARG(uint16_t, u16Src, 1);
|
---|
5232 | IEM_MC_ARG(uint8_t, cShiftArg, 2);
|
---|
5233 | IEM_MC_ARG_LOCAL_EFLAGS( pEFlags, EFlags, 3);
|
---|
5234 | IEM_MC_LOCAL(RTGCPTR, GCPtrEffDst);
|
---|
5235 |
|
---|
5236 | IEM_MC_CALC_RM_EFF_ADDR(GCPtrEffDst, bRm, 0);
|
---|
5237 | IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
|
---|
5238 | IEM_MC_FETCH_GREG_U16(u16Src, ((bRm >> X86_MODRM_REG_SHIFT) & X86_MODRM_REG_SMASK) | pVCpu->iem.s.uRexReg);
|
---|
5239 | IEM_MC_FETCH_GREG_U8(cShiftArg, X86_GREG_xCX);
|
---|
5240 | IEM_MC_FETCH_EFLAGS(EFlags);
|
---|
5241 | IEM_MC_MEM_MAP(pu16Dst, IEM_ACCESS_DATA_RW, pVCpu->iem.s.iEffSeg, GCPtrEffDst, 0);
|
---|
5242 | IEM_MC_CALL_VOID_AIMPL_4(pImpl->pfnNormalU16, pu16Dst, u16Src, cShiftArg, pEFlags);
|
---|
5243 |
|
---|
5244 | IEM_MC_MEM_COMMIT_AND_UNMAP(pu16Dst, IEM_ACCESS_DATA_RW);
|
---|
5245 | IEM_MC_COMMIT_EFLAGS(EFlags);
|
---|
5246 | IEM_MC_ADVANCE_RIP();
|
---|
5247 | IEM_MC_END();
|
---|
5248 | return VINF_SUCCESS;
|
---|
5249 |
|
---|
5250 | case IEMMODE_32BIT:
|
---|
5251 | IEM_MC_BEGIN(4, 2);
|
---|
5252 | IEM_MC_ARG(uint32_t *, pu32Dst, 0);
|
---|
5253 | IEM_MC_ARG(uint32_t, u32Src, 1);
|
---|
5254 | IEM_MC_ARG(uint8_t, cShiftArg, 2);
|
---|
5255 | IEM_MC_ARG_LOCAL_EFLAGS( pEFlags, EFlags, 3);
|
---|
5256 | IEM_MC_LOCAL(RTGCPTR, GCPtrEffDst);
|
---|
5257 |
|
---|
5258 | IEM_MC_CALC_RM_EFF_ADDR(GCPtrEffDst, bRm, 0);
|
---|
5259 | IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
|
---|
5260 | IEM_MC_FETCH_GREG_U32(u32Src, ((bRm >> X86_MODRM_REG_SHIFT) & X86_MODRM_REG_SMASK) | pVCpu->iem.s.uRexReg);
|
---|
5261 | IEM_MC_FETCH_GREG_U8(cShiftArg, X86_GREG_xCX);
|
---|
5262 | IEM_MC_FETCH_EFLAGS(EFlags);
|
---|
5263 | IEM_MC_MEM_MAP(pu32Dst, IEM_ACCESS_DATA_RW, pVCpu->iem.s.iEffSeg, GCPtrEffDst, 0);
|
---|
5264 | IEM_MC_CALL_VOID_AIMPL_4(pImpl->pfnNormalU32, pu32Dst, u32Src, cShiftArg, pEFlags);
|
---|
5265 |
|
---|
5266 | IEM_MC_MEM_COMMIT_AND_UNMAP(pu32Dst, IEM_ACCESS_DATA_RW);
|
---|
5267 | IEM_MC_COMMIT_EFLAGS(EFlags);
|
---|
5268 | IEM_MC_ADVANCE_RIP();
|
---|
5269 | IEM_MC_END();
|
---|
5270 | return VINF_SUCCESS;
|
---|
5271 |
|
---|
5272 | case IEMMODE_64BIT:
|
---|
5273 | IEM_MC_BEGIN(4, 2);
|
---|
5274 | IEM_MC_ARG(uint64_t *, pu64Dst, 0);
|
---|
5275 | IEM_MC_ARG(uint64_t, u64Src, 1);
|
---|
5276 | IEM_MC_ARG(uint8_t, cShiftArg, 2);
|
---|
5277 | IEM_MC_ARG_LOCAL_EFLAGS( pEFlags, EFlags, 3);
|
---|
5278 | IEM_MC_LOCAL(RTGCPTR, GCPtrEffDst);
|
---|
5279 |
|
---|
5280 | IEM_MC_CALC_RM_EFF_ADDR(GCPtrEffDst, bRm, 0);
|
---|
5281 | IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
|
---|
5282 | IEM_MC_FETCH_GREG_U64(u64Src, ((bRm >> X86_MODRM_REG_SHIFT) & X86_MODRM_REG_SMASK) | pVCpu->iem.s.uRexReg);
|
---|
5283 | IEM_MC_FETCH_GREG_U8(cShiftArg, X86_GREG_xCX);
|
---|
5284 | IEM_MC_FETCH_EFLAGS(EFlags);
|
---|
5285 | IEM_MC_MEM_MAP(pu64Dst, IEM_ACCESS_DATA_RW, pVCpu->iem.s.iEffSeg, GCPtrEffDst, 0);
|
---|
5286 | IEM_MC_CALL_VOID_AIMPL_4(pImpl->pfnNormalU64, pu64Dst, u64Src, cShiftArg, pEFlags);
|
---|
5287 |
|
---|
5288 | IEM_MC_MEM_COMMIT_AND_UNMAP(pu64Dst, IEM_ACCESS_DATA_RW);
|
---|
5289 | IEM_MC_COMMIT_EFLAGS(EFlags);
|
---|
5290 | IEM_MC_ADVANCE_RIP();
|
---|
5291 | IEM_MC_END();
|
---|
5292 | return VINF_SUCCESS;
|
---|
5293 |
|
---|
5294 | IEM_NOT_REACHED_DEFAULT_CASE_RET();
|
---|
5295 | }
|
---|
5296 | }
|
---|
5297 | }
|
---|
5298 |
|
---|
5299 |
|
---|
5300 |
|
---|
5301 | /** Opcode 0x0f 0xa4. */
|
---|
5302 | FNIEMOP_DEF(iemOp_shld_Ev_Gv_Ib)
|
---|
5303 | {
|
---|
5304 | IEMOP_MNEMONIC("shld Ev,Gv,Ib");
|
---|
5305 | IEMOP_HLP_MIN_386();
|
---|
5306 | return FNIEMOP_CALL_1(iemOpCommonShldShrd_Ib, &g_iemAImpl_shld);
|
---|
5307 | }
|
---|
5308 |
|
---|
5309 |
|
---|
5310 | /** Opcode 0x0f 0xa5. */
|
---|
5311 | FNIEMOP_DEF(iemOp_shld_Ev_Gv_CL)
|
---|
5312 | {
|
---|
5313 | IEMOP_MNEMONIC("shld Ev,Gv,CL");
|
---|
5314 | IEMOP_HLP_MIN_386();
|
---|
5315 | return FNIEMOP_CALL_1(iemOpCommonShldShrd_CL, &g_iemAImpl_shld);
|
---|
5316 | }
|
---|
5317 |
|
---|
5318 |
|
---|
5319 | /** Opcode 0x0f 0xa8. */
|
---|
5320 | FNIEMOP_DEF(iemOp_push_gs)
|
---|
5321 | {
|
---|
5322 | IEMOP_MNEMONIC("push gs");
|
---|
5323 | IEMOP_HLP_MIN_386();
|
---|
5324 | IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
|
---|
5325 | return FNIEMOP_CALL_1(iemOpCommonPushSReg, X86_SREG_GS);
|
---|
5326 | }
|
---|
5327 |
|
---|
5328 |
|
---|
5329 | /** Opcode 0x0f 0xa9. */
|
---|
5330 | FNIEMOP_DEF(iemOp_pop_gs)
|
---|
5331 | {
|
---|
5332 | IEMOP_MNEMONIC("pop gs");
|
---|
5333 | IEMOP_HLP_MIN_386();
|
---|
5334 | IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
|
---|
5335 | return IEM_MC_DEFER_TO_CIMPL_2(iemCImpl_pop_Sreg, X86_SREG_GS, pVCpu->iem.s.enmEffOpSize);
|
---|
5336 | }
|
---|
5337 |
|
---|
5338 |
|
---|
5339 | /** Opcode 0x0f 0xaa. */
|
---|
5340 | FNIEMOP_STUB(iemOp_rsm);
|
---|
5341 | //IEMOP_HLP_MIN_386();
|
---|
5342 |
|
---|
5343 |
|
---|
5344 | /** Opcode 0x0f 0xab. */
|
---|
5345 | FNIEMOP_DEF(iemOp_bts_Ev_Gv)
|
---|
5346 | {
|
---|
5347 | IEMOP_MNEMONIC("bts Ev,Gv");
|
---|
5348 | IEMOP_HLP_MIN_386();
|
---|
5349 | return FNIEMOP_CALL_1(iemOpCommonBit_Ev_Gv, &g_iemAImpl_bts);
|
---|
5350 | }
|
---|
5351 |
|
---|
5352 |
|
---|
5353 | /** Opcode 0x0f 0xac. */
|
---|
5354 | FNIEMOP_DEF(iemOp_shrd_Ev_Gv_Ib)
|
---|
5355 | {
|
---|
5356 | IEMOP_MNEMONIC("shrd Ev,Gv,Ib");
|
---|
5357 | IEMOP_HLP_MIN_386();
|
---|
5358 | return FNIEMOP_CALL_1(iemOpCommonShldShrd_Ib, &g_iemAImpl_shrd);
|
---|
5359 | }
|
---|
5360 |
|
---|
5361 |
|
---|
5362 | /** Opcode 0x0f 0xad. */
|
---|
5363 | FNIEMOP_DEF(iemOp_shrd_Ev_Gv_CL)
|
---|
5364 | {
|
---|
5365 | IEMOP_MNEMONIC("shrd Ev,Gv,CL");
|
---|
5366 | IEMOP_HLP_MIN_386();
|
---|
5367 | return FNIEMOP_CALL_1(iemOpCommonShldShrd_CL, &g_iemAImpl_shrd);
|
---|
5368 | }
|
---|
5369 |
|
---|
5370 |
|
---|
5371 | /** Opcode 0x0f 0xae mem/0. */
|
---|
5372 | FNIEMOP_DEF_1(iemOp_Grp15_fxsave, uint8_t, bRm)
|
---|
5373 | {
|
---|
5374 | IEMOP_MNEMONIC("fxsave m512");
|
---|
5375 | if (!IEM_GET_GUEST_CPU_FEATURES(pVCpu)->fFxSaveRstor)
|
---|
5376 | return IEMOP_RAISE_INVALID_OPCODE();
|
---|
5377 |
|
---|
5378 | IEM_MC_BEGIN(3, 1);
|
---|
5379 | IEM_MC_ARG(uint8_t, iEffSeg, 0);
|
---|
5380 | IEM_MC_ARG(RTGCPTR, GCPtrEff, 1);
|
---|
5381 | IEM_MC_ARG_CONST(IEMMODE, enmEffOpSize,/*=*/pVCpu->iem.s.enmEffOpSize, 2);
|
---|
5382 | IEM_MC_CALC_RM_EFF_ADDR(GCPtrEff, bRm, 0);
|
---|
5383 | IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
|
---|
5384 | IEM_MC_ASSIGN(iEffSeg, pVCpu->iem.s.iEffSeg);
|
---|
5385 | IEM_MC_CALL_CIMPL_3(iemCImpl_fxsave, iEffSeg, GCPtrEff, enmEffOpSize);
|
---|
5386 | IEM_MC_END();
|
---|
5387 | return VINF_SUCCESS;
|
---|
5388 | }
|
---|
5389 |
|
---|
5390 |
|
---|
5391 | /** Opcode 0x0f 0xae mem/1. */
|
---|
5392 | FNIEMOP_DEF_1(iemOp_Grp15_fxrstor, uint8_t, bRm)
|
---|
5393 | {
|
---|
5394 | IEMOP_MNEMONIC("fxrstor m512");
|
---|
5395 | if (!IEM_GET_GUEST_CPU_FEATURES(pVCpu)->fFxSaveRstor)
|
---|
5396 | return IEMOP_RAISE_INVALID_OPCODE();
|
---|
5397 |
|
---|
5398 | IEM_MC_BEGIN(3, 1);
|
---|
5399 | IEM_MC_ARG(uint8_t, iEffSeg, 0);
|
---|
5400 | IEM_MC_ARG(RTGCPTR, GCPtrEff, 1);
|
---|
5401 | IEM_MC_ARG_CONST(IEMMODE, enmEffOpSize,/*=*/pVCpu->iem.s.enmEffOpSize, 2);
|
---|
5402 | IEM_MC_CALC_RM_EFF_ADDR(GCPtrEff, bRm, 0);
|
---|
5403 | IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
|
---|
5404 | IEM_MC_ASSIGN(iEffSeg, pVCpu->iem.s.iEffSeg);
|
---|
5405 | IEM_MC_CALL_CIMPL_3(iemCImpl_fxrstor, iEffSeg, GCPtrEff, enmEffOpSize);
|
---|
5406 | IEM_MC_END();
|
---|
5407 | return VINF_SUCCESS;
|
---|
5408 | }
|
---|
5409 |
|
---|
5410 |
|
---|
5411 | /** Opcode 0x0f 0xae mem/2. */
|
---|
5412 | FNIEMOP_STUB_1(iemOp_Grp15_ldmxcsr, uint8_t, bRm);
|
---|
5413 |
|
---|
5414 | /** Opcode 0x0f 0xae mem/3. */
|
---|
5415 | FNIEMOP_STUB_1(iemOp_Grp15_stmxcsr, uint8_t, bRm);
|
---|
5416 |
|
---|
5417 | /** Opcode 0x0f 0xae mem/4. */
|
---|
5418 | FNIEMOP_UD_STUB_1(iemOp_Grp15_xsave, uint8_t, bRm);
|
---|
5419 |
|
---|
5420 | /** Opcode 0x0f 0xae mem/5. */
|
---|
5421 | FNIEMOP_UD_STUB_1(iemOp_Grp15_xrstor, uint8_t, bRm);
|
---|
5422 |
|
---|
5423 | /** Opcode 0x0f 0xae mem/6. */
|
---|
5424 | FNIEMOP_UD_STUB_1(iemOp_Grp15_xsaveopt, uint8_t, bRm);
|
---|
5425 |
|
---|
5426 | /** Opcode 0x0f 0xae mem/7. */
|
---|
5427 | FNIEMOP_STUB_1(iemOp_Grp15_clflush, uint8_t, bRm);
|
---|
5428 |
|
---|
5429 |
|
---|
5430 | /** Opcode 0x0f 0xae 11b/5. */
|
---|
5431 | FNIEMOP_DEF_1(iemOp_Grp15_lfence, uint8_t, bRm)
|
---|
5432 | {
|
---|
5433 | RT_NOREF_PV(bRm);
|
---|
5434 | IEMOP_MNEMONIC("lfence");
|
---|
5435 | IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
|
---|
5436 | if (!IEM_GET_GUEST_CPU_FEATURES(pVCpu)->fSse2)
|
---|
5437 | return IEMOP_RAISE_INVALID_OPCODE();
|
---|
5438 |
|
---|
5439 | IEM_MC_BEGIN(0, 0);
|
---|
5440 | if (IEM_GET_HOST_CPU_FEATURES(pVCpu)->fSse2)
|
---|
5441 | IEM_MC_CALL_VOID_AIMPL_0(iemAImpl_lfence);
|
---|
5442 | else
|
---|
5443 | IEM_MC_CALL_VOID_AIMPL_0(iemAImpl_alt_mem_fence);
|
---|
5444 | IEM_MC_ADVANCE_RIP();
|
---|
5445 | IEM_MC_END();
|
---|
5446 | return VINF_SUCCESS;
|
---|
5447 | }
|
---|
5448 |
|
---|
5449 |
|
---|
5450 | /** Opcode 0x0f 0xae 11b/6. */
|
---|
5451 | FNIEMOP_DEF_1(iemOp_Grp15_mfence, uint8_t, bRm)
|
---|
5452 | {
|
---|
5453 | RT_NOREF_PV(bRm);
|
---|
5454 | IEMOP_MNEMONIC("mfence");
|
---|
5455 | IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
|
---|
5456 | if (!IEM_GET_GUEST_CPU_FEATURES(pVCpu)->fSse2)
|
---|
5457 | return IEMOP_RAISE_INVALID_OPCODE();
|
---|
5458 |
|
---|
5459 | IEM_MC_BEGIN(0, 0);
|
---|
5460 | if (IEM_GET_HOST_CPU_FEATURES(pVCpu)->fSse2)
|
---|
5461 | IEM_MC_CALL_VOID_AIMPL_0(iemAImpl_mfence);
|
---|
5462 | else
|
---|
5463 | IEM_MC_CALL_VOID_AIMPL_0(iemAImpl_alt_mem_fence);
|
---|
5464 | IEM_MC_ADVANCE_RIP();
|
---|
5465 | IEM_MC_END();
|
---|
5466 | return VINF_SUCCESS;
|
---|
5467 | }
|
---|
5468 |
|
---|
5469 |
|
---|
5470 | /** Opcode 0x0f 0xae 11b/7. */
|
---|
5471 | FNIEMOP_DEF_1(iemOp_Grp15_sfence, uint8_t, bRm)
|
---|
5472 | {
|
---|
5473 | RT_NOREF_PV(bRm);
|
---|
5474 | IEMOP_MNEMONIC("sfence");
|
---|
5475 | IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
|
---|
5476 | if (!IEM_GET_GUEST_CPU_FEATURES(pVCpu)->fSse2)
|
---|
5477 | return IEMOP_RAISE_INVALID_OPCODE();
|
---|
5478 |
|
---|
5479 | IEM_MC_BEGIN(0, 0);
|
---|
5480 | if (IEM_GET_HOST_CPU_FEATURES(pVCpu)->fSse2)
|
---|
5481 | IEM_MC_CALL_VOID_AIMPL_0(iemAImpl_sfence);
|
---|
5482 | else
|
---|
5483 | IEM_MC_CALL_VOID_AIMPL_0(iemAImpl_alt_mem_fence);
|
---|
5484 | IEM_MC_ADVANCE_RIP();
|
---|
5485 | IEM_MC_END();
|
---|
5486 | return VINF_SUCCESS;
|
---|
5487 | }
|
---|
5488 |
|
---|
5489 |
|
---|
5490 | /** Opcode 0xf3 0x0f 0xae 11b/0. */
|
---|
5491 | FNIEMOP_UD_STUB_1(iemOp_Grp15_rdfsbase, uint8_t, bRm);
|
---|
5492 |
|
---|
5493 | /** Opcode 0xf3 0x0f 0xae 11b/1. */
|
---|
5494 | FNIEMOP_UD_STUB_1(iemOp_Grp15_rdgsbase, uint8_t, bRm);
|
---|
5495 |
|
---|
5496 | /** Opcode 0xf3 0x0f 0xae 11b/2. */
|
---|
5497 | FNIEMOP_UD_STUB_1(iemOp_Grp15_wrfsbase, uint8_t, bRm);
|
---|
5498 |
|
---|
5499 | /** Opcode 0xf3 0x0f 0xae 11b/3. */
|
---|
5500 | FNIEMOP_UD_STUB_1(iemOp_Grp15_wrgsbase, uint8_t, bRm);
|
---|
5501 |
|
---|
5502 |
|
---|
5503 | /** Opcode 0x0f 0xae. */
|
---|
5504 | FNIEMOP_DEF(iemOp_Grp15)
|
---|
5505 | {
|
---|
5506 | IEMOP_HLP_MIN_586(); /* Not entirely accurate nor needed, but useful for debugging 286 code. */
|
---|
5507 | uint8_t bRm; IEM_OPCODE_GET_NEXT_U8(&bRm);
|
---|
5508 | if ((bRm & X86_MODRM_MOD_MASK) != (3 << X86_MODRM_MOD_SHIFT))
|
---|
5509 | {
|
---|
5510 | switch ((bRm >> X86_MODRM_REG_SHIFT) & X86_MODRM_REG_SMASK)
|
---|
5511 | {
|
---|
5512 | case 0: return FNIEMOP_CALL_1(iemOp_Grp15_fxsave, bRm);
|
---|
5513 | case 1: return FNIEMOP_CALL_1(iemOp_Grp15_fxrstor, bRm);
|
---|
5514 | case 2: return FNIEMOP_CALL_1(iemOp_Grp15_ldmxcsr, bRm);
|
---|
5515 | case 3: return FNIEMOP_CALL_1(iemOp_Grp15_stmxcsr, bRm);
|
---|
5516 | case 4: return FNIEMOP_CALL_1(iemOp_Grp15_xsave, bRm);
|
---|
5517 | case 5: return FNIEMOP_CALL_1(iemOp_Grp15_xrstor, bRm);
|
---|
5518 | case 6: return FNIEMOP_CALL_1(iemOp_Grp15_xsaveopt,bRm);
|
---|
5519 | case 7: return FNIEMOP_CALL_1(iemOp_Grp15_clflush, bRm);
|
---|
5520 | IEM_NOT_REACHED_DEFAULT_CASE_RET();
|
---|
5521 | }
|
---|
5522 | }
|
---|
5523 | else
|
---|
5524 | {
|
---|
5525 | switch (pVCpu->iem.s.fPrefixes & (IEM_OP_PRF_REPZ | IEM_OP_PRF_REPNZ | IEM_OP_PRF_SIZE_OP | IEM_OP_PRF_LOCK))
|
---|
5526 | {
|
---|
5527 | case 0:
|
---|
5528 | switch ((bRm >> X86_MODRM_REG_SHIFT) & X86_MODRM_REG_SMASK)
|
---|
5529 | {
|
---|
5530 | case 0: return IEMOP_RAISE_INVALID_OPCODE();
|
---|
5531 | case 1: return IEMOP_RAISE_INVALID_OPCODE();
|
---|
5532 | case 2: return IEMOP_RAISE_INVALID_OPCODE();
|
---|
5533 | case 3: return IEMOP_RAISE_INVALID_OPCODE();
|
---|
5534 | case 4: return IEMOP_RAISE_INVALID_OPCODE();
|
---|
5535 | case 5: return FNIEMOP_CALL_1(iemOp_Grp15_lfence, bRm);
|
---|
5536 | case 6: return FNIEMOP_CALL_1(iemOp_Grp15_mfence, bRm);
|
---|
5537 | case 7: return FNIEMOP_CALL_1(iemOp_Grp15_sfence, bRm);
|
---|
5538 | IEM_NOT_REACHED_DEFAULT_CASE_RET();
|
---|
5539 | }
|
---|
5540 | break;
|
---|
5541 |
|
---|
5542 | case IEM_OP_PRF_REPZ:
|
---|
5543 | switch ((bRm >> X86_MODRM_REG_SHIFT) & X86_MODRM_REG_SMASK)
|
---|
5544 | {
|
---|
5545 | case 0: return FNIEMOP_CALL_1(iemOp_Grp15_rdfsbase, bRm);
|
---|
5546 | case 1: return FNIEMOP_CALL_1(iemOp_Grp15_rdgsbase, bRm);
|
---|
5547 | case 2: return FNIEMOP_CALL_1(iemOp_Grp15_wrfsbase, bRm);
|
---|
5548 | case 3: return FNIEMOP_CALL_1(iemOp_Grp15_wrgsbase, bRm);
|
---|
5549 | case 4: return IEMOP_RAISE_INVALID_OPCODE();
|
---|
5550 | case 5: return IEMOP_RAISE_INVALID_OPCODE();
|
---|
5551 | case 6: return IEMOP_RAISE_INVALID_OPCODE();
|
---|
5552 | case 7: return IEMOP_RAISE_INVALID_OPCODE();
|
---|
5553 | IEM_NOT_REACHED_DEFAULT_CASE_RET();
|
---|
5554 | }
|
---|
5555 | break;
|
---|
5556 |
|
---|
5557 | default:
|
---|
5558 | return IEMOP_RAISE_INVALID_OPCODE();
|
---|
5559 | }
|
---|
5560 | }
|
---|
5561 | }
|
---|
5562 |
|
---|
5563 |
|
---|
5564 | /** Opcode 0x0f 0xaf. */
|
---|
5565 | FNIEMOP_DEF(iemOp_imul_Gv_Ev)
|
---|
5566 | {
|
---|
5567 | IEMOP_MNEMONIC("imul Gv,Ev");
|
---|
5568 | IEMOP_HLP_MIN_386();
|
---|
5569 | IEMOP_VERIFICATION_UNDEFINED_EFLAGS(X86_EFL_SF | X86_EFL_ZF | X86_EFL_AF | X86_EFL_PF);
|
---|
5570 | return FNIEMOP_CALL_1(iemOpHlpBinaryOperator_rv_rm, &g_iemAImpl_imul_two);
|
---|
5571 | }
|
---|
5572 |
|
---|
5573 |
|
---|
5574 | /** Opcode 0x0f 0xb0. */
|
---|
5575 | FNIEMOP_DEF(iemOp_cmpxchg_Eb_Gb)
|
---|
5576 | {
|
---|
5577 | IEMOP_MNEMONIC("cmpxchg Eb,Gb");
|
---|
5578 | IEMOP_HLP_MIN_486();
|
---|
5579 | uint8_t bRm; IEM_OPCODE_GET_NEXT_U8(&bRm);
|
---|
5580 |
|
---|
5581 | if ((bRm & X86_MODRM_MOD_MASK) == (3 << X86_MODRM_MOD_SHIFT))
|
---|
5582 | {
|
---|
5583 | IEMOP_HLP_DONE_DECODING();
|
---|
5584 | IEM_MC_BEGIN(4, 0);
|
---|
5585 | IEM_MC_ARG(uint8_t *, pu8Dst, 0);
|
---|
5586 | IEM_MC_ARG(uint8_t *, pu8Al, 1);
|
---|
5587 | IEM_MC_ARG(uint8_t, u8Src, 2);
|
---|
5588 | IEM_MC_ARG(uint32_t *, pEFlags, 3);
|
---|
5589 |
|
---|
5590 | IEM_MC_FETCH_GREG_U8(u8Src, ((bRm >> X86_MODRM_REG_SHIFT) & X86_MODRM_REG_SMASK) | pVCpu->iem.s.uRexReg);
|
---|
5591 | IEM_MC_REF_GREG_U8(pu8Dst, (bRm & X86_MODRM_RM_MASK) | pVCpu->iem.s.uRexB);
|
---|
5592 | IEM_MC_REF_GREG_U8(pu8Al, X86_GREG_xAX);
|
---|
5593 | IEM_MC_REF_EFLAGS(pEFlags);
|
---|
5594 | if (!(pVCpu->iem.s.fPrefixes & IEM_OP_PRF_LOCK))
|
---|
5595 | IEM_MC_CALL_VOID_AIMPL_4(iemAImpl_cmpxchg_u8, pu8Dst, pu8Al, u8Src, pEFlags);
|
---|
5596 | else
|
---|
5597 | IEM_MC_CALL_VOID_AIMPL_4(iemAImpl_cmpxchg_u8_locked, pu8Dst, pu8Al, u8Src, pEFlags);
|
---|
5598 |
|
---|
5599 | IEM_MC_ADVANCE_RIP();
|
---|
5600 | IEM_MC_END();
|
---|
5601 | }
|
---|
5602 | else
|
---|
5603 | {
|
---|
5604 | IEM_MC_BEGIN(4, 3);
|
---|
5605 | IEM_MC_ARG(uint8_t *, pu8Dst, 0);
|
---|
5606 | IEM_MC_ARG(uint8_t *, pu8Al, 1);
|
---|
5607 | IEM_MC_ARG(uint8_t, u8Src, 2);
|
---|
5608 | IEM_MC_ARG_LOCAL_EFLAGS( pEFlags, EFlags, 3);
|
---|
5609 | IEM_MC_LOCAL(RTGCPTR, GCPtrEffDst);
|
---|
5610 | IEM_MC_LOCAL(uint8_t, u8Al);
|
---|
5611 |
|
---|
5612 | IEM_MC_CALC_RM_EFF_ADDR(GCPtrEffDst, bRm, 0);
|
---|
5613 | IEMOP_HLP_DONE_DECODING();
|
---|
5614 | IEM_MC_MEM_MAP(pu8Dst, IEM_ACCESS_DATA_RW, pVCpu->iem.s.iEffSeg, GCPtrEffDst, 0);
|
---|
5615 | IEM_MC_FETCH_GREG_U8(u8Src, ((bRm >> X86_MODRM_REG_SHIFT) & X86_MODRM_REG_SMASK) | pVCpu->iem.s.uRexReg);
|
---|
5616 | IEM_MC_FETCH_GREG_U8(u8Al, X86_GREG_xAX);
|
---|
5617 | IEM_MC_FETCH_EFLAGS(EFlags);
|
---|
5618 | IEM_MC_REF_LOCAL(pu8Al, u8Al);
|
---|
5619 | if (!(pVCpu->iem.s.fPrefixes & IEM_OP_PRF_LOCK))
|
---|
5620 | IEM_MC_CALL_VOID_AIMPL_4(iemAImpl_cmpxchg_u8, pu8Dst, pu8Al, u8Src, pEFlags);
|
---|
5621 | else
|
---|
5622 | IEM_MC_CALL_VOID_AIMPL_4(iemAImpl_cmpxchg_u8_locked, pu8Dst, pu8Al, u8Src, pEFlags);
|
---|
5623 |
|
---|
5624 | IEM_MC_MEM_COMMIT_AND_UNMAP(pu8Dst, IEM_ACCESS_DATA_RW);
|
---|
5625 | IEM_MC_COMMIT_EFLAGS(EFlags);
|
---|
5626 | IEM_MC_STORE_GREG_U8(X86_GREG_xAX, u8Al);
|
---|
5627 | IEM_MC_ADVANCE_RIP();
|
---|
5628 | IEM_MC_END();
|
---|
5629 | }
|
---|
5630 | return VINF_SUCCESS;
|
---|
5631 | }
|
---|
5632 |
|
---|
5633 | /** Opcode 0x0f 0xb1. */
|
---|
5634 | FNIEMOP_DEF(iemOp_cmpxchg_Ev_Gv)
|
---|
5635 | {
|
---|
5636 | IEMOP_MNEMONIC("cmpxchg Ev,Gv");
|
---|
5637 | IEMOP_HLP_MIN_486();
|
---|
5638 | uint8_t bRm; IEM_OPCODE_GET_NEXT_U8(&bRm);
|
---|
5639 |
|
---|
5640 | if ((bRm & X86_MODRM_MOD_MASK) == (3 << X86_MODRM_MOD_SHIFT))
|
---|
5641 | {
|
---|
5642 | IEMOP_HLP_DONE_DECODING();
|
---|
5643 | switch (pVCpu->iem.s.enmEffOpSize)
|
---|
5644 | {
|
---|
5645 | case IEMMODE_16BIT:
|
---|
5646 | IEM_MC_BEGIN(4, 0);
|
---|
5647 | IEM_MC_ARG(uint16_t *, pu16Dst, 0);
|
---|
5648 | IEM_MC_ARG(uint16_t *, pu16Ax, 1);
|
---|
5649 | IEM_MC_ARG(uint16_t, u16Src, 2);
|
---|
5650 | IEM_MC_ARG(uint32_t *, pEFlags, 3);
|
---|
5651 |
|
---|
5652 | IEM_MC_FETCH_GREG_U16(u16Src, ((bRm >> X86_MODRM_REG_SHIFT) & X86_MODRM_REG_SMASK) | pVCpu->iem.s.uRexReg);
|
---|
5653 | IEM_MC_REF_GREG_U16(pu16Dst, (bRm & X86_MODRM_RM_MASK) | pVCpu->iem.s.uRexB);
|
---|
5654 | IEM_MC_REF_GREG_U16(pu16Ax, X86_GREG_xAX);
|
---|
5655 | IEM_MC_REF_EFLAGS(pEFlags);
|
---|
5656 | if (!(pVCpu->iem.s.fPrefixes & IEM_OP_PRF_LOCK))
|
---|
5657 | IEM_MC_CALL_VOID_AIMPL_4(iemAImpl_cmpxchg_u16, pu16Dst, pu16Ax, u16Src, pEFlags);
|
---|
5658 | else
|
---|
5659 | IEM_MC_CALL_VOID_AIMPL_4(iemAImpl_cmpxchg_u16_locked, pu16Dst, pu16Ax, u16Src, pEFlags);
|
---|
5660 |
|
---|
5661 | IEM_MC_ADVANCE_RIP();
|
---|
5662 | IEM_MC_END();
|
---|
5663 | return VINF_SUCCESS;
|
---|
5664 |
|
---|
5665 | case IEMMODE_32BIT:
|
---|
5666 | IEM_MC_BEGIN(4, 0);
|
---|
5667 | IEM_MC_ARG(uint32_t *, pu32Dst, 0);
|
---|
5668 | IEM_MC_ARG(uint32_t *, pu32Eax, 1);
|
---|
5669 | IEM_MC_ARG(uint32_t, u32Src, 2);
|
---|
5670 | IEM_MC_ARG(uint32_t *, pEFlags, 3);
|
---|
5671 |
|
---|
5672 | IEM_MC_FETCH_GREG_U32(u32Src, ((bRm >> X86_MODRM_REG_SHIFT) & X86_MODRM_REG_SMASK) | pVCpu->iem.s.uRexReg);
|
---|
5673 | IEM_MC_REF_GREG_U32(pu32Dst, (bRm & X86_MODRM_RM_MASK) | pVCpu->iem.s.uRexB);
|
---|
5674 | IEM_MC_REF_GREG_U32(pu32Eax, X86_GREG_xAX);
|
---|
5675 | IEM_MC_REF_EFLAGS(pEFlags);
|
---|
5676 | if (!(pVCpu->iem.s.fPrefixes & IEM_OP_PRF_LOCK))
|
---|
5677 | IEM_MC_CALL_VOID_AIMPL_4(iemAImpl_cmpxchg_u32, pu32Dst, pu32Eax, u32Src, pEFlags);
|
---|
5678 | else
|
---|
5679 | IEM_MC_CALL_VOID_AIMPL_4(iemAImpl_cmpxchg_u32_locked, pu32Dst, pu32Eax, u32Src, pEFlags);
|
---|
5680 |
|
---|
5681 | IEM_MC_CLEAR_HIGH_GREG_U64_BY_REF(pu32Eax);
|
---|
5682 | IEM_MC_CLEAR_HIGH_GREG_U64_BY_REF(pu32Dst);
|
---|
5683 | IEM_MC_ADVANCE_RIP();
|
---|
5684 | IEM_MC_END();
|
---|
5685 | return VINF_SUCCESS;
|
---|
5686 |
|
---|
5687 | case IEMMODE_64BIT:
|
---|
5688 | IEM_MC_BEGIN(4, 0);
|
---|
5689 | IEM_MC_ARG(uint64_t *, pu64Dst, 0);
|
---|
5690 | IEM_MC_ARG(uint64_t *, pu64Rax, 1);
|
---|
5691 | #ifdef RT_ARCH_X86
|
---|
5692 | IEM_MC_ARG(uint64_t *, pu64Src, 2);
|
---|
5693 | #else
|
---|
5694 | IEM_MC_ARG(uint64_t, u64Src, 2);
|
---|
5695 | #endif
|
---|
5696 | IEM_MC_ARG(uint32_t *, pEFlags, 3);
|
---|
5697 |
|
---|
5698 | IEM_MC_REF_GREG_U64(pu64Dst, (bRm & X86_MODRM_RM_MASK) | pVCpu->iem.s.uRexB);
|
---|
5699 | IEM_MC_REF_GREG_U64(pu64Rax, X86_GREG_xAX);
|
---|
5700 | IEM_MC_REF_EFLAGS(pEFlags);
|
---|
5701 | #ifdef RT_ARCH_X86
|
---|
5702 | IEM_MC_REF_GREG_U64(pu64Src, ((bRm >> X86_MODRM_REG_SHIFT) & X86_MODRM_REG_SMASK) | pVCpu->iem.s.uRexReg);
|
---|
5703 | if (!(pVCpu->iem.s.fPrefixes & IEM_OP_PRF_LOCK))
|
---|
5704 | IEM_MC_CALL_VOID_AIMPL_4(iemAImpl_cmpxchg_u64, pu64Dst, pu64Rax, pu64Src, pEFlags);
|
---|
5705 | else
|
---|
5706 | IEM_MC_CALL_VOID_AIMPL_4(iemAImpl_cmpxchg_u64_locked, pu64Dst, pu64Rax, pu64Src, pEFlags);
|
---|
5707 | #else
|
---|
5708 | IEM_MC_FETCH_GREG_U64(u64Src, ((bRm >> X86_MODRM_REG_SHIFT) & X86_MODRM_REG_SMASK) | pVCpu->iem.s.uRexReg);
|
---|
5709 | if (!(pVCpu->iem.s.fPrefixes & IEM_OP_PRF_LOCK))
|
---|
5710 | IEM_MC_CALL_VOID_AIMPL_4(iemAImpl_cmpxchg_u64, pu64Dst, pu64Rax, u64Src, pEFlags);
|
---|
5711 | else
|
---|
5712 | IEM_MC_CALL_VOID_AIMPL_4(iemAImpl_cmpxchg_u64_locked, pu64Dst, pu64Rax, u64Src, pEFlags);
|
---|
5713 | #endif
|
---|
5714 |
|
---|
5715 | IEM_MC_ADVANCE_RIP();
|
---|
5716 | IEM_MC_END();
|
---|
5717 | return VINF_SUCCESS;
|
---|
5718 |
|
---|
5719 | IEM_NOT_REACHED_DEFAULT_CASE_RET();
|
---|
5720 | }
|
---|
5721 | }
|
---|
5722 | else
|
---|
5723 | {
|
---|
5724 | switch (pVCpu->iem.s.enmEffOpSize)
|
---|
5725 | {
|
---|
5726 | case IEMMODE_16BIT:
|
---|
5727 | IEM_MC_BEGIN(4, 3);
|
---|
5728 | IEM_MC_ARG(uint16_t *, pu16Dst, 0);
|
---|
5729 | IEM_MC_ARG(uint16_t *, pu16Ax, 1);
|
---|
5730 | IEM_MC_ARG(uint16_t, u16Src, 2);
|
---|
5731 | IEM_MC_ARG_LOCAL_EFLAGS( pEFlags, EFlags, 3);
|
---|
5732 | IEM_MC_LOCAL(RTGCPTR, GCPtrEffDst);
|
---|
5733 | IEM_MC_LOCAL(uint16_t, u16Ax);
|
---|
5734 |
|
---|
5735 | IEM_MC_CALC_RM_EFF_ADDR(GCPtrEffDst, bRm, 0);
|
---|
5736 | IEMOP_HLP_DONE_DECODING();
|
---|
5737 | IEM_MC_MEM_MAP(pu16Dst, IEM_ACCESS_DATA_RW, pVCpu->iem.s.iEffSeg, GCPtrEffDst, 0);
|
---|
5738 | IEM_MC_FETCH_GREG_U16(u16Src, ((bRm >> X86_MODRM_REG_SHIFT) & X86_MODRM_REG_SMASK) | pVCpu->iem.s.uRexReg);
|
---|
5739 | IEM_MC_FETCH_GREG_U16(u16Ax, X86_GREG_xAX);
|
---|
5740 | IEM_MC_FETCH_EFLAGS(EFlags);
|
---|
5741 | IEM_MC_REF_LOCAL(pu16Ax, u16Ax);
|
---|
5742 | if (!(pVCpu->iem.s.fPrefixes & IEM_OP_PRF_LOCK))
|
---|
5743 | IEM_MC_CALL_VOID_AIMPL_4(iemAImpl_cmpxchg_u16, pu16Dst, pu16Ax, u16Src, pEFlags);
|
---|
5744 | else
|
---|
5745 | IEM_MC_CALL_VOID_AIMPL_4(iemAImpl_cmpxchg_u16_locked, pu16Dst, pu16Ax, u16Src, pEFlags);
|
---|
5746 |
|
---|
5747 | IEM_MC_MEM_COMMIT_AND_UNMAP(pu16Dst, IEM_ACCESS_DATA_RW);
|
---|
5748 | IEM_MC_COMMIT_EFLAGS(EFlags);
|
---|
5749 | IEM_MC_STORE_GREG_U16(X86_GREG_xAX, u16Ax);
|
---|
5750 | IEM_MC_ADVANCE_RIP();
|
---|
5751 | IEM_MC_END();
|
---|
5752 | return VINF_SUCCESS;
|
---|
5753 |
|
---|
5754 | case IEMMODE_32BIT:
|
---|
5755 | IEM_MC_BEGIN(4, 3);
|
---|
5756 | IEM_MC_ARG(uint32_t *, pu32Dst, 0);
|
---|
5757 | IEM_MC_ARG(uint32_t *, pu32Eax, 1);
|
---|
5758 | IEM_MC_ARG(uint32_t, u32Src, 2);
|
---|
5759 | IEM_MC_ARG_LOCAL_EFLAGS( pEFlags, EFlags, 3);
|
---|
5760 | IEM_MC_LOCAL(RTGCPTR, GCPtrEffDst);
|
---|
5761 | IEM_MC_LOCAL(uint32_t, u32Eax);
|
---|
5762 |
|
---|
5763 | IEM_MC_CALC_RM_EFF_ADDR(GCPtrEffDst, bRm, 0);
|
---|
5764 | IEMOP_HLP_DONE_DECODING();
|
---|
5765 | IEM_MC_MEM_MAP(pu32Dst, IEM_ACCESS_DATA_RW, pVCpu->iem.s.iEffSeg, GCPtrEffDst, 0);
|
---|
5766 | IEM_MC_FETCH_GREG_U32(u32Src, ((bRm >> X86_MODRM_REG_SHIFT) & X86_MODRM_REG_SMASK) | pVCpu->iem.s.uRexReg);
|
---|
5767 | IEM_MC_FETCH_GREG_U32(u32Eax, X86_GREG_xAX);
|
---|
5768 | IEM_MC_FETCH_EFLAGS(EFlags);
|
---|
5769 | IEM_MC_REF_LOCAL(pu32Eax, u32Eax);
|
---|
5770 | if (!(pVCpu->iem.s.fPrefixes & IEM_OP_PRF_LOCK))
|
---|
5771 | IEM_MC_CALL_VOID_AIMPL_4(iemAImpl_cmpxchg_u32, pu32Dst, pu32Eax, u32Src, pEFlags);
|
---|
5772 | else
|
---|
5773 | IEM_MC_CALL_VOID_AIMPL_4(iemAImpl_cmpxchg_u32_locked, pu32Dst, pu32Eax, u32Src, pEFlags);
|
---|
5774 |
|
---|
5775 | IEM_MC_MEM_COMMIT_AND_UNMAP(pu32Dst, IEM_ACCESS_DATA_RW);
|
---|
5776 | IEM_MC_COMMIT_EFLAGS(EFlags);
|
---|
5777 | IEM_MC_STORE_GREG_U32(X86_GREG_xAX, u32Eax);
|
---|
5778 | IEM_MC_ADVANCE_RIP();
|
---|
5779 | IEM_MC_END();
|
---|
5780 | return VINF_SUCCESS;
|
---|
5781 |
|
---|
5782 | case IEMMODE_64BIT:
|
---|
5783 | IEM_MC_BEGIN(4, 3);
|
---|
5784 | IEM_MC_ARG(uint64_t *, pu64Dst, 0);
|
---|
5785 | IEM_MC_ARG(uint64_t *, pu64Rax, 1);
|
---|
5786 | #ifdef RT_ARCH_X86
|
---|
5787 | IEM_MC_ARG(uint64_t *, pu64Src, 2);
|
---|
5788 | #else
|
---|
5789 | IEM_MC_ARG(uint64_t, u64Src, 2);
|
---|
5790 | #endif
|
---|
5791 | IEM_MC_ARG_LOCAL_EFLAGS( pEFlags, EFlags, 3);
|
---|
5792 | IEM_MC_LOCAL(RTGCPTR, GCPtrEffDst);
|
---|
5793 | IEM_MC_LOCAL(uint64_t, u64Rax);
|
---|
5794 |
|
---|
5795 | IEM_MC_CALC_RM_EFF_ADDR(GCPtrEffDst, bRm, 0);
|
---|
5796 | IEMOP_HLP_DONE_DECODING();
|
---|
5797 | IEM_MC_MEM_MAP(pu64Dst, IEM_ACCESS_DATA_RW, pVCpu->iem.s.iEffSeg, GCPtrEffDst, 0);
|
---|
5798 | IEM_MC_FETCH_GREG_U64(u64Rax, X86_GREG_xAX);
|
---|
5799 | IEM_MC_FETCH_EFLAGS(EFlags);
|
---|
5800 | IEM_MC_REF_LOCAL(pu64Rax, u64Rax);
|
---|
5801 | #ifdef RT_ARCH_X86
|
---|
5802 | IEM_MC_REF_GREG_U64(pu64Src, ((bRm >> X86_MODRM_REG_SHIFT) & X86_MODRM_REG_SMASK) | pVCpu->iem.s.uRexReg);
|
---|
5803 | if (!(pVCpu->iem.s.fPrefixes & IEM_OP_PRF_LOCK))
|
---|
5804 | IEM_MC_CALL_VOID_AIMPL_4(iemAImpl_cmpxchg_u64, pu64Dst, pu64Rax, pu64Src, pEFlags);
|
---|
5805 | else
|
---|
5806 | IEM_MC_CALL_VOID_AIMPL_4(iemAImpl_cmpxchg_u64_locked, pu64Dst, pu64Rax, pu64Src, pEFlags);
|
---|
5807 | #else
|
---|
5808 | IEM_MC_FETCH_GREG_U64(u64Src, ((bRm >> X86_MODRM_REG_SHIFT) & X86_MODRM_REG_SMASK) | pVCpu->iem.s.uRexReg);
|
---|
5809 | if (!(pVCpu->iem.s.fPrefixes & IEM_OP_PRF_LOCK))
|
---|
5810 | IEM_MC_CALL_VOID_AIMPL_4(iemAImpl_cmpxchg_u64, pu64Dst, pu64Rax, u64Src, pEFlags);
|
---|
5811 | else
|
---|
5812 | IEM_MC_CALL_VOID_AIMPL_4(iemAImpl_cmpxchg_u64_locked, pu64Dst, pu64Rax, u64Src, pEFlags);
|
---|
5813 | #endif
|
---|
5814 |
|
---|
5815 | IEM_MC_MEM_COMMIT_AND_UNMAP(pu64Dst, IEM_ACCESS_DATA_RW);
|
---|
5816 | IEM_MC_COMMIT_EFLAGS(EFlags);
|
---|
5817 | IEM_MC_STORE_GREG_U64(X86_GREG_xAX, u64Rax);
|
---|
5818 | IEM_MC_ADVANCE_RIP();
|
---|
5819 | IEM_MC_END();
|
---|
5820 | return VINF_SUCCESS;
|
---|
5821 |
|
---|
5822 | IEM_NOT_REACHED_DEFAULT_CASE_RET();
|
---|
5823 | }
|
---|
5824 | }
|
---|
5825 | }
|
---|
5826 |
|
---|
5827 |
|
---|
5828 | FNIEMOP_DEF_2(iemOpCommonLoadSRegAndGreg, uint8_t, iSegReg, uint8_t, bRm)
|
---|
5829 | {
|
---|
5830 | Assert((bRm & X86_MODRM_MOD_MASK) != (3 << X86_MODRM_MOD_SHIFT)); /* Caller checks this */
|
---|
5831 | uint8_t const iGReg = ((bRm >> X86_MODRM_REG_SHIFT) & X86_MODRM_REG_SMASK) | pVCpu->iem.s.uRexReg;
|
---|
5832 |
|
---|
5833 | switch (pVCpu->iem.s.enmEffOpSize)
|
---|
5834 | {
|
---|
5835 | case IEMMODE_16BIT:
|
---|
5836 | IEM_MC_BEGIN(5, 1);
|
---|
5837 | IEM_MC_ARG(uint16_t, uSel, 0);
|
---|
5838 | IEM_MC_ARG(uint16_t, offSeg, 1);
|
---|
5839 | IEM_MC_ARG_CONST(uint8_t, iSegRegArg,/*=*/iSegReg, 2);
|
---|
5840 | IEM_MC_ARG_CONST(uint8_t, iGRegArg, /*=*/iGReg, 3);
|
---|
5841 | IEM_MC_ARG_CONST(IEMMODE, enmEffOpSize,/*=*/pVCpu->iem.s.enmEffOpSize, 4);
|
---|
5842 | IEM_MC_LOCAL(RTGCPTR, GCPtrEff);
|
---|
5843 | IEM_MC_CALC_RM_EFF_ADDR(GCPtrEff, bRm, 0);
|
---|
5844 | IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
|
---|
5845 | IEM_MC_FETCH_MEM_U16(offSeg, pVCpu->iem.s.iEffSeg, GCPtrEff);
|
---|
5846 | IEM_MC_FETCH_MEM_U16_DISP(uSel, pVCpu->iem.s.iEffSeg, GCPtrEff, 2);
|
---|
5847 | IEM_MC_CALL_CIMPL_5(iemCImpl_load_SReg_Greg, uSel, offSeg, iSegRegArg, iGRegArg, enmEffOpSize);
|
---|
5848 | IEM_MC_END();
|
---|
5849 | return VINF_SUCCESS;
|
---|
5850 |
|
---|
5851 | case IEMMODE_32BIT:
|
---|
5852 | IEM_MC_BEGIN(5, 1);
|
---|
5853 | IEM_MC_ARG(uint16_t, uSel, 0);
|
---|
5854 | IEM_MC_ARG(uint32_t, offSeg, 1);
|
---|
5855 | IEM_MC_ARG_CONST(uint8_t, iSegRegArg,/*=*/iSegReg, 2);
|
---|
5856 | IEM_MC_ARG_CONST(uint8_t, iGRegArg, /*=*/iGReg, 3);
|
---|
5857 | IEM_MC_ARG_CONST(IEMMODE, enmEffOpSize,/*=*/pVCpu->iem.s.enmEffOpSize, 4);
|
---|
5858 | IEM_MC_LOCAL(RTGCPTR, GCPtrEff);
|
---|
5859 | IEM_MC_CALC_RM_EFF_ADDR(GCPtrEff, bRm, 0);
|
---|
5860 | IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
|
---|
5861 | IEM_MC_FETCH_MEM_U32(offSeg, pVCpu->iem.s.iEffSeg, GCPtrEff);
|
---|
5862 | IEM_MC_FETCH_MEM_U16_DISP(uSel, pVCpu->iem.s.iEffSeg, GCPtrEff, 4);
|
---|
5863 | IEM_MC_CALL_CIMPL_5(iemCImpl_load_SReg_Greg, uSel, offSeg, iSegRegArg, iGRegArg, enmEffOpSize);
|
---|
5864 | IEM_MC_END();
|
---|
5865 | return VINF_SUCCESS;
|
---|
5866 |
|
---|
5867 | case IEMMODE_64BIT:
|
---|
5868 | IEM_MC_BEGIN(5, 1);
|
---|
5869 | IEM_MC_ARG(uint16_t, uSel, 0);
|
---|
5870 | IEM_MC_ARG(uint64_t, offSeg, 1);
|
---|
5871 | IEM_MC_ARG_CONST(uint8_t, iSegRegArg,/*=*/iSegReg, 2);
|
---|
5872 | IEM_MC_ARG_CONST(uint8_t, iGRegArg, /*=*/iGReg, 3);
|
---|
5873 | IEM_MC_ARG_CONST(IEMMODE, enmEffOpSize,/*=*/pVCpu->iem.s.enmEffOpSize, 4);
|
---|
5874 | IEM_MC_LOCAL(RTGCPTR, GCPtrEff);
|
---|
5875 | IEM_MC_CALC_RM_EFF_ADDR(GCPtrEff, bRm, 0);
|
---|
5876 | IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
|
---|
5877 | if (IEM_IS_GUEST_CPU_AMD(pVCpu)) /** @todo testcase: rev 3.15 of the amd manuals claims it only loads a 32-bit greg. */
|
---|
5878 | IEM_MC_FETCH_MEM_U32_SX_U64(offSeg, pVCpu->iem.s.iEffSeg, GCPtrEff);
|
---|
5879 | else
|
---|
5880 | IEM_MC_FETCH_MEM_U64(offSeg, pVCpu->iem.s.iEffSeg, GCPtrEff);
|
---|
5881 | IEM_MC_FETCH_MEM_U16_DISP(uSel, pVCpu->iem.s.iEffSeg, GCPtrEff, 8);
|
---|
5882 | IEM_MC_CALL_CIMPL_5(iemCImpl_load_SReg_Greg, uSel, offSeg, iSegRegArg, iGRegArg, enmEffOpSize);
|
---|
5883 | IEM_MC_END();
|
---|
5884 | return VINF_SUCCESS;
|
---|
5885 |
|
---|
5886 | IEM_NOT_REACHED_DEFAULT_CASE_RET();
|
---|
5887 | }
|
---|
5888 | }
|
---|
5889 |
|
---|
5890 |
|
---|
5891 | /** Opcode 0x0f 0xb2. */
|
---|
5892 | FNIEMOP_DEF(iemOp_lss_Gv_Mp)
|
---|
5893 | {
|
---|
5894 | IEMOP_MNEMONIC("lss Gv,Mp");
|
---|
5895 | IEMOP_HLP_MIN_386();
|
---|
5896 | uint8_t bRm; IEM_OPCODE_GET_NEXT_U8(&bRm);
|
---|
5897 | if ((bRm & X86_MODRM_MOD_MASK) == (3 << X86_MODRM_MOD_SHIFT))
|
---|
5898 | return IEMOP_RAISE_INVALID_OPCODE();
|
---|
5899 | return FNIEMOP_CALL_2(iemOpCommonLoadSRegAndGreg, X86_SREG_SS, bRm);
|
---|
5900 | }
|
---|
5901 |
|
---|
5902 |
|
---|
5903 | /** Opcode 0x0f 0xb3. */
|
---|
5904 | FNIEMOP_DEF(iemOp_btr_Ev_Gv)
|
---|
5905 | {
|
---|
5906 | IEMOP_MNEMONIC("btr Ev,Gv");
|
---|
5907 | return FNIEMOP_CALL_1(iemOpCommonBit_Ev_Gv, &g_iemAImpl_btr);
|
---|
5908 | }
|
---|
5909 |
|
---|
5910 |
|
---|
5911 | /** Opcode 0x0f 0xb4. */
|
---|
5912 | FNIEMOP_DEF(iemOp_lfs_Gv_Mp)
|
---|
5913 | {
|
---|
5914 | IEMOP_MNEMONIC("lfs Gv,Mp");
|
---|
5915 | IEMOP_HLP_MIN_386();
|
---|
5916 | uint8_t bRm; IEM_OPCODE_GET_NEXT_U8(&bRm);
|
---|
5917 | if ((bRm & X86_MODRM_MOD_MASK) == (3 << X86_MODRM_MOD_SHIFT))
|
---|
5918 | return IEMOP_RAISE_INVALID_OPCODE();
|
---|
5919 | return FNIEMOP_CALL_2(iemOpCommonLoadSRegAndGreg, X86_SREG_FS, bRm);
|
---|
5920 | }
|
---|
5921 |
|
---|
5922 |
|
---|
5923 | /** Opcode 0x0f 0xb5. */
|
---|
5924 | FNIEMOP_DEF(iemOp_lgs_Gv_Mp)
|
---|
5925 | {
|
---|
5926 | IEMOP_MNEMONIC("lgs Gv,Mp");
|
---|
5927 | IEMOP_HLP_MIN_386();
|
---|
5928 | uint8_t bRm; IEM_OPCODE_GET_NEXT_U8(&bRm);
|
---|
5929 | if ((bRm & X86_MODRM_MOD_MASK) == (3 << X86_MODRM_MOD_SHIFT))
|
---|
5930 | return IEMOP_RAISE_INVALID_OPCODE();
|
---|
5931 | return FNIEMOP_CALL_2(iemOpCommonLoadSRegAndGreg, X86_SREG_GS, bRm);
|
---|
5932 | }
|
---|
5933 |
|
---|
5934 |
|
---|
5935 | /** Opcode 0x0f 0xb6. */
|
---|
5936 | FNIEMOP_DEF(iemOp_movzx_Gv_Eb)
|
---|
5937 | {
|
---|
5938 | IEMOP_MNEMONIC("movzx Gv,Eb");
|
---|
5939 | IEMOP_HLP_MIN_386();
|
---|
5940 |
|
---|
5941 | uint8_t bRm; IEM_OPCODE_GET_NEXT_U8(&bRm);
|
---|
5942 |
|
---|
5943 | /*
|
---|
5944 | * If rm is denoting a register, no more instruction bytes.
|
---|
5945 | */
|
---|
5946 | if ((bRm & X86_MODRM_MOD_MASK) == (3 << X86_MODRM_MOD_SHIFT))
|
---|
5947 | {
|
---|
5948 | IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
|
---|
5949 | switch (pVCpu->iem.s.enmEffOpSize)
|
---|
5950 | {
|
---|
5951 | case IEMMODE_16BIT:
|
---|
5952 | IEM_MC_BEGIN(0, 1);
|
---|
5953 | IEM_MC_LOCAL(uint16_t, u16Value);
|
---|
5954 | IEM_MC_FETCH_GREG_U8_ZX_U16(u16Value, (bRm & X86_MODRM_RM_MASK) | pVCpu->iem.s.uRexB);
|
---|
5955 | IEM_MC_STORE_GREG_U16(((bRm >> X86_MODRM_REG_SHIFT) & X86_MODRM_REG_SMASK) | pVCpu->iem.s.uRexReg, u16Value);
|
---|
5956 | IEM_MC_ADVANCE_RIP();
|
---|
5957 | IEM_MC_END();
|
---|
5958 | return VINF_SUCCESS;
|
---|
5959 |
|
---|
5960 | case IEMMODE_32BIT:
|
---|
5961 | IEM_MC_BEGIN(0, 1);
|
---|
5962 | IEM_MC_LOCAL(uint32_t, u32Value);
|
---|
5963 | IEM_MC_FETCH_GREG_U8_ZX_U32(u32Value, (bRm & X86_MODRM_RM_MASK) | pVCpu->iem.s.uRexB);
|
---|
5964 | IEM_MC_STORE_GREG_U32(((bRm >> X86_MODRM_REG_SHIFT) & X86_MODRM_REG_SMASK) | pVCpu->iem.s.uRexReg, u32Value);
|
---|
5965 | IEM_MC_ADVANCE_RIP();
|
---|
5966 | IEM_MC_END();
|
---|
5967 | return VINF_SUCCESS;
|
---|
5968 |
|
---|
5969 | case IEMMODE_64BIT:
|
---|
5970 | IEM_MC_BEGIN(0, 1);
|
---|
5971 | IEM_MC_LOCAL(uint64_t, u64Value);
|
---|
5972 | IEM_MC_FETCH_GREG_U8_ZX_U64(u64Value, (bRm & X86_MODRM_RM_MASK) | pVCpu->iem.s.uRexB);
|
---|
5973 | IEM_MC_STORE_GREG_U64(((bRm >> X86_MODRM_REG_SHIFT) & X86_MODRM_REG_SMASK) | pVCpu->iem.s.uRexReg, u64Value);
|
---|
5974 | IEM_MC_ADVANCE_RIP();
|
---|
5975 | IEM_MC_END();
|
---|
5976 | return VINF_SUCCESS;
|
---|
5977 |
|
---|
5978 | IEM_NOT_REACHED_DEFAULT_CASE_RET();
|
---|
5979 | }
|
---|
5980 | }
|
---|
5981 | else
|
---|
5982 | {
|
---|
5983 | /*
|
---|
5984 | * We're loading a register from memory.
|
---|
5985 | */
|
---|
5986 | switch (pVCpu->iem.s.enmEffOpSize)
|
---|
5987 | {
|
---|
5988 | case IEMMODE_16BIT:
|
---|
5989 | IEM_MC_BEGIN(0, 2);
|
---|
5990 | IEM_MC_LOCAL(uint16_t, u16Value);
|
---|
5991 | IEM_MC_LOCAL(RTGCPTR, GCPtrEffDst);
|
---|
5992 | IEM_MC_CALC_RM_EFF_ADDR(GCPtrEffDst, bRm, 0);
|
---|
5993 | IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
|
---|
5994 | IEM_MC_FETCH_MEM_U8_ZX_U16(u16Value, pVCpu->iem.s.iEffSeg, GCPtrEffDst);
|
---|
5995 | IEM_MC_STORE_GREG_U16(((bRm >> X86_MODRM_REG_SHIFT) & X86_MODRM_REG_SMASK) | pVCpu->iem.s.uRexReg, u16Value);
|
---|
5996 | IEM_MC_ADVANCE_RIP();
|
---|
5997 | IEM_MC_END();
|
---|
5998 | return VINF_SUCCESS;
|
---|
5999 |
|
---|
6000 | case IEMMODE_32BIT:
|
---|
6001 | IEM_MC_BEGIN(0, 2);
|
---|
6002 | IEM_MC_LOCAL(uint32_t, u32Value);
|
---|
6003 | IEM_MC_LOCAL(RTGCPTR, GCPtrEffDst);
|
---|
6004 | IEM_MC_CALC_RM_EFF_ADDR(GCPtrEffDst, bRm, 0);
|
---|
6005 | IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
|
---|
6006 | IEM_MC_FETCH_MEM_U8_ZX_U32(u32Value, pVCpu->iem.s.iEffSeg, GCPtrEffDst);
|
---|
6007 | IEM_MC_STORE_GREG_U32(((bRm >> X86_MODRM_REG_SHIFT) & X86_MODRM_REG_SMASK) | pVCpu->iem.s.uRexReg, u32Value);
|
---|
6008 | IEM_MC_ADVANCE_RIP();
|
---|
6009 | IEM_MC_END();
|
---|
6010 | return VINF_SUCCESS;
|
---|
6011 |
|
---|
6012 | case IEMMODE_64BIT:
|
---|
6013 | IEM_MC_BEGIN(0, 2);
|
---|
6014 | IEM_MC_LOCAL(uint64_t, u64Value);
|
---|
6015 | IEM_MC_LOCAL(RTGCPTR, GCPtrEffDst);
|
---|
6016 | IEM_MC_CALC_RM_EFF_ADDR(GCPtrEffDst, bRm, 0);
|
---|
6017 | IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
|
---|
6018 | IEM_MC_FETCH_MEM_U8_ZX_U64(u64Value, pVCpu->iem.s.iEffSeg, GCPtrEffDst);
|
---|
6019 | IEM_MC_STORE_GREG_U64(((bRm >> X86_MODRM_REG_SHIFT) & X86_MODRM_REG_SMASK) | pVCpu->iem.s.uRexReg, u64Value);
|
---|
6020 | IEM_MC_ADVANCE_RIP();
|
---|
6021 | IEM_MC_END();
|
---|
6022 | return VINF_SUCCESS;
|
---|
6023 |
|
---|
6024 | IEM_NOT_REACHED_DEFAULT_CASE_RET();
|
---|
6025 | }
|
---|
6026 | }
|
---|
6027 | }
|
---|
6028 |
|
---|
6029 |
|
---|
6030 | /** Opcode 0x0f 0xb7. */
|
---|
6031 | FNIEMOP_DEF(iemOp_movzx_Gv_Ew)
|
---|
6032 | {
|
---|
6033 | IEMOP_MNEMONIC("movzx Gv,Ew");
|
---|
6034 | IEMOP_HLP_MIN_386();
|
---|
6035 |
|
---|
6036 | uint8_t bRm; IEM_OPCODE_GET_NEXT_U8(&bRm);
|
---|
6037 |
|
---|
6038 | /** @todo Not entirely sure how the operand size prefix is handled here,
|
---|
6039 | * assuming that it will be ignored. Would be nice to have a few
|
---|
6040 | * test for this. */
|
---|
6041 | /*
|
---|
6042 | * If rm is denoting a register, no more instruction bytes.
|
---|
6043 | */
|
---|
6044 | if ((bRm & X86_MODRM_MOD_MASK) == (3 << X86_MODRM_MOD_SHIFT))
|
---|
6045 | {
|
---|
6046 | IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
|
---|
6047 | if (pVCpu->iem.s.enmEffOpSize != IEMMODE_64BIT)
|
---|
6048 | {
|
---|
6049 | IEM_MC_BEGIN(0, 1);
|
---|
6050 | IEM_MC_LOCAL(uint32_t, u32Value);
|
---|
6051 | IEM_MC_FETCH_GREG_U16_ZX_U32(u32Value, (bRm & X86_MODRM_RM_MASK) | pVCpu->iem.s.uRexB);
|
---|
6052 | IEM_MC_STORE_GREG_U32(((bRm >> X86_MODRM_REG_SHIFT) & X86_MODRM_REG_SMASK) | pVCpu->iem.s.uRexReg, u32Value);
|
---|
6053 | IEM_MC_ADVANCE_RIP();
|
---|
6054 | IEM_MC_END();
|
---|
6055 | }
|
---|
6056 | else
|
---|
6057 | {
|
---|
6058 | IEM_MC_BEGIN(0, 1);
|
---|
6059 | IEM_MC_LOCAL(uint64_t, u64Value);
|
---|
6060 | IEM_MC_FETCH_GREG_U16_ZX_U64(u64Value, (bRm & X86_MODRM_RM_MASK) | pVCpu->iem.s.uRexB);
|
---|
6061 | IEM_MC_STORE_GREG_U64(((bRm >> X86_MODRM_REG_SHIFT) & X86_MODRM_REG_SMASK) | pVCpu->iem.s.uRexReg, u64Value);
|
---|
6062 | IEM_MC_ADVANCE_RIP();
|
---|
6063 | IEM_MC_END();
|
---|
6064 | }
|
---|
6065 | }
|
---|
6066 | else
|
---|
6067 | {
|
---|
6068 | /*
|
---|
6069 | * We're loading a register from memory.
|
---|
6070 | */
|
---|
6071 | if (pVCpu->iem.s.enmEffOpSize != IEMMODE_64BIT)
|
---|
6072 | {
|
---|
6073 | IEM_MC_BEGIN(0, 2);
|
---|
6074 | IEM_MC_LOCAL(uint32_t, u32Value);
|
---|
6075 | IEM_MC_LOCAL(RTGCPTR, GCPtrEffDst);
|
---|
6076 | IEM_MC_CALC_RM_EFF_ADDR(GCPtrEffDst, bRm, 0);
|
---|
6077 | IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
|
---|
6078 | IEM_MC_FETCH_MEM_U16_ZX_U32(u32Value, pVCpu->iem.s.iEffSeg, GCPtrEffDst);
|
---|
6079 | IEM_MC_STORE_GREG_U32(((bRm >> X86_MODRM_REG_SHIFT) & X86_MODRM_REG_SMASK) | pVCpu->iem.s.uRexReg, u32Value);
|
---|
6080 | IEM_MC_ADVANCE_RIP();
|
---|
6081 | IEM_MC_END();
|
---|
6082 | }
|
---|
6083 | else
|
---|
6084 | {
|
---|
6085 | IEM_MC_BEGIN(0, 2);
|
---|
6086 | IEM_MC_LOCAL(uint64_t, u64Value);
|
---|
6087 | IEM_MC_LOCAL(RTGCPTR, GCPtrEffDst);
|
---|
6088 | IEM_MC_CALC_RM_EFF_ADDR(GCPtrEffDst, bRm, 0);
|
---|
6089 | IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
|
---|
6090 | IEM_MC_FETCH_MEM_U16_ZX_U64(u64Value, pVCpu->iem.s.iEffSeg, GCPtrEffDst);
|
---|
6091 | IEM_MC_STORE_GREG_U64(((bRm >> X86_MODRM_REG_SHIFT) & X86_MODRM_REG_SMASK) | pVCpu->iem.s.uRexReg, u64Value);
|
---|
6092 | IEM_MC_ADVANCE_RIP();
|
---|
6093 | IEM_MC_END();
|
---|
6094 | }
|
---|
6095 | }
|
---|
6096 | return VINF_SUCCESS;
|
---|
6097 | }
|
---|
6098 |
|
---|
6099 |
|
---|
6100 | /** Opcode 0x0f 0xb8. */
|
---|
6101 | FNIEMOP_STUB(iemOp_popcnt_Gv_Ev_jmpe);
|
---|
6102 |
|
---|
6103 |
|
---|
6104 | /** Opcode 0x0f 0xb9. */
|
---|
6105 | FNIEMOP_DEF(iemOp_Grp10)
|
---|
6106 | {
|
---|
6107 | Log(("iemOp_Grp10 -> #UD\n"));
|
---|
6108 | return IEMOP_RAISE_INVALID_OPCODE();
|
---|
6109 | }
|
---|
6110 |
|
---|
6111 |
|
---|
6112 | /** Opcode 0x0f 0xba. */
|
---|
6113 | FNIEMOP_DEF(iemOp_Grp8)
|
---|
6114 | {
|
---|
6115 | IEMOP_HLP_MIN_386();
|
---|
6116 | uint8_t bRm; IEM_OPCODE_GET_NEXT_U8(&bRm);
|
---|
6117 | PCIEMOPBINSIZES pImpl;
|
---|
6118 | switch ((bRm >> X86_MODRM_REG_SHIFT) & X86_MODRM_REG_SMASK)
|
---|
6119 | {
|
---|
6120 | case 0: case 1: case 2: case 3:
|
---|
6121 | return IEMOP_RAISE_INVALID_OPCODE();
|
---|
6122 | case 4: pImpl = &g_iemAImpl_bt; IEMOP_MNEMONIC("bt Ev,Ib"); break;
|
---|
6123 | case 5: pImpl = &g_iemAImpl_bts; IEMOP_MNEMONIC("bts Ev,Ib"); break;
|
---|
6124 | case 6: pImpl = &g_iemAImpl_btr; IEMOP_MNEMONIC("btr Ev,Ib"); break;
|
---|
6125 | case 7: pImpl = &g_iemAImpl_btc; IEMOP_MNEMONIC("btc Ev,Ib"); break;
|
---|
6126 | IEM_NOT_REACHED_DEFAULT_CASE_RET();
|
---|
6127 | }
|
---|
6128 | IEMOP_VERIFICATION_UNDEFINED_EFLAGS(X86_EFL_OF | X86_EFL_SF | X86_EFL_ZF | X86_EFL_AF | X86_EFL_PF);
|
---|
6129 |
|
---|
6130 | if ((bRm & X86_MODRM_MOD_MASK) == (3 << X86_MODRM_MOD_SHIFT))
|
---|
6131 | {
|
---|
6132 | /* register destination. */
|
---|
6133 | uint8_t u8Bit; IEM_OPCODE_GET_NEXT_U8(&u8Bit);
|
---|
6134 | IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
|
---|
6135 |
|
---|
6136 | switch (pVCpu->iem.s.enmEffOpSize)
|
---|
6137 | {
|
---|
6138 | case IEMMODE_16BIT:
|
---|
6139 | IEM_MC_BEGIN(3, 0);
|
---|
6140 | IEM_MC_ARG(uint16_t *, pu16Dst, 0);
|
---|
6141 | IEM_MC_ARG_CONST(uint16_t, u16Src, /*=*/ u8Bit & 0x0f, 1);
|
---|
6142 | IEM_MC_ARG(uint32_t *, pEFlags, 2);
|
---|
6143 |
|
---|
6144 | IEM_MC_REF_GREG_U16(pu16Dst, (bRm & X86_MODRM_RM_MASK) | pVCpu->iem.s.uRexB);
|
---|
6145 | IEM_MC_REF_EFLAGS(pEFlags);
|
---|
6146 | IEM_MC_CALL_VOID_AIMPL_3(pImpl->pfnNormalU16, pu16Dst, u16Src, pEFlags);
|
---|
6147 |
|
---|
6148 | IEM_MC_ADVANCE_RIP();
|
---|
6149 | IEM_MC_END();
|
---|
6150 | return VINF_SUCCESS;
|
---|
6151 |
|
---|
6152 | case IEMMODE_32BIT:
|
---|
6153 | IEM_MC_BEGIN(3, 0);
|
---|
6154 | IEM_MC_ARG(uint32_t *, pu32Dst, 0);
|
---|
6155 | IEM_MC_ARG_CONST(uint32_t, u32Src, /*=*/ u8Bit & 0x1f, 1);
|
---|
6156 | IEM_MC_ARG(uint32_t *, pEFlags, 2);
|
---|
6157 |
|
---|
6158 | IEM_MC_REF_GREG_U32(pu32Dst, (bRm & X86_MODRM_RM_MASK) | pVCpu->iem.s.uRexB);
|
---|
6159 | IEM_MC_REF_EFLAGS(pEFlags);
|
---|
6160 | IEM_MC_CALL_VOID_AIMPL_3(pImpl->pfnNormalU32, pu32Dst, u32Src, pEFlags);
|
---|
6161 |
|
---|
6162 | IEM_MC_CLEAR_HIGH_GREG_U64_BY_REF(pu32Dst);
|
---|
6163 | IEM_MC_ADVANCE_RIP();
|
---|
6164 | IEM_MC_END();
|
---|
6165 | return VINF_SUCCESS;
|
---|
6166 |
|
---|
6167 | case IEMMODE_64BIT:
|
---|
6168 | IEM_MC_BEGIN(3, 0);
|
---|
6169 | IEM_MC_ARG(uint64_t *, pu64Dst, 0);
|
---|
6170 | IEM_MC_ARG_CONST(uint64_t, u64Src, /*=*/ u8Bit & 0x3f, 1);
|
---|
6171 | IEM_MC_ARG(uint32_t *, pEFlags, 2);
|
---|
6172 |
|
---|
6173 | IEM_MC_REF_GREG_U64(pu64Dst, (bRm & X86_MODRM_RM_MASK) | pVCpu->iem.s.uRexB);
|
---|
6174 | IEM_MC_REF_EFLAGS(pEFlags);
|
---|
6175 | IEM_MC_CALL_VOID_AIMPL_3(pImpl->pfnNormalU64, pu64Dst, u64Src, pEFlags);
|
---|
6176 |
|
---|
6177 | IEM_MC_ADVANCE_RIP();
|
---|
6178 | IEM_MC_END();
|
---|
6179 | return VINF_SUCCESS;
|
---|
6180 |
|
---|
6181 | IEM_NOT_REACHED_DEFAULT_CASE_RET();
|
---|
6182 | }
|
---|
6183 | }
|
---|
6184 | else
|
---|
6185 | {
|
---|
6186 | /* memory destination. */
|
---|
6187 |
|
---|
6188 | uint32_t fAccess;
|
---|
6189 | if (pImpl->pfnLockedU16)
|
---|
6190 | fAccess = IEM_ACCESS_DATA_RW;
|
---|
6191 | else /* BT */
|
---|
6192 | fAccess = IEM_ACCESS_DATA_R;
|
---|
6193 |
|
---|
6194 | /** @todo test negative bit offsets! */
|
---|
6195 | switch (pVCpu->iem.s.enmEffOpSize)
|
---|
6196 | {
|
---|
6197 | case IEMMODE_16BIT:
|
---|
6198 | IEM_MC_BEGIN(3, 1);
|
---|
6199 | IEM_MC_ARG(uint16_t *, pu16Dst, 0);
|
---|
6200 | IEM_MC_ARG(uint16_t, u16Src, 1);
|
---|
6201 | IEM_MC_ARG_LOCAL_EFLAGS( pEFlags, EFlags, 2);
|
---|
6202 | IEM_MC_LOCAL(RTGCPTR, GCPtrEffDst);
|
---|
6203 |
|
---|
6204 | IEM_MC_CALC_RM_EFF_ADDR(GCPtrEffDst, bRm, 1);
|
---|
6205 | uint8_t u8Bit; IEM_OPCODE_GET_NEXT_U8(&u8Bit);
|
---|
6206 | IEM_MC_ASSIGN(u16Src, u8Bit & 0x0f);
|
---|
6207 | if (pImpl->pfnLockedU16)
|
---|
6208 | IEMOP_HLP_DONE_DECODING();
|
---|
6209 | else
|
---|
6210 | IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
|
---|
6211 | IEM_MC_FETCH_EFLAGS(EFlags);
|
---|
6212 | IEM_MC_MEM_MAP(pu16Dst, fAccess, pVCpu->iem.s.iEffSeg, GCPtrEffDst, 0);
|
---|
6213 | if (!(pVCpu->iem.s.fPrefixes & IEM_OP_PRF_LOCK))
|
---|
6214 | IEM_MC_CALL_VOID_AIMPL_3(pImpl->pfnNormalU16, pu16Dst, u16Src, pEFlags);
|
---|
6215 | else
|
---|
6216 | IEM_MC_CALL_VOID_AIMPL_3(pImpl->pfnLockedU16, pu16Dst, u16Src, pEFlags);
|
---|
6217 | IEM_MC_MEM_COMMIT_AND_UNMAP(pu16Dst, fAccess);
|
---|
6218 |
|
---|
6219 | IEM_MC_COMMIT_EFLAGS(EFlags);
|
---|
6220 | IEM_MC_ADVANCE_RIP();
|
---|
6221 | IEM_MC_END();
|
---|
6222 | return VINF_SUCCESS;
|
---|
6223 |
|
---|
6224 | case IEMMODE_32BIT:
|
---|
6225 | IEM_MC_BEGIN(3, 1);
|
---|
6226 | IEM_MC_ARG(uint32_t *, pu32Dst, 0);
|
---|
6227 | IEM_MC_ARG(uint32_t, u32Src, 1);
|
---|
6228 | IEM_MC_ARG_LOCAL_EFLAGS( pEFlags, EFlags, 2);
|
---|
6229 | IEM_MC_LOCAL(RTGCPTR, GCPtrEffDst);
|
---|
6230 |
|
---|
6231 | IEM_MC_CALC_RM_EFF_ADDR(GCPtrEffDst, bRm, 1);
|
---|
6232 | uint8_t u8Bit; IEM_OPCODE_GET_NEXT_U8(&u8Bit);
|
---|
6233 | IEM_MC_ASSIGN(u32Src, u8Bit & 0x1f);
|
---|
6234 | if (pImpl->pfnLockedU16)
|
---|
6235 | IEMOP_HLP_DONE_DECODING();
|
---|
6236 | else
|
---|
6237 | IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
|
---|
6238 | IEM_MC_FETCH_EFLAGS(EFlags);
|
---|
6239 | IEM_MC_MEM_MAP(pu32Dst, fAccess, pVCpu->iem.s.iEffSeg, GCPtrEffDst, 0);
|
---|
6240 | if (!(pVCpu->iem.s.fPrefixes & IEM_OP_PRF_LOCK))
|
---|
6241 | IEM_MC_CALL_VOID_AIMPL_3(pImpl->pfnNormalU32, pu32Dst, u32Src, pEFlags);
|
---|
6242 | else
|
---|
6243 | IEM_MC_CALL_VOID_AIMPL_3(pImpl->pfnLockedU32, pu32Dst, u32Src, pEFlags);
|
---|
6244 | IEM_MC_MEM_COMMIT_AND_UNMAP(pu32Dst, fAccess);
|
---|
6245 |
|
---|
6246 | IEM_MC_COMMIT_EFLAGS(EFlags);
|
---|
6247 | IEM_MC_ADVANCE_RIP();
|
---|
6248 | IEM_MC_END();
|
---|
6249 | return VINF_SUCCESS;
|
---|
6250 |
|
---|
6251 | case IEMMODE_64BIT:
|
---|
6252 | IEM_MC_BEGIN(3, 1);
|
---|
6253 | IEM_MC_ARG(uint64_t *, pu64Dst, 0);
|
---|
6254 | IEM_MC_ARG(uint64_t, u64Src, 1);
|
---|
6255 | IEM_MC_ARG_LOCAL_EFLAGS( pEFlags, EFlags, 2);
|
---|
6256 | IEM_MC_LOCAL(RTGCPTR, GCPtrEffDst);
|
---|
6257 |
|
---|
6258 | IEM_MC_CALC_RM_EFF_ADDR(GCPtrEffDst, bRm, 1);
|
---|
6259 | uint8_t u8Bit; IEM_OPCODE_GET_NEXT_U8(&u8Bit);
|
---|
6260 | IEM_MC_ASSIGN(u64Src, u8Bit & 0x3f);
|
---|
6261 | if (pImpl->pfnLockedU16)
|
---|
6262 | IEMOP_HLP_DONE_DECODING();
|
---|
6263 | else
|
---|
6264 | IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
|
---|
6265 | IEM_MC_FETCH_EFLAGS(EFlags);
|
---|
6266 | IEM_MC_MEM_MAP(pu64Dst, fAccess, pVCpu->iem.s.iEffSeg, GCPtrEffDst, 0);
|
---|
6267 | if (!(pVCpu->iem.s.fPrefixes & IEM_OP_PRF_LOCK))
|
---|
6268 | IEM_MC_CALL_VOID_AIMPL_3(pImpl->pfnNormalU64, pu64Dst, u64Src, pEFlags);
|
---|
6269 | else
|
---|
6270 | IEM_MC_CALL_VOID_AIMPL_3(pImpl->pfnLockedU64, pu64Dst, u64Src, pEFlags);
|
---|
6271 | IEM_MC_MEM_COMMIT_AND_UNMAP(pu64Dst, fAccess);
|
---|
6272 |
|
---|
6273 | IEM_MC_COMMIT_EFLAGS(EFlags);
|
---|
6274 | IEM_MC_ADVANCE_RIP();
|
---|
6275 | IEM_MC_END();
|
---|
6276 | return VINF_SUCCESS;
|
---|
6277 |
|
---|
6278 | IEM_NOT_REACHED_DEFAULT_CASE_RET();
|
---|
6279 | }
|
---|
6280 | }
|
---|
6281 |
|
---|
6282 | }
|
---|
6283 |
|
---|
6284 |
|
---|
6285 | /** Opcode 0x0f 0xbb. */
|
---|
6286 | FNIEMOP_DEF(iemOp_btc_Ev_Gv)
|
---|
6287 | {
|
---|
6288 | IEMOP_MNEMONIC("btc Ev,Gv");
|
---|
6289 | IEMOP_HLP_MIN_386();
|
---|
6290 | return FNIEMOP_CALL_1(iemOpCommonBit_Ev_Gv, &g_iemAImpl_btc);
|
---|
6291 | }
|
---|
6292 |
|
---|
6293 |
|
---|
6294 | /** Opcode 0x0f 0xbc. */
|
---|
6295 | FNIEMOP_DEF(iemOp_bsf_Gv_Ev)
|
---|
6296 | {
|
---|
6297 | IEMOP_MNEMONIC("bsf Gv,Ev");
|
---|
6298 | IEMOP_HLP_MIN_386();
|
---|
6299 | IEMOP_VERIFICATION_UNDEFINED_EFLAGS(X86_EFL_OF | X86_EFL_SF | X86_EFL_AF | X86_EFL_PF | X86_EFL_CF);
|
---|
6300 | return FNIEMOP_CALL_1(iemOpHlpBinaryOperator_rv_rm, &g_iemAImpl_bsf);
|
---|
6301 | }
|
---|
6302 |
|
---|
6303 |
|
---|
6304 | /** Opcode 0x0f 0xbd. */
|
---|
6305 | FNIEMOP_DEF(iemOp_bsr_Gv_Ev)
|
---|
6306 | {
|
---|
6307 | IEMOP_MNEMONIC("bsr Gv,Ev");
|
---|
6308 | IEMOP_HLP_MIN_386();
|
---|
6309 | IEMOP_VERIFICATION_UNDEFINED_EFLAGS(X86_EFL_OF | X86_EFL_SF | X86_EFL_AF | X86_EFL_PF | X86_EFL_CF);
|
---|
6310 | return FNIEMOP_CALL_1(iemOpHlpBinaryOperator_rv_rm, &g_iemAImpl_bsr);
|
---|
6311 | }
|
---|
6312 |
|
---|
6313 |
|
---|
6314 | /** Opcode 0x0f 0xbe. */
|
---|
6315 | FNIEMOP_DEF(iemOp_movsx_Gv_Eb)
|
---|
6316 | {
|
---|
6317 | IEMOP_MNEMONIC("movsx Gv,Eb");
|
---|
6318 | IEMOP_HLP_MIN_386();
|
---|
6319 |
|
---|
6320 | uint8_t bRm; IEM_OPCODE_GET_NEXT_U8(&bRm);
|
---|
6321 |
|
---|
6322 | /*
|
---|
6323 | * If rm is denoting a register, no more instruction bytes.
|
---|
6324 | */
|
---|
6325 | if ((bRm & X86_MODRM_MOD_MASK) == (3 << X86_MODRM_MOD_SHIFT))
|
---|
6326 | {
|
---|
6327 | IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
|
---|
6328 | switch (pVCpu->iem.s.enmEffOpSize)
|
---|
6329 | {
|
---|
6330 | case IEMMODE_16BIT:
|
---|
6331 | IEM_MC_BEGIN(0, 1);
|
---|
6332 | IEM_MC_LOCAL(uint16_t, u16Value);
|
---|
6333 | IEM_MC_FETCH_GREG_U8_SX_U16(u16Value, (bRm & X86_MODRM_RM_MASK) | pVCpu->iem.s.uRexB);
|
---|
6334 | IEM_MC_STORE_GREG_U16(((bRm >> X86_MODRM_REG_SHIFT) & X86_MODRM_REG_SMASK) | pVCpu->iem.s.uRexReg, u16Value);
|
---|
6335 | IEM_MC_ADVANCE_RIP();
|
---|
6336 | IEM_MC_END();
|
---|
6337 | return VINF_SUCCESS;
|
---|
6338 |
|
---|
6339 | case IEMMODE_32BIT:
|
---|
6340 | IEM_MC_BEGIN(0, 1);
|
---|
6341 | IEM_MC_LOCAL(uint32_t, u32Value);
|
---|
6342 | IEM_MC_FETCH_GREG_U8_SX_U32(u32Value, (bRm & X86_MODRM_RM_MASK) | pVCpu->iem.s.uRexB);
|
---|
6343 | IEM_MC_STORE_GREG_U32(((bRm >> X86_MODRM_REG_SHIFT) & X86_MODRM_REG_SMASK) | pVCpu->iem.s.uRexReg, u32Value);
|
---|
6344 | IEM_MC_ADVANCE_RIP();
|
---|
6345 | IEM_MC_END();
|
---|
6346 | return VINF_SUCCESS;
|
---|
6347 |
|
---|
6348 | case IEMMODE_64BIT:
|
---|
6349 | IEM_MC_BEGIN(0, 1);
|
---|
6350 | IEM_MC_LOCAL(uint64_t, u64Value);
|
---|
6351 | IEM_MC_FETCH_GREG_U8_SX_U64(u64Value, (bRm & X86_MODRM_RM_MASK) | pVCpu->iem.s.uRexB);
|
---|
6352 | IEM_MC_STORE_GREG_U64(((bRm >> X86_MODRM_REG_SHIFT) & X86_MODRM_REG_SMASK) | pVCpu->iem.s.uRexReg, u64Value);
|
---|
6353 | IEM_MC_ADVANCE_RIP();
|
---|
6354 | IEM_MC_END();
|
---|
6355 | return VINF_SUCCESS;
|
---|
6356 |
|
---|
6357 | IEM_NOT_REACHED_DEFAULT_CASE_RET();
|
---|
6358 | }
|
---|
6359 | }
|
---|
6360 | else
|
---|
6361 | {
|
---|
6362 | /*
|
---|
6363 | * We're loading a register from memory.
|
---|
6364 | */
|
---|
6365 | switch (pVCpu->iem.s.enmEffOpSize)
|
---|
6366 | {
|
---|
6367 | case IEMMODE_16BIT:
|
---|
6368 | IEM_MC_BEGIN(0, 2);
|
---|
6369 | IEM_MC_LOCAL(uint16_t, u16Value);
|
---|
6370 | IEM_MC_LOCAL(RTGCPTR, GCPtrEffDst);
|
---|
6371 | IEM_MC_CALC_RM_EFF_ADDR(GCPtrEffDst, bRm, 0);
|
---|
6372 | IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
|
---|
6373 | IEM_MC_FETCH_MEM_U8_SX_U16(u16Value, pVCpu->iem.s.iEffSeg, GCPtrEffDst);
|
---|
6374 | IEM_MC_STORE_GREG_U16(((bRm >> X86_MODRM_REG_SHIFT) & X86_MODRM_REG_SMASK) | pVCpu->iem.s.uRexReg, u16Value);
|
---|
6375 | IEM_MC_ADVANCE_RIP();
|
---|
6376 | IEM_MC_END();
|
---|
6377 | return VINF_SUCCESS;
|
---|
6378 |
|
---|
6379 | case IEMMODE_32BIT:
|
---|
6380 | IEM_MC_BEGIN(0, 2);
|
---|
6381 | IEM_MC_LOCAL(uint32_t, u32Value);
|
---|
6382 | IEM_MC_LOCAL(RTGCPTR, GCPtrEffDst);
|
---|
6383 | IEM_MC_CALC_RM_EFF_ADDR(GCPtrEffDst, bRm, 0);
|
---|
6384 | IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
|
---|
6385 | IEM_MC_FETCH_MEM_U8_SX_U32(u32Value, pVCpu->iem.s.iEffSeg, GCPtrEffDst);
|
---|
6386 | IEM_MC_STORE_GREG_U32(((bRm >> X86_MODRM_REG_SHIFT) & X86_MODRM_REG_SMASK) | pVCpu->iem.s.uRexReg, u32Value);
|
---|
6387 | IEM_MC_ADVANCE_RIP();
|
---|
6388 | IEM_MC_END();
|
---|
6389 | return VINF_SUCCESS;
|
---|
6390 |
|
---|
6391 | case IEMMODE_64BIT:
|
---|
6392 | IEM_MC_BEGIN(0, 2);
|
---|
6393 | IEM_MC_LOCAL(uint64_t, u64Value);
|
---|
6394 | IEM_MC_LOCAL(RTGCPTR, GCPtrEffDst);
|
---|
6395 | IEM_MC_CALC_RM_EFF_ADDR(GCPtrEffDst, bRm, 0);
|
---|
6396 | IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
|
---|
6397 | IEM_MC_FETCH_MEM_U8_SX_U64(u64Value, pVCpu->iem.s.iEffSeg, GCPtrEffDst);
|
---|
6398 | IEM_MC_STORE_GREG_U64(((bRm >> X86_MODRM_REG_SHIFT) & X86_MODRM_REG_SMASK) | pVCpu->iem.s.uRexReg, u64Value);
|
---|
6399 | IEM_MC_ADVANCE_RIP();
|
---|
6400 | IEM_MC_END();
|
---|
6401 | return VINF_SUCCESS;
|
---|
6402 |
|
---|
6403 | IEM_NOT_REACHED_DEFAULT_CASE_RET();
|
---|
6404 | }
|
---|
6405 | }
|
---|
6406 | }
|
---|
6407 |
|
---|
6408 |
|
---|
6409 | /** Opcode 0x0f 0xbf. */
|
---|
6410 | FNIEMOP_DEF(iemOp_movsx_Gv_Ew)
|
---|
6411 | {
|
---|
6412 | IEMOP_MNEMONIC("movsx Gv,Ew");
|
---|
6413 | IEMOP_HLP_MIN_386();
|
---|
6414 |
|
---|
6415 | uint8_t bRm; IEM_OPCODE_GET_NEXT_U8(&bRm);
|
---|
6416 |
|
---|
6417 | /** @todo Not entirely sure how the operand size prefix is handled here,
|
---|
6418 | * assuming that it will be ignored. Would be nice to have a few
|
---|
6419 | * test for this. */
|
---|
6420 | /*
|
---|
6421 | * If rm is denoting a register, no more instruction bytes.
|
---|
6422 | */
|
---|
6423 | if ((bRm & X86_MODRM_MOD_MASK) == (3 << X86_MODRM_MOD_SHIFT))
|
---|
6424 | {
|
---|
6425 | IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
|
---|
6426 | if (pVCpu->iem.s.enmEffOpSize != IEMMODE_64BIT)
|
---|
6427 | {
|
---|
6428 | IEM_MC_BEGIN(0, 1);
|
---|
6429 | IEM_MC_LOCAL(uint32_t, u32Value);
|
---|
6430 | IEM_MC_FETCH_GREG_U16_SX_U32(u32Value, (bRm & X86_MODRM_RM_MASK) | pVCpu->iem.s.uRexB);
|
---|
6431 | IEM_MC_STORE_GREG_U32(((bRm >> X86_MODRM_REG_SHIFT) & X86_MODRM_REG_SMASK) | pVCpu->iem.s.uRexReg, u32Value);
|
---|
6432 | IEM_MC_ADVANCE_RIP();
|
---|
6433 | IEM_MC_END();
|
---|
6434 | }
|
---|
6435 | else
|
---|
6436 | {
|
---|
6437 | IEM_MC_BEGIN(0, 1);
|
---|
6438 | IEM_MC_LOCAL(uint64_t, u64Value);
|
---|
6439 | IEM_MC_FETCH_GREG_U16_SX_U64(u64Value, (bRm & X86_MODRM_RM_MASK) | pVCpu->iem.s.uRexB);
|
---|
6440 | IEM_MC_STORE_GREG_U64(((bRm >> X86_MODRM_REG_SHIFT) & X86_MODRM_REG_SMASK) | pVCpu->iem.s.uRexReg, u64Value);
|
---|
6441 | IEM_MC_ADVANCE_RIP();
|
---|
6442 | IEM_MC_END();
|
---|
6443 | }
|
---|
6444 | }
|
---|
6445 | else
|
---|
6446 | {
|
---|
6447 | /*
|
---|
6448 | * We're loading a register from memory.
|
---|
6449 | */
|
---|
6450 | if (pVCpu->iem.s.enmEffOpSize != IEMMODE_64BIT)
|
---|
6451 | {
|
---|
6452 | IEM_MC_BEGIN(0, 2);
|
---|
6453 | IEM_MC_LOCAL(uint32_t, u32Value);
|
---|
6454 | IEM_MC_LOCAL(RTGCPTR, GCPtrEffDst);
|
---|
6455 | IEM_MC_CALC_RM_EFF_ADDR(GCPtrEffDst, bRm, 0);
|
---|
6456 | IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
|
---|
6457 | IEM_MC_FETCH_MEM_U16_SX_U32(u32Value, pVCpu->iem.s.iEffSeg, GCPtrEffDst);
|
---|
6458 | IEM_MC_STORE_GREG_U32(((bRm >> X86_MODRM_REG_SHIFT) & X86_MODRM_REG_SMASK) | pVCpu->iem.s.uRexReg, u32Value);
|
---|
6459 | IEM_MC_ADVANCE_RIP();
|
---|
6460 | IEM_MC_END();
|
---|
6461 | }
|
---|
6462 | else
|
---|
6463 | {
|
---|
6464 | IEM_MC_BEGIN(0, 2);
|
---|
6465 | IEM_MC_LOCAL(uint64_t, u64Value);
|
---|
6466 | IEM_MC_LOCAL(RTGCPTR, GCPtrEffDst);
|
---|
6467 | IEM_MC_CALC_RM_EFF_ADDR(GCPtrEffDst, bRm, 0);
|
---|
6468 | IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
|
---|
6469 | IEM_MC_FETCH_MEM_U16_SX_U64(u64Value, pVCpu->iem.s.iEffSeg, GCPtrEffDst);
|
---|
6470 | IEM_MC_STORE_GREG_U64(((bRm >> X86_MODRM_REG_SHIFT) & X86_MODRM_REG_SMASK) | pVCpu->iem.s.uRexReg, u64Value);
|
---|
6471 | IEM_MC_ADVANCE_RIP();
|
---|
6472 | IEM_MC_END();
|
---|
6473 | }
|
---|
6474 | }
|
---|
6475 | return VINF_SUCCESS;
|
---|
6476 | }
|
---|
6477 |
|
---|
6478 |
|
---|
6479 | /** Opcode 0x0f 0xc0. */
|
---|
6480 | FNIEMOP_DEF(iemOp_xadd_Eb_Gb)
|
---|
6481 | {
|
---|
6482 | uint8_t bRm; IEM_OPCODE_GET_NEXT_U8(&bRm);
|
---|
6483 | IEMOP_HLP_MIN_486();
|
---|
6484 | IEMOP_MNEMONIC("xadd Eb,Gb");
|
---|
6485 |
|
---|
6486 | /*
|
---|
6487 | * If rm is denoting a register, no more instruction bytes.
|
---|
6488 | */
|
---|
6489 | if ((bRm & X86_MODRM_MOD_MASK) == (3 << X86_MODRM_MOD_SHIFT))
|
---|
6490 | {
|
---|
6491 | IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
|
---|
6492 |
|
---|
6493 | IEM_MC_BEGIN(3, 0);
|
---|
6494 | IEM_MC_ARG(uint8_t *, pu8Dst, 0);
|
---|
6495 | IEM_MC_ARG(uint8_t *, pu8Reg, 1);
|
---|
6496 | IEM_MC_ARG(uint32_t *, pEFlags, 2);
|
---|
6497 |
|
---|
6498 | IEM_MC_REF_GREG_U8(pu8Dst, (bRm & X86_MODRM_RM_MASK) | pVCpu->iem.s.uRexB);
|
---|
6499 | IEM_MC_REF_GREG_U8(pu8Reg, ((bRm >> X86_MODRM_REG_SHIFT) & X86_MODRM_REG_SMASK) | pVCpu->iem.s.uRexReg);
|
---|
6500 | IEM_MC_REF_EFLAGS(pEFlags);
|
---|
6501 | IEM_MC_CALL_VOID_AIMPL_3(iemAImpl_xadd_u8, pu8Dst, pu8Reg, pEFlags);
|
---|
6502 |
|
---|
6503 | IEM_MC_ADVANCE_RIP();
|
---|
6504 | IEM_MC_END();
|
---|
6505 | }
|
---|
6506 | else
|
---|
6507 | {
|
---|
6508 | /*
|
---|
6509 | * We're accessing memory.
|
---|
6510 | */
|
---|
6511 | IEM_MC_BEGIN(3, 3);
|
---|
6512 | IEM_MC_ARG(uint8_t *, pu8Dst, 0);
|
---|
6513 | IEM_MC_ARG(uint8_t *, pu8Reg, 1);
|
---|
6514 | IEM_MC_ARG_LOCAL_EFLAGS(pEFlags, EFlags, 2);
|
---|
6515 | IEM_MC_LOCAL(uint8_t, u8RegCopy);
|
---|
6516 | IEM_MC_LOCAL(RTGCPTR, GCPtrEffDst);
|
---|
6517 |
|
---|
6518 | IEM_MC_CALC_RM_EFF_ADDR(GCPtrEffDst, bRm, 0);
|
---|
6519 | IEM_MC_MEM_MAP(pu8Dst, IEM_ACCESS_DATA_RW, pVCpu->iem.s.iEffSeg, GCPtrEffDst, 0 /*arg*/);
|
---|
6520 | IEM_MC_FETCH_GREG_U8(u8RegCopy, ((bRm >> X86_MODRM_REG_SHIFT) & X86_MODRM_REG_SMASK) | pVCpu->iem.s.uRexReg);
|
---|
6521 | IEM_MC_REF_LOCAL(pu8Reg, u8RegCopy);
|
---|
6522 | IEM_MC_FETCH_EFLAGS(EFlags);
|
---|
6523 | if (!(pVCpu->iem.s.fPrefixes & IEM_OP_PRF_LOCK))
|
---|
6524 | IEM_MC_CALL_VOID_AIMPL_3(iemAImpl_xadd_u8, pu8Dst, pu8Reg, pEFlags);
|
---|
6525 | else
|
---|
6526 | IEM_MC_CALL_VOID_AIMPL_3(iemAImpl_xadd_u8_locked, pu8Dst, pu8Reg, pEFlags);
|
---|
6527 |
|
---|
6528 | IEM_MC_MEM_COMMIT_AND_UNMAP(pu8Dst, IEM_ACCESS_DATA_RW);
|
---|
6529 | IEM_MC_COMMIT_EFLAGS(EFlags);
|
---|
6530 | IEM_MC_STORE_GREG_U8(((bRm >> X86_MODRM_REG_SHIFT) & X86_MODRM_REG_SMASK) | pVCpu->iem.s.uRexReg, u8RegCopy);
|
---|
6531 | IEM_MC_ADVANCE_RIP();
|
---|
6532 | IEM_MC_END();
|
---|
6533 | return VINF_SUCCESS;
|
---|
6534 | }
|
---|
6535 | return VINF_SUCCESS;
|
---|
6536 | }
|
---|
6537 |
|
---|
6538 |
|
---|
6539 | /** Opcode 0x0f 0xc1. */
|
---|
6540 | FNIEMOP_DEF(iemOp_xadd_Ev_Gv)
|
---|
6541 | {
|
---|
6542 | IEMOP_MNEMONIC("xadd Ev,Gv");
|
---|
6543 | IEMOP_HLP_MIN_486();
|
---|
6544 | uint8_t bRm; IEM_OPCODE_GET_NEXT_U8(&bRm);
|
---|
6545 |
|
---|
6546 | /*
|
---|
6547 | * If rm is denoting a register, no more instruction bytes.
|
---|
6548 | */
|
---|
6549 | if ((bRm & X86_MODRM_MOD_MASK) == (3 << X86_MODRM_MOD_SHIFT))
|
---|
6550 | {
|
---|
6551 | IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
|
---|
6552 |
|
---|
6553 | switch (pVCpu->iem.s.enmEffOpSize)
|
---|
6554 | {
|
---|
6555 | case IEMMODE_16BIT:
|
---|
6556 | IEM_MC_BEGIN(3, 0);
|
---|
6557 | IEM_MC_ARG(uint16_t *, pu16Dst, 0);
|
---|
6558 | IEM_MC_ARG(uint16_t *, pu16Reg, 1);
|
---|
6559 | IEM_MC_ARG(uint32_t *, pEFlags, 2);
|
---|
6560 |
|
---|
6561 | IEM_MC_REF_GREG_U16(pu16Dst, (bRm & X86_MODRM_RM_MASK) | pVCpu->iem.s.uRexB);
|
---|
6562 | IEM_MC_REF_GREG_U16(pu16Reg, ((bRm >> X86_MODRM_REG_SHIFT) & X86_MODRM_REG_SMASK) | pVCpu->iem.s.uRexReg);
|
---|
6563 | IEM_MC_REF_EFLAGS(pEFlags);
|
---|
6564 | IEM_MC_CALL_VOID_AIMPL_3(iemAImpl_xadd_u16, pu16Dst, pu16Reg, pEFlags);
|
---|
6565 |
|
---|
6566 | IEM_MC_ADVANCE_RIP();
|
---|
6567 | IEM_MC_END();
|
---|
6568 | return VINF_SUCCESS;
|
---|
6569 |
|
---|
6570 | case IEMMODE_32BIT:
|
---|
6571 | IEM_MC_BEGIN(3, 0);
|
---|
6572 | IEM_MC_ARG(uint32_t *, pu32Dst, 0);
|
---|
6573 | IEM_MC_ARG(uint32_t *, pu32Reg, 1);
|
---|
6574 | IEM_MC_ARG(uint32_t *, pEFlags, 2);
|
---|
6575 |
|
---|
6576 | IEM_MC_REF_GREG_U32(pu32Dst, (bRm & X86_MODRM_RM_MASK) | pVCpu->iem.s.uRexB);
|
---|
6577 | IEM_MC_REF_GREG_U32(pu32Reg, ((bRm >> X86_MODRM_REG_SHIFT) & X86_MODRM_REG_SMASK) | pVCpu->iem.s.uRexReg);
|
---|
6578 | IEM_MC_REF_EFLAGS(pEFlags);
|
---|
6579 | IEM_MC_CALL_VOID_AIMPL_3(iemAImpl_xadd_u32, pu32Dst, pu32Reg, pEFlags);
|
---|
6580 |
|
---|
6581 | IEM_MC_CLEAR_HIGH_GREG_U64_BY_REF(pu32Dst);
|
---|
6582 | IEM_MC_CLEAR_HIGH_GREG_U64_BY_REF(pu32Reg);
|
---|
6583 | IEM_MC_ADVANCE_RIP();
|
---|
6584 | IEM_MC_END();
|
---|
6585 | return VINF_SUCCESS;
|
---|
6586 |
|
---|
6587 | case IEMMODE_64BIT:
|
---|
6588 | IEM_MC_BEGIN(3, 0);
|
---|
6589 | IEM_MC_ARG(uint64_t *, pu64Dst, 0);
|
---|
6590 | IEM_MC_ARG(uint64_t *, pu64Reg, 1);
|
---|
6591 | IEM_MC_ARG(uint32_t *, pEFlags, 2);
|
---|
6592 |
|
---|
6593 | IEM_MC_REF_GREG_U64(pu64Dst, (bRm & X86_MODRM_RM_MASK) | pVCpu->iem.s.uRexB);
|
---|
6594 | IEM_MC_REF_GREG_U64(pu64Reg, ((bRm >> X86_MODRM_REG_SHIFT) & X86_MODRM_REG_SMASK) | pVCpu->iem.s.uRexReg);
|
---|
6595 | IEM_MC_REF_EFLAGS(pEFlags);
|
---|
6596 | IEM_MC_CALL_VOID_AIMPL_3(iemAImpl_xadd_u64, pu64Dst, pu64Reg, pEFlags);
|
---|
6597 |
|
---|
6598 | IEM_MC_ADVANCE_RIP();
|
---|
6599 | IEM_MC_END();
|
---|
6600 | return VINF_SUCCESS;
|
---|
6601 |
|
---|
6602 | IEM_NOT_REACHED_DEFAULT_CASE_RET();
|
---|
6603 | }
|
---|
6604 | }
|
---|
6605 | else
|
---|
6606 | {
|
---|
6607 | /*
|
---|
6608 | * We're accessing memory.
|
---|
6609 | */
|
---|
6610 | switch (pVCpu->iem.s.enmEffOpSize)
|
---|
6611 | {
|
---|
6612 | case IEMMODE_16BIT:
|
---|
6613 | IEM_MC_BEGIN(3, 3);
|
---|
6614 | IEM_MC_ARG(uint16_t *, pu16Dst, 0);
|
---|
6615 | IEM_MC_ARG(uint16_t *, pu16Reg, 1);
|
---|
6616 | IEM_MC_ARG_LOCAL_EFLAGS(pEFlags, EFlags, 2);
|
---|
6617 | IEM_MC_LOCAL(uint16_t, u16RegCopy);
|
---|
6618 | IEM_MC_LOCAL(RTGCPTR, GCPtrEffDst);
|
---|
6619 |
|
---|
6620 | IEM_MC_CALC_RM_EFF_ADDR(GCPtrEffDst, bRm, 0);
|
---|
6621 | IEM_MC_MEM_MAP(pu16Dst, IEM_ACCESS_DATA_RW, pVCpu->iem.s.iEffSeg, GCPtrEffDst, 0 /*arg*/);
|
---|
6622 | IEM_MC_FETCH_GREG_U16(u16RegCopy, ((bRm >> X86_MODRM_REG_SHIFT) & X86_MODRM_REG_SMASK) | pVCpu->iem.s.uRexReg);
|
---|
6623 | IEM_MC_REF_LOCAL(pu16Reg, u16RegCopy);
|
---|
6624 | IEM_MC_FETCH_EFLAGS(EFlags);
|
---|
6625 | if (!(pVCpu->iem.s.fPrefixes & IEM_OP_PRF_LOCK))
|
---|
6626 | IEM_MC_CALL_VOID_AIMPL_3(iemAImpl_xadd_u16, pu16Dst, pu16Reg, pEFlags);
|
---|
6627 | else
|
---|
6628 | IEM_MC_CALL_VOID_AIMPL_3(iemAImpl_xadd_u16_locked, pu16Dst, pu16Reg, pEFlags);
|
---|
6629 |
|
---|
6630 | IEM_MC_MEM_COMMIT_AND_UNMAP(pu16Dst, IEM_ACCESS_DATA_RW);
|
---|
6631 | IEM_MC_COMMIT_EFLAGS(EFlags);
|
---|
6632 | IEM_MC_STORE_GREG_U16(((bRm >> X86_MODRM_REG_SHIFT) & X86_MODRM_REG_SMASK) | pVCpu->iem.s.uRexReg, u16RegCopy);
|
---|
6633 | IEM_MC_ADVANCE_RIP();
|
---|
6634 | IEM_MC_END();
|
---|
6635 | return VINF_SUCCESS;
|
---|
6636 |
|
---|
6637 | case IEMMODE_32BIT:
|
---|
6638 | IEM_MC_BEGIN(3, 3);
|
---|
6639 | IEM_MC_ARG(uint32_t *, pu32Dst, 0);
|
---|
6640 | IEM_MC_ARG(uint32_t *, pu32Reg, 1);
|
---|
6641 | IEM_MC_ARG_LOCAL_EFLAGS(pEFlags, EFlags, 2);
|
---|
6642 | IEM_MC_LOCAL(uint32_t, u32RegCopy);
|
---|
6643 | IEM_MC_LOCAL(RTGCPTR, GCPtrEffDst);
|
---|
6644 |
|
---|
6645 | IEM_MC_CALC_RM_EFF_ADDR(GCPtrEffDst, bRm, 0);
|
---|
6646 | IEM_MC_MEM_MAP(pu32Dst, IEM_ACCESS_DATA_RW, pVCpu->iem.s.iEffSeg, GCPtrEffDst, 0 /*arg*/);
|
---|
6647 | IEM_MC_FETCH_GREG_U32(u32RegCopy, ((bRm >> X86_MODRM_REG_SHIFT) & X86_MODRM_REG_SMASK) | pVCpu->iem.s.uRexReg);
|
---|
6648 | IEM_MC_REF_LOCAL(pu32Reg, u32RegCopy);
|
---|
6649 | IEM_MC_FETCH_EFLAGS(EFlags);
|
---|
6650 | if (!(pVCpu->iem.s.fPrefixes & IEM_OP_PRF_LOCK))
|
---|
6651 | IEM_MC_CALL_VOID_AIMPL_3(iemAImpl_xadd_u32, pu32Dst, pu32Reg, pEFlags);
|
---|
6652 | else
|
---|
6653 | IEM_MC_CALL_VOID_AIMPL_3(iemAImpl_xadd_u32_locked, pu32Dst, pu32Reg, pEFlags);
|
---|
6654 |
|
---|
6655 | IEM_MC_MEM_COMMIT_AND_UNMAP(pu32Dst, IEM_ACCESS_DATA_RW);
|
---|
6656 | IEM_MC_COMMIT_EFLAGS(EFlags);
|
---|
6657 | IEM_MC_STORE_GREG_U32(((bRm >> X86_MODRM_REG_SHIFT) & X86_MODRM_REG_SMASK) | pVCpu->iem.s.uRexReg, u32RegCopy);
|
---|
6658 | IEM_MC_ADVANCE_RIP();
|
---|
6659 | IEM_MC_END();
|
---|
6660 | return VINF_SUCCESS;
|
---|
6661 |
|
---|
6662 | case IEMMODE_64BIT:
|
---|
6663 | IEM_MC_BEGIN(3, 3);
|
---|
6664 | IEM_MC_ARG(uint64_t *, pu64Dst, 0);
|
---|
6665 | IEM_MC_ARG(uint64_t *, pu64Reg, 1);
|
---|
6666 | IEM_MC_ARG_LOCAL_EFLAGS(pEFlags, EFlags, 2);
|
---|
6667 | IEM_MC_LOCAL(uint64_t, u64RegCopy);
|
---|
6668 | IEM_MC_LOCAL(RTGCPTR, GCPtrEffDst);
|
---|
6669 |
|
---|
6670 | IEM_MC_CALC_RM_EFF_ADDR(GCPtrEffDst, bRm, 0);
|
---|
6671 | IEM_MC_MEM_MAP(pu64Dst, IEM_ACCESS_DATA_RW, pVCpu->iem.s.iEffSeg, GCPtrEffDst, 0 /*arg*/);
|
---|
6672 | IEM_MC_FETCH_GREG_U64(u64RegCopy, ((bRm >> X86_MODRM_REG_SHIFT) & X86_MODRM_REG_SMASK) | pVCpu->iem.s.uRexReg);
|
---|
6673 | IEM_MC_REF_LOCAL(pu64Reg, u64RegCopy);
|
---|
6674 | IEM_MC_FETCH_EFLAGS(EFlags);
|
---|
6675 | if (!(pVCpu->iem.s.fPrefixes & IEM_OP_PRF_LOCK))
|
---|
6676 | IEM_MC_CALL_VOID_AIMPL_3(iemAImpl_xadd_u64, pu64Dst, pu64Reg, pEFlags);
|
---|
6677 | else
|
---|
6678 | IEM_MC_CALL_VOID_AIMPL_3(iemAImpl_xadd_u64_locked, pu64Dst, pu64Reg, pEFlags);
|
---|
6679 |
|
---|
6680 | IEM_MC_MEM_COMMIT_AND_UNMAP(pu64Dst, IEM_ACCESS_DATA_RW);
|
---|
6681 | IEM_MC_COMMIT_EFLAGS(EFlags);
|
---|
6682 | IEM_MC_STORE_GREG_U64(((bRm >> X86_MODRM_REG_SHIFT) & X86_MODRM_REG_SMASK) | pVCpu->iem.s.uRexReg, u64RegCopy);
|
---|
6683 | IEM_MC_ADVANCE_RIP();
|
---|
6684 | IEM_MC_END();
|
---|
6685 | return VINF_SUCCESS;
|
---|
6686 |
|
---|
6687 | IEM_NOT_REACHED_DEFAULT_CASE_RET();
|
---|
6688 | }
|
---|
6689 | }
|
---|
6690 | }
|
---|
6691 |
|
---|
6692 | /** Opcode 0x0f 0xc2. */
|
---|
6693 | FNIEMOP_STUB(iemOp_cmpps_Vps_Wps_Ib__cmppd_Vpd_Wpd_Ib__cmpss_Vss_Wss_Ib__cmpsd_Vsd_Wsd_Ib);
|
---|
6694 |
|
---|
6695 |
|
---|
6696 | /** Opcode 0x0f 0xc3. */
|
---|
6697 | FNIEMOP_DEF(iemOp_movnti_My_Gy)
|
---|
6698 | {
|
---|
6699 | IEMOP_MNEMONIC("movnti My,Gy");
|
---|
6700 |
|
---|
6701 | uint8_t bRm; IEM_OPCODE_GET_NEXT_U8(&bRm);
|
---|
6702 |
|
---|
6703 | /* Only the register -> memory form makes sense, assuming #UD for the other form. */
|
---|
6704 | if ((bRm & X86_MODRM_MOD_MASK) != (3 << X86_MODRM_MOD_SHIFT))
|
---|
6705 | {
|
---|
6706 | switch (pVCpu->iem.s.enmEffOpSize)
|
---|
6707 | {
|
---|
6708 | case IEMMODE_32BIT:
|
---|
6709 | IEM_MC_BEGIN(0, 2);
|
---|
6710 | IEM_MC_LOCAL(uint32_t, u32Value);
|
---|
6711 | IEM_MC_LOCAL(RTGCPTR, GCPtrEffDst);
|
---|
6712 |
|
---|
6713 | IEM_MC_CALC_RM_EFF_ADDR(GCPtrEffDst, bRm, 0);
|
---|
6714 | IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
|
---|
6715 | if (!IEM_GET_GUEST_CPU_FEATURES(pVCpu)->fSse2)
|
---|
6716 | return IEMOP_RAISE_INVALID_OPCODE();
|
---|
6717 |
|
---|
6718 | IEM_MC_FETCH_GREG_U32(u32Value, ((bRm >> X86_MODRM_REG_SHIFT) & X86_MODRM_REG_SMASK) | pVCpu->iem.s.uRexReg);
|
---|
6719 | IEM_MC_STORE_MEM_U32(pVCpu->iem.s.iEffSeg, GCPtrEffDst, u32Value);
|
---|
6720 | IEM_MC_ADVANCE_RIP();
|
---|
6721 | IEM_MC_END();
|
---|
6722 | break;
|
---|
6723 |
|
---|
6724 | case IEMMODE_64BIT:
|
---|
6725 | IEM_MC_BEGIN(0, 2);
|
---|
6726 | IEM_MC_LOCAL(uint64_t, u64Value);
|
---|
6727 | IEM_MC_LOCAL(RTGCPTR, GCPtrEffDst);
|
---|
6728 |
|
---|
6729 | IEM_MC_CALC_RM_EFF_ADDR(GCPtrEffDst, bRm, 0);
|
---|
6730 | IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
|
---|
6731 | if (!IEM_GET_GUEST_CPU_FEATURES(pVCpu)->fSse2)
|
---|
6732 | return IEMOP_RAISE_INVALID_OPCODE();
|
---|
6733 |
|
---|
6734 | IEM_MC_FETCH_GREG_U64(u64Value, ((bRm >> X86_MODRM_REG_SHIFT) & X86_MODRM_REG_SMASK) | pVCpu->iem.s.uRexReg);
|
---|
6735 | IEM_MC_STORE_MEM_U64(pVCpu->iem.s.iEffSeg, GCPtrEffDst, u64Value);
|
---|
6736 | IEM_MC_ADVANCE_RIP();
|
---|
6737 | IEM_MC_END();
|
---|
6738 | break;
|
---|
6739 |
|
---|
6740 | case IEMMODE_16BIT:
|
---|
6741 | /** @todo check this form. */
|
---|
6742 | return IEMOP_RAISE_INVALID_OPCODE();
|
---|
6743 | }
|
---|
6744 | }
|
---|
6745 | else
|
---|
6746 | return IEMOP_RAISE_INVALID_OPCODE();
|
---|
6747 | return VINF_SUCCESS;
|
---|
6748 | }
|
---|
6749 |
|
---|
6750 |
|
---|
6751 | /** Opcode 0x0f 0xc4. */
|
---|
6752 | FNIEMOP_STUB(iemOp_pinsrw_Pq_Ry_Mw_Ib__pinsrw_Vdq_Ry_Mw_Ib);
|
---|
6753 |
|
---|
6754 | /** Opcode 0x0f 0xc5. */
|
---|
6755 | FNIEMOP_STUB(iemOp_pextrw_Gd_Nq_Ib__pextrw_Gd_Udq_Ib);
|
---|
6756 |
|
---|
6757 | /** Opcode 0x0f 0xc6. */
|
---|
6758 | FNIEMOP_STUB(iemOp_shufps_Vps_Wps_Ib__shufdp_Vpd_Wpd_Ib);
|
---|
6759 |
|
---|
6760 |
|
---|
6761 | /** Opcode 0x0f 0xc7 !11/1. */
|
---|
6762 | FNIEMOP_DEF_1(iemOp_Grp9_cmpxchg8b_Mq, uint8_t, bRm)
|
---|
6763 | {
|
---|
6764 | IEMOP_MNEMONIC("cmpxchg8b Mq");
|
---|
6765 |
|
---|
6766 | IEM_MC_BEGIN(4, 3);
|
---|
6767 | IEM_MC_ARG(uint64_t *, pu64MemDst, 0);
|
---|
6768 | IEM_MC_ARG(PRTUINT64U, pu64EaxEdx, 1);
|
---|
6769 | IEM_MC_ARG(PRTUINT64U, pu64EbxEcx, 2);
|
---|
6770 | IEM_MC_ARG_LOCAL_EFLAGS(pEFlags, EFlags, 3);
|
---|
6771 | IEM_MC_LOCAL(RTUINT64U, u64EaxEdx);
|
---|
6772 | IEM_MC_LOCAL(RTUINT64U, u64EbxEcx);
|
---|
6773 | IEM_MC_LOCAL(RTGCPTR, GCPtrEffDst);
|
---|
6774 |
|
---|
6775 | IEM_MC_CALC_RM_EFF_ADDR(GCPtrEffDst, bRm, 0);
|
---|
6776 | IEMOP_HLP_DONE_DECODING();
|
---|
6777 | IEM_MC_MEM_MAP(pu64MemDst, IEM_ACCESS_DATA_RW, pVCpu->iem.s.iEffSeg, GCPtrEffDst, 0 /*arg*/);
|
---|
6778 |
|
---|
6779 | IEM_MC_FETCH_GREG_U32(u64EaxEdx.s.Lo, X86_GREG_xAX);
|
---|
6780 | IEM_MC_FETCH_GREG_U32(u64EaxEdx.s.Hi, X86_GREG_xDX);
|
---|
6781 | IEM_MC_REF_LOCAL(pu64EaxEdx, u64EaxEdx);
|
---|
6782 |
|
---|
6783 | IEM_MC_FETCH_GREG_U32(u64EbxEcx.s.Lo, X86_GREG_xBX);
|
---|
6784 | IEM_MC_FETCH_GREG_U32(u64EbxEcx.s.Hi, X86_GREG_xCX);
|
---|
6785 | IEM_MC_REF_LOCAL(pu64EbxEcx, u64EbxEcx);
|
---|
6786 |
|
---|
6787 | IEM_MC_FETCH_EFLAGS(EFlags);
|
---|
6788 | if (!(pVCpu->iem.s.fPrefixes & IEM_OP_PRF_LOCK))
|
---|
6789 | IEM_MC_CALL_VOID_AIMPL_4(iemAImpl_cmpxchg8b, pu64MemDst, pu64EaxEdx, pu64EbxEcx, pEFlags);
|
---|
6790 | else
|
---|
6791 | IEM_MC_CALL_VOID_AIMPL_4(iemAImpl_cmpxchg8b_locked, pu64MemDst, pu64EaxEdx, pu64EbxEcx, pEFlags);
|
---|
6792 |
|
---|
6793 | IEM_MC_MEM_COMMIT_AND_UNMAP(pu64MemDst, IEM_ACCESS_DATA_RW);
|
---|
6794 | IEM_MC_COMMIT_EFLAGS(EFlags);
|
---|
6795 | IEM_MC_IF_EFL_BIT_NOT_SET(X86_EFL_ZF)
|
---|
6796 | /** @todo Testcase: Check effect of cmpxchg8b on bits 63:32 in rax and rdx. */
|
---|
6797 | IEM_MC_STORE_GREG_U32(X86_GREG_xAX, u64EaxEdx.s.Lo);
|
---|
6798 | IEM_MC_STORE_GREG_U32(X86_GREG_xDX, u64EaxEdx.s.Hi);
|
---|
6799 | IEM_MC_ENDIF();
|
---|
6800 | IEM_MC_ADVANCE_RIP();
|
---|
6801 |
|
---|
6802 | IEM_MC_END();
|
---|
6803 | return VINF_SUCCESS;
|
---|
6804 | }
|
---|
6805 |
|
---|
6806 |
|
---|
6807 | /** Opcode REX.W 0x0f 0xc7 !11/1. */
|
---|
6808 | FNIEMOP_UD_STUB_1(iemOp_Grp9_cmpxchg16b_Mdq, uint8_t, bRm);
|
---|
6809 |
|
---|
6810 | /** Opcode 0x0f 0xc7 11/6. */
|
---|
6811 | FNIEMOP_UD_STUB_1(iemOp_Grp9_rdrand_Rv, uint8_t, bRm);
|
---|
6812 |
|
---|
6813 | /** Opcode 0x0f 0xc7 !11/6. */
|
---|
6814 | FNIEMOP_UD_STUB_1(iemOp_Grp9_vmptrld_Mq, uint8_t, bRm);
|
---|
6815 |
|
---|
6816 | /** Opcode 0x66 0x0f 0xc7 !11/6. */
|
---|
6817 | FNIEMOP_UD_STUB_1(iemOp_Grp9_vmclear_Mq, uint8_t, bRm);
|
---|
6818 |
|
---|
6819 | /** Opcode 0xf3 0x0f 0xc7 !11/6. */
|
---|
6820 | FNIEMOP_UD_STUB_1(iemOp_Grp9_vmxon_Mq, uint8_t, bRm);
|
---|
6821 |
|
---|
6822 | /** Opcode [0xf3] 0x0f 0xc7 !11/7. */
|
---|
6823 | FNIEMOP_UD_STUB_1(iemOp_Grp9_vmptrst_Mq, uint8_t, bRm);
|
---|
6824 |
|
---|
6825 |
|
---|
6826 | /** Opcode 0x0f 0xc7. */
|
---|
6827 | FNIEMOP_DEF(iemOp_Grp9)
|
---|
6828 | {
|
---|
6829 | /** @todo Testcase: Check mixing 0x66 and 0xf3. Check the effect of 0xf2. */
|
---|
6830 | uint8_t bRm; IEM_OPCODE_GET_NEXT_U8(&bRm);
|
---|
6831 | switch ((bRm >> X86_MODRM_REG_SHIFT) & X86_MODRM_REG_SMASK)
|
---|
6832 | {
|
---|
6833 | case 0: case 2: case 3: case 4: case 5:
|
---|
6834 | return IEMOP_RAISE_INVALID_OPCODE();
|
---|
6835 | case 1:
|
---|
6836 | /** @todo Testcase: Check prefix effects on cmpxchg8b/16b. */
|
---|
6837 | if ( (bRm & X86_MODRM_MOD_MASK) == (3 << X86_MODRM_MOD_SHIFT)
|
---|
6838 | || (pVCpu->iem.s.fPrefixes & (IEM_OP_PRF_SIZE_OP | IEM_OP_PRF_REPZ))) /** @todo Testcase: AMD seems to express a different idea here wrt prefixes. */
|
---|
6839 | return IEMOP_RAISE_INVALID_OPCODE();
|
---|
6840 | if (bRm & IEM_OP_PRF_SIZE_REX_W)
|
---|
6841 | return FNIEMOP_CALL_1(iemOp_Grp9_cmpxchg16b_Mdq, bRm);
|
---|
6842 | return FNIEMOP_CALL_1(iemOp_Grp9_cmpxchg8b_Mq, bRm);
|
---|
6843 | case 6:
|
---|
6844 | if ((bRm & X86_MODRM_MOD_MASK) == (3 << X86_MODRM_MOD_SHIFT))
|
---|
6845 | return FNIEMOP_CALL_1(iemOp_Grp9_rdrand_Rv, bRm);
|
---|
6846 | switch (pVCpu->iem.s.fPrefixes & (IEM_OP_PRF_SIZE_OP | IEM_OP_PRF_REPZ))
|
---|
6847 | {
|
---|
6848 | case 0:
|
---|
6849 | return FNIEMOP_CALL_1(iemOp_Grp9_vmptrld_Mq, bRm);
|
---|
6850 | case IEM_OP_PRF_SIZE_OP:
|
---|
6851 | return FNIEMOP_CALL_1(iemOp_Grp9_vmclear_Mq, bRm);
|
---|
6852 | case IEM_OP_PRF_REPZ:
|
---|
6853 | return FNIEMOP_CALL_1(iemOp_Grp9_vmxon_Mq, bRm);
|
---|
6854 | default:
|
---|
6855 | return IEMOP_RAISE_INVALID_OPCODE();
|
---|
6856 | }
|
---|
6857 | case 7:
|
---|
6858 | switch (pVCpu->iem.s.fPrefixes & (IEM_OP_PRF_SIZE_OP | IEM_OP_PRF_REPZ))
|
---|
6859 | {
|
---|
6860 | case 0:
|
---|
6861 | case IEM_OP_PRF_REPZ:
|
---|
6862 | return FNIEMOP_CALL_1(iemOp_Grp9_vmptrst_Mq, bRm);
|
---|
6863 | default:
|
---|
6864 | return IEMOP_RAISE_INVALID_OPCODE();
|
---|
6865 | }
|
---|
6866 | IEM_NOT_REACHED_DEFAULT_CASE_RET();
|
---|
6867 | }
|
---|
6868 | }
|
---|
6869 |
|
---|
6870 |
|
---|
6871 | /**
|
---|
6872 | * Common 'bswap register' helper.
|
---|
6873 | */
|
---|
6874 | FNIEMOP_DEF_1(iemOpCommonBswapGReg, uint8_t, iReg)
|
---|
6875 | {
|
---|
6876 | IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
|
---|
6877 | switch (pVCpu->iem.s.enmEffOpSize)
|
---|
6878 | {
|
---|
6879 | case IEMMODE_16BIT:
|
---|
6880 | IEM_MC_BEGIN(1, 0);
|
---|
6881 | IEM_MC_ARG(uint32_t *, pu32Dst, 0);
|
---|
6882 | IEM_MC_REF_GREG_U32(pu32Dst, iReg); /* Don't clear the high dword! */
|
---|
6883 | IEM_MC_CALL_VOID_AIMPL_1(iemAImpl_bswap_u16, pu32Dst);
|
---|
6884 | IEM_MC_ADVANCE_RIP();
|
---|
6885 | IEM_MC_END();
|
---|
6886 | return VINF_SUCCESS;
|
---|
6887 |
|
---|
6888 | case IEMMODE_32BIT:
|
---|
6889 | IEM_MC_BEGIN(1, 0);
|
---|
6890 | IEM_MC_ARG(uint32_t *, pu32Dst, 0);
|
---|
6891 | IEM_MC_REF_GREG_U32(pu32Dst, iReg);
|
---|
6892 | IEM_MC_CLEAR_HIGH_GREG_U64_BY_REF(pu32Dst);
|
---|
6893 | IEM_MC_CALL_VOID_AIMPL_1(iemAImpl_bswap_u32, pu32Dst);
|
---|
6894 | IEM_MC_ADVANCE_RIP();
|
---|
6895 | IEM_MC_END();
|
---|
6896 | return VINF_SUCCESS;
|
---|
6897 |
|
---|
6898 | case IEMMODE_64BIT:
|
---|
6899 | IEM_MC_BEGIN(1, 0);
|
---|
6900 | IEM_MC_ARG(uint64_t *, pu64Dst, 0);
|
---|
6901 | IEM_MC_REF_GREG_U64(pu64Dst, iReg);
|
---|
6902 | IEM_MC_CALL_VOID_AIMPL_1(iemAImpl_bswap_u64, pu64Dst);
|
---|
6903 | IEM_MC_ADVANCE_RIP();
|
---|
6904 | IEM_MC_END();
|
---|
6905 | return VINF_SUCCESS;
|
---|
6906 |
|
---|
6907 | IEM_NOT_REACHED_DEFAULT_CASE_RET();
|
---|
6908 | }
|
---|
6909 | }
|
---|
6910 |
|
---|
6911 |
|
---|
6912 | /** Opcode 0x0f 0xc8. */
|
---|
6913 | FNIEMOP_DEF(iemOp_bswap_rAX_r8)
|
---|
6914 | {
|
---|
6915 | IEMOP_MNEMONIC("bswap rAX/r8");
|
---|
6916 | /* Note! Intel manuals states that R8-R15 can be accessed by using a REX.X
|
---|
6917 | prefix. REX.B is the correct prefix it appears. For a parallel
|
---|
6918 | case, see iemOp_mov_AL_Ib and iemOp_mov_eAX_Iv. */
|
---|
6919 | IEMOP_HLP_MIN_486();
|
---|
6920 | return FNIEMOP_CALL_1(iemOpCommonBswapGReg, X86_GREG_xAX | pVCpu->iem.s.uRexB);
|
---|
6921 | }
|
---|
6922 |
|
---|
6923 |
|
---|
6924 | /** Opcode 0x0f 0xc9. */
|
---|
6925 | FNIEMOP_DEF(iemOp_bswap_rCX_r9)
|
---|
6926 | {
|
---|
6927 | IEMOP_MNEMONIC("bswap rCX/r9");
|
---|
6928 | IEMOP_HLP_MIN_486();
|
---|
6929 | return FNIEMOP_CALL_1(iemOpCommonBswapGReg, X86_GREG_xCX | pVCpu->iem.s.uRexB);
|
---|
6930 | }
|
---|
6931 |
|
---|
6932 |
|
---|
6933 | /** Opcode 0x0f 0xca. */
|
---|
6934 | FNIEMOP_DEF(iemOp_bswap_rDX_r10)
|
---|
6935 | {
|
---|
6936 | IEMOP_MNEMONIC("bswap rDX/r9");
|
---|
6937 | IEMOP_HLP_MIN_486();
|
---|
6938 | return FNIEMOP_CALL_1(iemOpCommonBswapGReg, X86_GREG_xDX | pVCpu->iem.s.uRexB);
|
---|
6939 | }
|
---|
6940 |
|
---|
6941 |
|
---|
6942 | /** Opcode 0x0f 0xcb. */
|
---|
6943 | FNIEMOP_DEF(iemOp_bswap_rBX_r11)
|
---|
6944 | {
|
---|
6945 | IEMOP_MNEMONIC("bswap rBX/r9");
|
---|
6946 | IEMOP_HLP_MIN_486();
|
---|
6947 | return FNIEMOP_CALL_1(iemOpCommonBswapGReg, X86_GREG_xBX | pVCpu->iem.s.uRexB);
|
---|
6948 | }
|
---|
6949 |
|
---|
6950 |
|
---|
6951 | /** Opcode 0x0f 0xcc. */
|
---|
6952 | FNIEMOP_DEF(iemOp_bswap_rSP_r12)
|
---|
6953 | {
|
---|
6954 | IEMOP_MNEMONIC("bswap rSP/r12");
|
---|
6955 | IEMOP_HLP_MIN_486();
|
---|
6956 | return FNIEMOP_CALL_1(iemOpCommonBswapGReg, X86_GREG_xSP | pVCpu->iem.s.uRexB);
|
---|
6957 | }
|
---|
6958 |
|
---|
6959 |
|
---|
6960 | /** Opcode 0x0f 0xcd. */
|
---|
6961 | FNIEMOP_DEF(iemOp_bswap_rBP_r13)
|
---|
6962 | {
|
---|
6963 | IEMOP_MNEMONIC("bswap rBP/r13");
|
---|
6964 | IEMOP_HLP_MIN_486();
|
---|
6965 | return FNIEMOP_CALL_1(iemOpCommonBswapGReg, X86_GREG_xBP | pVCpu->iem.s.uRexB);
|
---|
6966 | }
|
---|
6967 |
|
---|
6968 |
|
---|
6969 | /** Opcode 0x0f 0xce. */
|
---|
6970 | FNIEMOP_DEF(iemOp_bswap_rSI_r14)
|
---|
6971 | {
|
---|
6972 | IEMOP_MNEMONIC("bswap rSI/r14");
|
---|
6973 | IEMOP_HLP_MIN_486();
|
---|
6974 | return FNIEMOP_CALL_1(iemOpCommonBswapGReg, X86_GREG_xSI | pVCpu->iem.s.uRexB);
|
---|
6975 | }
|
---|
6976 |
|
---|
6977 |
|
---|
6978 | /** Opcode 0x0f 0xcf. */
|
---|
6979 | FNIEMOP_DEF(iemOp_bswap_rDI_r15)
|
---|
6980 | {
|
---|
6981 | IEMOP_MNEMONIC("bswap rDI/r15");
|
---|
6982 | IEMOP_HLP_MIN_486();
|
---|
6983 | return FNIEMOP_CALL_1(iemOpCommonBswapGReg, X86_GREG_xDI | pVCpu->iem.s.uRexB);
|
---|
6984 | }
|
---|
6985 |
|
---|
6986 |
|
---|
6987 |
|
---|
6988 | /** Opcode 0x0f 0xd0. */
|
---|
6989 | FNIEMOP_STUB(iemOp_addsubpd_Vpd_Wpd__addsubps_Vps_Wps);
|
---|
6990 | /** Opcode 0x0f 0xd1. */
|
---|
6991 | FNIEMOP_STUB(iemOp_psrlw_Pp_Qp__psrlw_Vdp_Wdq);
|
---|
6992 | /** Opcode 0x0f 0xd2. */
|
---|
6993 | FNIEMOP_STUB(iemOp_psrld_Pq_Qq__psrld_Vdq_Wdq);
|
---|
6994 | /** Opcode 0x0f 0xd3. */
|
---|
6995 | FNIEMOP_STUB(iemOp_psrlq_Pq_Qq__psrlq_Vdq_Wdq);
|
---|
6996 | /** Opcode 0x0f 0xd4. */
|
---|
6997 | FNIEMOP_STUB(iemOp_paddq_Pq_Qq__paddq_Vdq_Wdq);
|
---|
6998 | /** Opcode 0x0f 0xd5. */
|
---|
6999 | FNIEMOP_STUB(iemOp_pmulq_Pq_Qq__pmullw_Vdq_Wdq);
|
---|
7000 | /** Opcode 0x0f 0xd6. */
|
---|
7001 | FNIEMOP_STUB(iemOp_movq_Wq_Vq__movq2dq_Vdq_Nq__movdq2q_Pq_Uq);
|
---|
7002 |
|
---|
7003 |
|
---|
7004 | /** Opcode 0x0f 0xd7. */
|
---|
7005 | FNIEMOP_DEF(iemOp_pmovmskb_Gd_Nq__pmovmskb_Gd_Udq)
|
---|
7006 | {
|
---|
7007 | /* Docs says register only. */
|
---|
7008 | uint8_t bRm; IEM_OPCODE_GET_NEXT_U8(&bRm);
|
---|
7009 | if ((bRm & X86_MODRM_MOD_MASK) != (3 << X86_MODRM_MOD_SHIFT)) /** @todo test that this is registers only. */
|
---|
7010 | return IEMOP_RAISE_INVALID_OPCODE();
|
---|
7011 |
|
---|
7012 | /* Note! Taking the lazy approch here wrt the high 32-bits of the GREG. */
|
---|
7013 | /** @todo testcase: Check that the instruction implicitly clears the high
|
---|
7014 | * bits in 64-bit mode. The REX.W is first necessary when VLMAX > 256
|
---|
7015 | * and opcode modifications are made to work with the whole width (not
|
---|
7016 | * just 128). */
|
---|
7017 | switch (pVCpu->iem.s.fPrefixes & (IEM_OP_PRF_SIZE_OP | IEM_OP_PRF_REPNZ | IEM_OP_PRF_REPZ))
|
---|
7018 | {
|
---|
7019 | case IEM_OP_PRF_SIZE_OP: /* SSE */
|
---|
7020 | IEMOP_MNEMONIC("pmovmskb Gd,Nq");
|
---|
7021 | IEMOP_HLP_DECODED_NL_2(OP_PMOVMSKB, IEMOPFORM_RM_REG, OP_PARM_Gd, OP_PARM_Vdq, DISOPTYPE_SSE | DISOPTYPE_HARMLESS);
|
---|
7022 | IEM_MC_BEGIN(2, 0);
|
---|
7023 | IEM_MC_ARG(uint64_t *, pDst, 0);
|
---|
7024 | IEM_MC_ARG(uint128_t const *, pSrc, 1);
|
---|
7025 | IEM_MC_MAYBE_RAISE_SSE2_RELATED_XCPT();
|
---|
7026 | IEM_MC_PREPARE_SSE_USAGE();
|
---|
7027 | IEM_MC_REF_GREG_U64(pDst, ((bRm >> X86_MODRM_REG_SHIFT) & X86_MODRM_REG_SMASK) | pVCpu->iem.s.uRexReg);
|
---|
7028 | IEM_MC_REF_XREG_U128_CONST(pSrc, (bRm & X86_MODRM_RM_MASK) | pVCpu->iem.s.uRexB);
|
---|
7029 | IEM_MC_CALL_SSE_AIMPL_2(iemAImpl_pmovmskb_u128, pDst, pSrc);
|
---|
7030 | IEM_MC_ADVANCE_RIP();
|
---|
7031 | IEM_MC_END();
|
---|
7032 | return VINF_SUCCESS;
|
---|
7033 |
|
---|
7034 | case 0: /* MMX */
|
---|
7035 | IEMOP_MNEMONIC("pmovmskb Gd,Udq");
|
---|
7036 | IEMOP_HLP_DECODED_NL_2(OP_PMOVMSKB, IEMOPFORM_RM_REG, OP_PARM_Gd, OP_PARM_Vdq, DISOPTYPE_MMX | DISOPTYPE_HARMLESS);
|
---|
7037 | IEM_MC_BEGIN(2, 0);
|
---|
7038 | IEM_MC_ARG(uint64_t *, pDst, 0);
|
---|
7039 | IEM_MC_ARG(uint64_t const *, pSrc, 1);
|
---|
7040 | IEM_MC_MAYBE_RAISE_MMX_RELATED_XCPT_CHECK_SSE_OR_MMXEXT();
|
---|
7041 | IEM_MC_PREPARE_FPU_USAGE();
|
---|
7042 | IEM_MC_REF_GREG_U64(pDst, (bRm >> X86_MODRM_REG_SHIFT) & X86_MODRM_REG_SMASK);
|
---|
7043 | IEM_MC_REF_MREG_U64_CONST(pSrc, bRm & X86_MODRM_RM_MASK);
|
---|
7044 | IEM_MC_CALL_MMX_AIMPL_2(iemAImpl_pmovmskb_u64, pDst, pSrc);
|
---|
7045 | IEM_MC_ADVANCE_RIP();
|
---|
7046 | IEM_MC_END();
|
---|
7047 | return VINF_SUCCESS;
|
---|
7048 |
|
---|
7049 | default:
|
---|
7050 | return IEMOP_RAISE_INVALID_OPCODE();
|
---|
7051 | }
|
---|
7052 | }
|
---|
7053 |
|
---|
7054 |
|
---|
7055 | /** Opcode 0x0f 0xd8. */
|
---|
7056 | FNIEMOP_STUB(iemOp_psubusb_Pq_Qq__psubusb_Vdq_Wdq);
|
---|
7057 | /** Opcode 0x0f 0xd9. */
|
---|
7058 | FNIEMOP_STUB(iemOp_psubusw_Pq_Qq__psubusw_Vdq_Wdq);
|
---|
7059 | /** Opcode 0x0f 0xda. */
|
---|
7060 | FNIEMOP_STUB(iemOp_pminub_Pq_Qq__pminub_Vdq_Wdq);
|
---|
7061 | /** Opcode 0x0f 0xdb. */
|
---|
7062 | FNIEMOP_STUB(iemOp_pand_Pq_Qq__pand_Vdq_Wdq);
|
---|
7063 | /** Opcode 0x0f 0xdc. */
|
---|
7064 | FNIEMOP_STUB(iemOp_paddusb_Pq_Qq__paddusb_Vdq_Wdq);
|
---|
7065 | /** Opcode 0x0f 0xdd. */
|
---|
7066 | FNIEMOP_STUB(iemOp_paddusw_Pq_Qq__paddusw_Vdq_Wdq);
|
---|
7067 | /** Opcode 0x0f 0xde. */
|
---|
7068 | FNIEMOP_STUB(iemOp_pmaxub_Pq_Qq__pamxub_Vdq_Wdq);
|
---|
7069 | /** Opcode 0x0f 0xdf. */
|
---|
7070 | FNIEMOP_STUB(iemOp_pandn_Pq_Qq__pandn_Vdq_Wdq);
|
---|
7071 | /** Opcode 0x0f 0xe0. */
|
---|
7072 | FNIEMOP_STUB(iemOp_pavgb_Pq_Qq__pavgb_Vdq_Wdq);
|
---|
7073 | /** Opcode 0x0f 0xe1. */
|
---|
7074 | FNIEMOP_STUB(iemOp_psraw_Pq_Qq__psraw_Vdq_Wdq);
|
---|
7075 | /** Opcode 0x0f 0xe2. */
|
---|
7076 | FNIEMOP_STUB(iemOp_psrad_Pq_Qq__psrad_Vdq_Wdq);
|
---|
7077 | /** Opcode 0x0f 0xe3. */
|
---|
7078 | FNIEMOP_STUB(iemOp_pavgw_Pq_Qq__pavgw_Vdq_Wdq);
|
---|
7079 | /** Opcode 0x0f 0xe4. */
|
---|
7080 | FNIEMOP_STUB(iemOp_pmulhuw_Pq_Qq__pmulhuw_Vdq_Wdq);
|
---|
7081 | /** Opcode 0x0f 0xe5. */
|
---|
7082 | FNIEMOP_STUB(iemOp_pmulhw_Pq_Qq__pmulhw_Vdq_Wdq);
|
---|
7083 | /** Opcode 0x0f 0xe6. */
|
---|
7084 | FNIEMOP_STUB(iemOp_cvttpd2dq_Vdq_Wdp__cvtdq2pd_Vdq_Wpd__cvtpd2dq_Vdq_Wpd);
|
---|
7085 |
|
---|
7086 |
|
---|
7087 | /** Opcode 0x0f 0xe7. */
|
---|
7088 | FNIEMOP_DEF(iemOp_movntq_Mq_Pq__movntdq_Mdq_Vdq)
|
---|
7089 | {
|
---|
7090 | IEMOP_MNEMONIC(!(pVCpu->iem.s.fPrefixes & IEM_OP_PRF_SIZE_OP) ? "movntq mr,r" : "movntdq mr,r");
|
---|
7091 | uint8_t bRm; IEM_OPCODE_GET_NEXT_U8(&bRm);
|
---|
7092 | if ((bRm & X86_MODRM_MOD_MASK) != (3 << X86_MODRM_MOD_SHIFT))
|
---|
7093 | {
|
---|
7094 | /*
|
---|
7095 | * Register, memory.
|
---|
7096 | */
|
---|
7097 | /** @todo check when the REPNZ/Z bits kick in. Same as lock, probably... */
|
---|
7098 | switch (pVCpu->iem.s.fPrefixes & (IEM_OP_PRF_SIZE_OP | IEM_OP_PRF_REPNZ | IEM_OP_PRF_REPZ))
|
---|
7099 | {
|
---|
7100 |
|
---|
7101 | case IEM_OP_PRF_SIZE_OP: /* SSE */
|
---|
7102 | IEM_MC_BEGIN(0, 2);
|
---|
7103 | IEM_MC_LOCAL(uint128_t, uSrc);
|
---|
7104 | IEM_MC_LOCAL(RTGCPTR, GCPtrEffSrc);
|
---|
7105 |
|
---|
7106 | IEM_MC_CALC_RM_EFF_ADDR(GCPtrEffSrc, bRm, 0);
|
---|
7107 | IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
|
---|
7108 | IEM_MC_MAYBE_RAISE_SSE2_RELATED_XCPT();
|
---|
7109 | IEM_MC_ACTUALIZE_SSE_STATE_FOR_READ();
|
---|
7110 |
|
---|
7111 | IEM_MC_FETCH_XREG_U128(uSrc, ((bRm >> X86_MODRM_REG_SHIFT) & X86_MODRM_REG_SMASK) | pVCpu->iem.s.uRexReg);
|
---|
7112 | IEM_MC_STORE_MEM_U128_ALIGN_SSE(pVCpu->iem.s.iEffSeg, GCPtrEffSrc, uSrc);
|
---|
7113 |
|
---|
7114 | IEM_MC_ADVANCE_RIP();
|
---|
7115 | IEM_MC_END();
|
---|
7116 | break;
|
---|
7117 |
|
---|
7118 | case 0: /* MMX */
|
---|
7119 | IEM_MC_BEGIN(0, 2);
|
---|
7120 | IEM_MC_LOCAL(uint64_t, uSrc);
|
---|
7121 | IEM_MC_LOCAL(RTGCPTR, GCPtrEffSrc);
|
---|
7122 |
|
---|
7123 | IEM_MC_CALC_RM_EFF_ADDR(GCPtrEffSrc, bRm, 0);
|
---|
7124 | IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
|
---|
7125 | IEM_MC_MAYBE_RAISE_MMX_RELATED_XCPT();
|
---|
7126 | IEM_MC_ACTUALIZE_FPU_STATE_FOR_READ();
|
---|
7127 |
|
---|
7128 | IEM_MC_FETCH_MREG_U64(uSrc, (bRm >> X86_MODRM_REG_SHIFT) & X86_MODRM_REG_SMASK);
|
---|
7129 | IEM_MC_STORE_MEM_U64(pVCpu->iem.s.iEffSeg, GCPtrEffSrc, uSrc);
|
---|
7130 |
|
---|
7131 | IEM_MC_ADVANCE_RIP();
|
---|
7132 | IEM_MC_END();
|
---|
7133 | break;
|
---|
7134 |
|
---|
7135 | default:
|
---|
7136 | return IEMOP_RAISE_INVALID_OPCODE();
|
---|
7137 | }
|
---|
7138 | }
|
---|
7139 | /* The register, register encoding is invalid. */
|
---|
7140 | else
|
---|
7141 | return IEMOP_RAISE_INVALID_OPCODE();
|
---|
7142 | return VINF_SUCCESS;
|
---|
7143 | }
|
---|
7144 |
|
---|
7145 |
|
---|
7146 | /** Opcode 0x0f 0xe8. */
|
---|
7147 | FNIEMOP_STUB(iemOp_psubsb_Pq_Qq__psubsb_Vdq_Wdq);
|
---|
7148 | /** Opcode 0x0f 0xe9. */
|
---|
7149 | FNIEMOP_STUB(iemOp_psubsw_Pq_Qq__psubsw_Vdq_Wdq);
|
---|
7150 | /** Opcode 0x0f 0xea. */
|
---|
7151 | FNIEMOP_STUB(iemOp_pminsw_Pq_Qq__pminsw_Vdq_Wdq);
|
---|
7152 | /** Opcode 0x0f 0xeb. */
|
---|
7153 | FNIEMOP_STUB(iemOp_por_Pq_Qq__por_Vdq_Wdq);
|
---|
7154 | /** Opcode 0x0f 0xec. */
|
---|
7155 | FNIEMOP_STUB(iemOp_paddsb_Pq_Qq__paddsb_Vdq_Wdq);
|
---|
7156 | /** Opcode 0x0f 0xed. */
|
---|
7157 | FNIEMOP_STUB(iemOp_paddsw_Pq_Qq__paddsw_Vdq_Wdq);
|
---|
7158 | /** Opcode 0x0f 0xee. */
|
---|
7159 | FNIEMOP_STUB(iemOp_pmaxsw_Pq_Qq__pmaxsw_Vdq_Wdq);
|
---|
7160 |
|
---|
7161 |
|
---|
7162 | /** Opcode 0x0f 0xef. */
|
---|
7163 | FNIEMOP_DEF(iemOp_pxor_Pq_Qq__pxor_Vdq_Wdq)
|
---|
7164 | {
|
---|
7165 | IEMOP_MNEMONIC("pxor");
|
---|
7166 | return FNIEMOP_CALL_1(iemOpCommonMmxSse2_FullFull_To_Full, &g_iemAImpl_pxor);
|
---|
7167 | }
|
---|
7168 |
|
---|
7169 |
|
---|
7170 | /** Opcode 0x0f 0xf0. */
|
---|
7171 | FNIEMOP_STUB(iemOp_lddqu_Vdq_Mdq);
|
---|
7172 | /** Opcode 0x0f 0xf1. */
|
---|
7173 | FNIEMOP_STUB(iemOp_psllw_Pq_Qq__pslw_Vdq_Wdq);
|
---|
7174 | /** Opcode 0x0f 0xf2. */
|
---|
7175 | FNIEMOP_STUB(iemOp_psld_Pq_Qq__pslld_Vdq_Wdq);
|
---|
7176 | /** Opcode 0x0f 0xf3. */
|
---|
7177 | FNIEMOP_STUB(iemOp_psllq_Pq_Qq__pslq_Vdq_Wdq);
|
---|
7178 | /** Opcode 0x0f 0xf4. */
|
---|
7179 | FNIEMOP_STUB(iemOp_pmuludq_Pq_Qq__pmuludq_Vdq_Wdq);
|
---|
7180 | /** Opcode 0x0f 0xf5. */
|
---|
7181 | FNIEMOP_STUB(iemOp_pmaddwd_Pq_Qq__pmaddwd_Vdq_Wdq);
|
---|
7182 | /** Opcode 0x0f 0xf6. */
|
---|
7183 | FNIEMOP_STUB(iemOp_psadbw_Pq_Qq__psadbw_Vdq_Wdq);
|
---|
7184 | /** Opcode 0x0f 0xf7. */
|
---|
7185 | FNIEMOP_STUB(iemOp_maskmovq_Pq_Nq__maskmovdqu_Vdq_Udq);
|
---|
7186 | /** Opcode 0x0f 0xf8. */
|
---|
7187 | FNIEMOP_STUB(iemOp_psubb_Pq_Qq_psubb_Vdq_Wdq); //NEXT
|
---|
7188 | /** Opcode 0x0f 0xf9. */
|
---|
7189 | FNIEMOP_STUB(iemOp_psubw_Pq_Qq__psubw_Vdq_Wdq);
|
---|
7190 | /** Opcode 0x0f 0xfa. */
|
---|
7191 | FNIEMOP_STUB(iemOp_psubd_Pq_Qq__psubd_Vdq_Wdq);
|
---|
7192 | /** Opcode 0x0f 0xfb. */
|
---|
7193 | FNIEMOP_STUB(iemOp_psubq_Pq_Qq__psbuq_Vdq_Wdq);
|
---|
7194 | /** Opcode 0x0f 0xfc. */
|
---|
7195 | FNIEMOP_STUB(iemOp_paddb_Pq_Qq__paddb_Vdq_Wdq);
|
---|
7196 | /** Opcode 0x0f 0xfd. */
|
---|
7197 | FNIEMOP_STUB(iemOp_paddw_Pq_Qq__paddw_Vdq_Wdq);
|
---|
7198 | /** Opcode 0x0f 0xfe. */
|
---|
7199 | FNIEMOP_STUB(iemOp_paddd_Pq_Qq__paddd_Vdq_Wdq);
|
---|
7200 |
|
---|
7201 |
|
---|
7202 | IEM_STATIC const PFNIEMOP g_apfnTwoByteMap[256] =
|
---|
7203 | {
|
---|
7204 | /* 0x00 */ iemOp_Grp6,
|
---|
7205 | /* 0x01 */ iemOp_Grp7,
|
---|
7206 | /* 0x02 */ iemOp_lar_Gv_Ew,
|
---|
7207 | /* 0x03 */ iemOp_lsl_Gv_Ew,
|
---|
7208 | /* 0x04 */ iemOp_Invalid,
|
---|
7209 | /* 0x05 */ iemOp_syscall,
|
---|
7210 | /* 0x06 */ iemOp_clts,
|
---|
7211 | /* 0x07 */ iemOp_sysret,
|
---|
7212 | /* 0x08 */ iemOp_invd,
|
---|
7213 | /* 0x09 */ iemOp_wbinvd,
|
---|
7214 | /* 0x0a */ iemOp_Invalid,
|
---|
7215 | /* 0x0b */ iemOp_ud2,
|
---|
7216 | /* 0x0c */ iemOp_Invalid,
|
---|
7217 | /* 0x0d */ iemOp_nop_Ev_GrpP,
|
---|
7218 | /* 0x0e */ iemOp_femms,
|
---|
7219 | /* 0x0f */ iemOp_3Dnow,
|
---|
7220 | /* 0x10 */ iemOp_movups_Vps_Wps__movupd_Vpd_Wpd__movss_Vss_Wss__movsd_Vsd_Wsd,
|
---|
7221 | /* 0x11 */ iemOp_movups_Wps_Vps__movupd_Wpd_Vpd__movss_Wss_Vss__movsd_Vsd_Wsd,
|
---|
7222 | /* 0x12 */ iemOp_movlps_Vq_Mq__movhlps_Vq_Uq__movlpd_Vq_Mq__movsldup_Vq_Wq__movddup_Vq_Wq,
|
---|
7223 | /* 0x13 */ iemOp_movlps_Mq_Vq__movlpd_Mq_Vq,
|
---|
7224 | /* 0x14 */ iemOp_unpckhlps_Vps_Wq__unpcklpd_Vpd_Wq,
|
---|
7225 | /* 0x15 */ iemOp_unpckhps_Vps_Wq__unpckhpd_Vpd_Wq,
|
---|
7226 | /* 0x16 */ iemOp_movhps_Vq_Mq__movlhps_Vq_Uq__movhpd_Vq_Mq__movshdup_Vq_Wq,
|
---|
7227 | /* 0x17 */ iemOp_movhps_Mq_Vq__movhpd_Mq_Vq,
|
---|
7228 | /* 0x18 */ iemOp_prefetch_Grp16,
|
---|
7229 | /* 0x19 */ iemOp_nop_Ev,
|
---|
7230 | /* 0x1a */ iemOp_nop_Ev,
|
---|
7231 | /* 0x1b */ iemOp_nop_Ev,
|
---|
7232 | /* 0x1c */ iemOp_nop_Ev,
|
---|
7233 | /* 0x1d */ iemOp_nop_Ev,
|
---|
7234 | /* 0x1e */ iemOp_nop_Ev,
|
---|
7235 | /* 0x1f */ iemOp_nop_Ev,
|
---|
7236 | /* 0x20 */ iemOp_mov_Rd_Cd,
|
---|
7237 | /* 0x21 */ iemOp_mov_Rd_Dd,
|
---|
7238 | /* 0x22 */ iemOp_mov_Cd_Rd,
|
---|
7239 | /* 0x23 */ iemOp_mov_Dd_Rd,
|
---|
7240 | /* 0x24 */ iemOp_mov_Rd_Td,
|
---|
7241 | /* 0x25 */ iemOp_Invalid,
|
---|
7242 | /* 0x26 */ iemOp_mov_Td_Rd,
|
---|
7243 | /* 0x27 */ iemOp_Invalid,
|
---|
7244 | /* 0x28 */ iemOp_movaps_Vps_Wps__movapd_Vpd_Wpd,
|
---|
7245 | /* 0x29 */ iemOp_movaps_Wps_Vps__movapd_Wpd_Vpd,
|
---|
7246 | /* 0x2a */ iemOp_cvtpi2ps_Vps_Qpi__cvtpi2pd_Vpd_Qpi__cvtsi2ss_Vss_Ey__cvtsi2sd_Vsd_Ey,
|
---|
7247 | /* 0x2b */ iemOp_movntps_Mps_Vps__movntpd_Mpd_Vpd,
|
---|
7248 | /* 0x2c */ iemOp_cvttps2pi_Ppi_Wps__cvttpd2pi_Ppi_Wpd__cvttss2si_Gy_Wss__cvttsd2si_Yu_Wsd,
|
---|
7249 | /* 0x2d */ iemOp_cvtps2pi_Ppi_Wps__cvtpd2pi_QpiWpd__cvtss2si_Gy_Wss__cvtsd2si_Gy_Wsd,
|
---|
7250 | /* 0x2e */ iemOp_ucomiss_Vss_Wss__ucomisd_Vsd_Wsd,
|
---|
7251 | /* 0x2f */ iemOp_comiss_Vss_Wss__comisd_Vsd_Wsd,
|
---|
7252 | /* 0x30 */ iemOp_wrmsr,
|
---|
7253 | /* 0x31 */ iemOp_rdtsc,
|
---|
7254 | /* 0x32 */ iemOp_rdmsr,
|
---|
7255 | /* 0x33 */ iemOp_rdpmc,
|
---|
7256 | /* 0x34 */ iemOp_sysenter,
|
---|
7257 | /* 0x35 */ iemOp_sysexit,
|
---|
7258 | /* 0x36 */ iemOp_Invalid,
|
---|
7259 | /* 0x37 */ iemOp_getsec,
|
---|
7260 | /* 0x38 */ iemOp_3byte_Esc_A4,
|
---|
7261 | /* 0x39 */ iemOp_Invalid,
|
---|
7262 | /* 0x3a */ iemOp_3byte_Esc_A5,
|
---|
7263 | /* 0x3b */ iemOp_Invalid,
|
---|
7264 | /* 0x3c */ iemOp_Invalid,
|
---|
7265 | /* 0x3d */ iemOp_Invalid,
|
---|
7266 | /* 0x3e */ iemOp_Invalid,
|
---|
7267 | /* 0x3f */ iemOp_Invalid,
|
---|
7268 | /* 0x40 */ iemOp_cmovo_Gv_Ev,
|
---|
7269 | /* 0x41 */ iemOp_cmovno_Gv_Ev,
|
---|
7270 | /* 0x42 */ iemOp_cmovc_Gv_Ev,
|
---|
7271 | /* 0x43 */ iemOp_cmovnc_Gv_Ev,
|
---|
7272 | /* 0x44 */ iemOp_cmove_Gv_Ev,
|
---|
7273 | /* 0x45 */ iemOp_cmovne_Gv_Ev,
|
---|
7274 | /* 0x46 */ iemOp_cmovbe_Gv_Ev,
|
---|
7275 | /* 0x47 */ iemOp_cmovnbe_Gv_Ev,
|
---|
7276 | /* 0x48 */ iemOp_cmovs_Gv_Ev,
|
---|
7277 | /* 0x49 */ iemOp_cmovns_Gv_Ev,
|
---|
7278 | /* 0x4a */ iemOp_cmovp_Gv_Ev,
|
---|
7279 | /* 0x4b */ iemOp_cmovnp_Gv_Ev,
|
---|
7280 | /* 0x4c */ iemOp_cmovl_Gv_Ev,
|
---|
7281 | /* 0x4d */ iemOp_cmovnl_Gv_Ev,
|
---|
7282 | /* 0x4e */ iemOp_cmovle_Gv_Ev,
|
---|
7283 | /* 0x4f */ iemOp_cmovnle_Gv_Ev,
|
---|
7284 | /* 0x50 */ iemOp_movmskps_Gy_Ups__movmskpd_Gy_Upd,
|
---|
7285 | /* 0x51 */ iemOp_sqrtps_Wps_Vps__sqrtpd_Wpd_Vpd__sqrtss_Vss_Wss__sqrtsd_Vsd_Wsd,
|
---|
7286 | /* 0x52 */ iemOp_rsqrtps_Wps_Vps__rsqrtss_Vss_Wss,
|
---|
7287 | /* 0x53 */ iemOp_rcpps_Wps_Vps__rcpss_Vs_Wss,
|
---|
7288 | /* 0x54 */ iemOp_andps_Vps_Wps__andpd_Wpd_Vpd,
|
---|
7289 | /* 0x55 */ iemOp_andnps_Vps_Wps__andnpd_Wpd_Vpd,
|
---|
7290 | /* 0x56 */ iemOp_orps_Wpd_Vpd__orpd_Wpd_Vpd,
|
---|
7291 | /* 0x57 */ iemOp_xorps_Vps_Wps__xorpd_Wpd_Vpd,
|
---|
7292 | /* 0x58 */ iemOp_addps_Vps_Wps__addpd_Vpd_Wpd__addss_Vss_Wss__addsd_Vsd_Wsd,
|
---|
7293 | /* 0x59 */ iemOp_mulps_Vps_Wps__mulpd_Vpd_Wpd__mulss_Vss__Wss__mulsd_Vsd_Wsd,
|
---|
7294 | /* 0x5a */ iemOp_cvtps2pd_Vpd_Wps__cvtpd2ps_Vps_Wpd__cvtss2sd_Vsd_Wss__cvtsd2ss_Vss_Wsd,
|
---|
7295 | /* 0x5b */ iemOp_cvtdq2ps_Vps_Wdq__cvtps2dq_Vdq_Wps__cvtps2dq_Vdq_Wps,
|
---|
7296 | /* 0x5c */ iemOp_subps_Vps_Wps__subpd_Vps_Wdp__subss_Vss_Wss__subsd_Vsd_Wsd,
|
---|
7297 | /* 0x5d */ iemOp_minps_Vps_Wps__minpd_Vpd_Wpd__minss_Vss_Wss__minsd_Vsd_Wsd,
|
---|
7298 | /* 0x5e */ iemOp_divps_Vps_Wps__divpd_Vpd_Wpd__divss_Vss_Wss__divsd_Vsd_Wsd,
|
---|
7299 | /* 0x5f */ iemOp_maxps_Vps_Wps__maxpd_Vpd_Wpd__maxss_Vss_Wss__maxsd_Vsd_Wsd,
|
---|
7300 | /* 0x60 */ iemOp_punpcklbw_Pq_Qd__punpcklbw_Vdq_Wdq,
|
---|
7301 | /* 0x61 */ iemOp_punpcklwd_Pq_Qd__punpcklwd_Vdq_Wdq,
|
---|
7302 | /* 0x62 */ iemOp_punpckldq_Pq_Qd__punpckldq_Vdq_Wdq,
|
---|
7303 | /* 0x63 */ iemOp_packsswb_Pq_Qq__packsswb_Vdq_Wdq,
|
---|
7304 | /* 0x64 */ iemOp_pcmpgtb_Pq_Qq__pcmpgtb_Vdq_Wdq,
|
---|
7305 | /* 0x65 */ iemOp_pcmpgtw_Pq_Qq__pcmpgtw_Vdq_Wdq,
|
---|
7306 | /* 0x66 */ iemOp_pcmpgtd_Pq_Qq__pcmpgtd_Vdq_Wdq,
|
---|
7307 | /* 0x67 */ iemOp_packuswb_Pq_Qq__packuswb_Vdq_Wdq,
|
---|
7308 | /* 0x68 */ iemOp_punpckhbw_Pq_Qq__punpckhbw_Vdq_Wdq,
|
---|
7309 | /* 0x69 */ iemOp_punpckhwd_Pq_Qd__punpckhwd_Vdq_Wdq,
|
---|
7310 | /* 0x6a */ iemOp_punpckhdq_Pq_Qd__punpckhdq_Vdq_Wdq,
|
---|
7311 | /* 0x6b */ iemOp_packssdw_Pq_Qd__packssdq_Vdq_Wdq,
|
---|
7312 | /* 0x6c */ iemOp_punpcklqdq_Vdq_Wdq,
|
---|
7313 | /* 0x6d */ iemOp_punpckhqdq_Vdq_Wdq,
|
---|
7314 | /* 0x6e */ iemOp_movd_q_Pd_Ey__movd_q_Vy_Ey,
|
---|
7315 | /* 0x6f */ iemOp_movq_Pq_Qq__movdqa_Vdq_Wdq__movdqu_Vdq_Wdq,
|
---|
7316 | /* 0x70 */ iemOp_pshufw_Pq_Qq_Ib__pshufd_Vdq_Wdq_Ib__pshufhw_Vdq_Wdq_Ib__pshuflq_Vdq_Wdq_Ib,
|
---|
7317 | /* 0x71 */ iemOp_Grp12,
|
---|
7318 | /* 0x72 */ iemOp_Grp13,
|
---|
7319 | /* 0x73 */ iemOp_Grp14,
|
---|
7320 | /* 0x74 */ iemOp_pcmpeqb_Pq_Qq__pcmpeqb_Vdq_Wdq,
|
---|
7321 | /* 0x75 */ iemOp_pcmpeqw_Pq_Qq__pcmpeqw_Vdq_Wdq,
|
---|
7322 | /* 0x76 */ iemOp_pcmped_Pq_Qq__pcmpeqd_Vdq_Wdq,
|
---|
7323 | /* 0x77 */ iemOp_emms,
|
---|
7324 | /* 0x78 */ iemOp_vmread_AmdGrp17,
|
---|
7325 | /* 0x79 */ iemOp_vmwrite,
|
---|
7326 | /* 0x7a */ iemOp_Invalid,
|
---|
7327 | /* 0x7b */ iemOp_Invalid,
|
---|
7328 | /* 0x7c */ iemOp_haddpd_Vdp_Wpd__haddps_Vps_Wps,
|
---|
7329 | /* 0x7d */ iemOp_hsubpd_Vpd_Wpd__hsubps_Vps_Wps,
|
---|
7330 | /* 0x7e */ iemOp_movd_q_Ey_Pd__movd_q_Ey_Vy__movq_Vq_Wq,
|
---|
7331 | /* 0x7f */ iemOp_movq_Qq_Pq__movq_movdqa_Wdq_Vdq__movdqu_Wdq_Vdq,
|
---|
7332 | /* 0x80 */ iemOp_jo_Jv,
|
---|
7333 | /* 0x81 */ iemOp_jno_Jv,
|
---|
7334 | /* 0x82 */ iemOp_jc_Jv,
|
---|
7335 | /* 0x83 */ iemOp_jnc_Jv,
|
---|
7336 | /* 0x84 */ iemOp_je_Jv,
|
---|
7337 | /* 0x85 */ iemOp_jne_Jv,
|
---|
7338 | /* 0x86 */ iemOp_jbe_Jv,
|
---|
7339 | /* 0x87 */ iemOp_jnbe_Jv,
|
---|
7340 | /* 0x88 */ iemOp_js_Jv,
|
---|
7341 | /* 0x89 */ iemOp_jns_Jv,
|
---|
7342 | /* 0x8a */ iemOp_jp_Jv,
|
---|
7343 | /* 0x8b */ iemOp_jnp_Jv,
|
---|
7344 | /* 0x8c */ iemOp_jl_Jv,
|
---|
7345 | /* 0x8d */ iemOp_jnl_Jv,
|
---|
7346 | /* 0x8e */ iemOp_jle_Jv,
|
---|
7347 | /* 0x8f */ iemOp_jnle_Jv,
|
---|
7348 | /* 0x90 */ iemOp_seto_Eb,
|
---|
7349 | /* 0x91 */ iemOp_setno_Eb,
|
---|
7350 | /* 0x92 */ iemOp_setc_Eb,
|
---|
7351 | /* 0x93 */ iemOp_setnc_Eb,
|
---|
7352 | /* 0x94 */ iemOp_sete_Eb,
|
---|
7353 | /* 0x95 */ iemOp_setne_Eb,
|
---|
7354 | /* 0x96 */ iemOp_setbe_Eb,
|
---|
7355 | /* 0x97 */ iemOp_setnbe_Eb,
|
---|
7356 | /* 0x98 */ iemOp_sets_Eb,
|
---|
7357 | /* 0x99 */ iemOp_setns_Eb,
|
---|
7358 | /* 0x9a */ iemOp_setp_Eb,
|
---|
7359 | /* 0x9b */ iemOp_setnp_Eb,
|
---|
7360 | /* 0x9c */ iemOp_setl_Eb,
|
---|
7361 | /* 0x9d */ iemOp_setnl_Eb,
|
---|
7362 | /* 0x9e */ iemOp_setle_Eb,
|
---|
7363 | /* 0x9f */ iemOp_setnle_Eb,
|
---|
7364 | /* 0xa0 */ iemOp_push_fs,
|
---|
7365 | /* 0xa1 */ iemOp_pop_fs,
|
---|
7366 | /* 0xa2 */ iemOp_cpuid,
|
---|
7367 | /* 0xa3 */ iemOp_bt_Ev_Gv,
|
---|
7368 | /* 0xa4 */ iemOp_shld_Ev_Gv_Ib,
|
---|
7369 | /* 0xa5 */ iemOp_shld_Ev_Gv_CL,
|
---|
7370 | /* 0xa6 */ iemOp_Invalid,
|
---|
7371 | /* 0xa7 */ iemOp_Invalid,
|
---|
7372 | /* 0xa8 */ iemOp_push_gs,
|
---|
7373 | /* 0xa9 */ iemOp_pop_gs,
|
---|
7374 | /* 0xaa */ iemOp_rsm,
|
---|
7375 | /* 0xab */ iemOp_bts_Ev_Gv,
|
---|
7376 | /* 0xac */ iemOp_shrd_Ev_Gv_Ib,
|
---|
7377 | /* 0xad */ iemOp_shrd_Ev_Gv_CL,
|
---|
7378 | /* 0xae */ iemOp_Grp15,
|
---|
7379 | /* 0xaf */ iemOp_imul_Gv_Ev,
|
---|
7380 | /* 0xb0 */ iemOp_cmpxchg_Eb_Gb,
|
---|
7381 | /* 0xb1 */ iemOp_cmpxchg_Ev_Gv,
|
---|
7382 | /* 0xb2 */ iemOp_lss_Gv_Mp,
|
---|
7383 | /* 0xb3 */ iemOp_btr_Ev_Gv,
|
---|
7384 | /* 0xb4 */ iemOp_lfs_Gv_Mp,
|
---|
7385 | /* 0xb5 */ iemOp_lgs_Gv_Mp,
|
---|
7386 | /* 0xb6 */ iemOp_movzx_Gv_Eb,
|
---|
7387 | /* 0xb7 */ iemOp_movzx_Gv_Ew,
|
---|
7388 | /* 0xb8 */ iemOp_popcnt_Gv_Ev_jmpe,
|
---|
7389 | /* 0xb9 */ iemOp_Grp10,
|
---|
7390 | /* 0xba */ iemOp_Grp8,
|
---|
7391 | /* 0xbd */ iemOp_btc_Ev_Gv,
|
---|
7392 | /* 0xbc */ iemOp_bsf_Gv_Ev,
|
---|
7393 | /* 0xbd */ iemOp_bsr_Gv_Ev,
|
---|
7394 | /* 0xbe */ iemOp_movsx_Gv_Eb,
|
---|
7395 | /* 0xbf */ iemOp_movsx_Gv_Ew,
|
---|
7396 | /* 0xc0 */ iemOp_xadd_Eb_Gb,
|
---|
7397 | /* 0xc1 */ iemOp_xadd_Ev_Gv,
|
---|
7398 | /* 0xc2 */ iemOp_cmpps_Vps_Wps_Ib__cmppd_Vpd_Wpd_Ib__cmpss_Vss_Wss_Ib__cmpsd_Vsd_Wsd_Ib,
|
---|
7399 | /* 0xc3 */ iemOp_movnti_My_Gy,
|
---|
7400 | /* 0xc4 */ iemOp_pinsrw_Pq_Ry_Mw_Ib__pinsrw_Vdq_Ry_Mw_Ib,
|
---|
7401 | /* 0xc5 */ iemOp_pextrw_Gd_Nq_Ib__pextrw_Gd_Udq_Ib,
|
---|
7402 | /* 0xc6 */ iemOp_shufps_Vps_Wps_Ib__shufdp_Vpd_Wpd_Ib,
|
---|
7403 | /* 0xc7 */ iemOp_Grp9,
|
---|
7404 | /* 0xc8 */ iemOp_bswap_rAX_r8,
|
---|
7405 | /* 0xc9 */ iemOp_bswap_rCX_r9,
|
---|
7406 | /* 0xca */ iemOp_bswap_rDX_r10,
|
---|
7407 | /* 0xcb */ iemOp_bswap_rBX_r11,
|
---|
7408 | /* 0xcc */ iemOp_bswap_rSP_r12,
|
---|
7409 | /* 0xcd */ iemOp_bswap_rBP_r13,
|
---|
7410 | /* 0xce */ iemOp_bswap_rSI_r14,
|
---|
7411 | /* 0xcf */ iemOp_bswap_rDI_r15,
|
---|
7412 | /* 0xd0 */ iemOp_addsubpd_Vpd_Wpd__addsubps_Vps_Wps,
|
---|
7413 | /* 0xd1 */ iemOp_psrlw_Pp_Qp__psrlw_Vdp_Wdq,
|
---|
7414 | /* 0xd2 */ iemOp_psrld_Pq_Qq__psrld_Vdq_Wdq,
|
---|
7415 | /* 0xd3 */ iemOp_psrlq_Pq_Qq__psrlq_Vdq_Wdq,
|
---|
7416 | /* 0xd4 */ iemOp_paddq_Pq_Qq__paddq_Vdq_Wdq,
|
---|
7417 | /* 0xd5 */ iemOp_pmulq_Pq_Qq__pmullw_Vdq_Wdq,
|
---|
7418 | /* 0xd6 */ iemOp_movq_Wq_Vq__movq2dq_Vdq_Nq__movdq2q_Pq_Uq,
|
---|
7419 | /* 0xd7 */ iemOp_pmovmskb_Gd_Nq__pmovmskb_Gd_Udq,
|
---|
7420 | /* 0xd8 */ iemOp_psubusb_Pq_Qq__psubusb_Vdq_Wdq,
|
---|
7421 | /* 0xd9 */ iemOp_psubusw_Pq_Qq__psubusw_Vdq_Wdq,
|
---|
7422 | /* 0xda */ iemOp_pminub_Pq_Qq__pminub_Vdq_Wdq,
|
---|
7423 | /* 0xdb */ iemOp_pand_Pq_Qq__pand_Vdq_Wdq,
|
---|
7424 | /* 0xdc */ iemOp_paddusb_Pq_Qq__paddusb_Vdq_Wdq,
|
---|
7425 | /* 0xdd */ iemOp_paddusw_Pq_Qq__paddusw_Vdq_Wdq,
|
---|
7426 | /* 0xde */ iemOp_pmaxub_Pq_Qq__pamxub_Vdq_Wdq,
|
---|
7427 | /* 0xdf */ iemOp_pandn_Pq_Qq__pandn_Vdq_Wdq,
|
---|
7428 | /* 0xe0 */ iemOp_pavgb_Pq_Qq__pavgb_Vdq_Wdq,
|
---|
7429 | /* 0xe1 */ iemOp_psraw_Pq_Qq__psraw_Vdq_Wdq,
|
---|
7430 | /* 0xe2 */ iemOp_psrad_Pq_Qq__psrad_Vdq_Wdq,
|
---|
7431 | /* 0xe3 */ iemOp_pavgw_Pq_Qq__pavgw_Vdq_Wdq,
|
---|
7432 | /* 0xe4 */ iemOp_pmulhuw_Pq_Qq__pmulhuw_Vdq_Wdq,
|
---|
7433 | /* 0xe5 */ iemOp_pmulhw_Pq_Qq__pmulhw_Vdq_Wdq,
|
---|
7434 | /* 0xe6 */ iemOp_cvttpd2dq_Vdq_Wdp__cvtdq2pd_Vdq_Wpd__cvtpd2dq_Vdq_Wpd,
|
---|
7435 | /* 0xe7 */ iemOp_movntq_Mq_Pq__movntdq_Mdq_Vdq,
|
---|
7436 | /* 0xe8 */ iemOp_psubsb_Pq_Qq__psubsb_Vdq_Wdq,
|
---|
7437 | /* 0xe9 */ iemOp_psubsw_Pq_Qq__psubsw_Vdq_Wdq,
|
---|
7438 | /* 0xea */ iemOp_pminsw_Pq_Qq__pminsw_Vdq_Wdq,
|
---|
7439 | /* 0xeb */ iemOp_por_Pq_Qq__por_Vdq_Wdq,
|
---|
7440 | /* 0xec */ iemOp_paddsb_Pq_Qq__paddsb_Vdq_Wdq,
|
---|
7441 | /* 0xed */ iemOp_paddsw_Pq_Qq__paddsw_Vdq_Wdq,
|
---|
7442 | /* 0xee */ iemOp_pmaxsw_Pq_Qq__pmaxsw_Vdq_Wdq,
|
---|
7443 | /* 0xef */ iemOp_pxor_Pq_Qq__pxor_Vdq_Wdq,
|
---|
7444 | /* 0xf0 */ iemOp_lddqu_Vdq_Mdq,
|
---|
7445 | /* 0xf1 */ iemOp_psllw_Pq_Qq__pslw_Vdq_Wdq,
|
---|
7446 | /* 0xf2 */ iemOp_psld_Pq_Qq__pslld_Vdq_Wdq,
|
---|
7447 | /* 0xf3 */ iemOp_psllq_Pq_Qq__pslq_Vdq_Wdq,
|
---|
7448 | /* 0xf4 */ iemOp_pmuludq_Pq_Qq__pmuludq_Vdq_Wdq,
|
---|
7449 | /* 0xf5 */ iemOp_pmaddwd_Pq_Qq__pmaddwd_Vdq_Wdq,
|
---|
7450 | /* 0xf6 */ iemOp_psadbw_Pq_Qq__psadbw_Vdq_Wdq,
|
---|
7451 | /* 0xf7 */ iemOp_maskmovq_Pq_Nq__maskmovdqu_Vdq_Udq,
|
---|
7452 | /* 0xf8 */ iemOp_psubb_Pq_Qq_psubb_Vdq_Wdq,
|
---|
7453 | /* 0xf9 */ iemOp_psubw_Pq_Qq__psubw_Vdq_Wdq,
|
---|
7454 | /* 0xfa */ iemOp_psubd_Pq_Qq__psubd_Vdq_Wdq,
|
---|
7455 | /* 0xfb */ iemOp_psubq_Pq_Qq__psbuq_Vdq_Wdq,
|
---|
7456 | /* 0xfc */ iemOp_paddb_Pq_Qq__paddb_Vdq_Wdq,
|
---|
7457 | /* 0xfd */ iemOp_paddw_Pq_Qq__paddw_Vdq_Wdq,
|
---|
7458 | /* 0xfe */ iemOp_paddd_Pq_Qq__paddd_Vdq_Wdq,
|
---|
7459 | /* 0xff */ iemOp_Invalid
|
---|
7460 | };
|
---|
7461 |
|
---|
7462 | /** @} */
|
---|
7463 |
|
---|
7464 |
|
---|
7465 | /** @name One byte opcodes.
|
---|
7466 | *
|
---|
7467 | * @{
|
---|
7468 | */
|
---|
7469 |
|
---|
7470 | /** Opcode 0x00. */
|
---|
7471 | FNIEMOP_DEF(iemOp_add_Eb_Gb)
|
---|
7472 | {
|
---|
7473 | IEMOP_MNEMONIC("add Eb,Gb");
|
---|
7474 | return FNIEMOP_CALL_1(iemOpHlpBinaryOperator_rm_r8, &g_iemAImpl_add);
|
---|
7475 | }
|
---|
7476 |
|
---|
7477 |
|
---|
7478 | /** Opcode 0x01. */
|
---|
7479 | FNIEMOP_DEF(iemOp_add_Ev_Gv)
|
---|
7480 | {
|
---|
7481 | IEMOP_MNEMONIC("add Ev,Gv");
|
---|
7482 | return FNIEMOP_CALL_1(iemOpHlpBinaryOperator_rm_rv, &g_iemAImpl_add);
|
---|
7483 | }
|
---|
7484 |
|
---|
7485 |
|
---|
7486 | /** Opcode 0x02. */
|
---|
7487 | FNIEMOP_DEF(iemOp_add_Gb_Eb)
|
---|
7488 | {
|
---|
7489 | IEMOP_MNEMONIC("add Gb,Eb");
|
---|
7490 | return FNIEMOP_CALL_1(iemOpHlpBinaryOperator_r8_rm, &g_iemAImpl_add);
|
---|
7491 | }
|
---|
7492 |
|
---|
7493 |
|
---|
7494 | /** Opcode 0x03. */
|
---|
7495 | FNIEMOP_DEF(iemOp_add_Gv_Ev)
|
---|
7496 | {
|
---|
7497 | IEMOP_MNEMONIC("add Gv,Ev");
|
---|
7498 | return FNIEMOP_CALL_1(iemOpHlpBinaryOperator_rv_rm, &g_iemAImpl_add);
|
---|
7499 | }
|
---|
7500 |
|
---|
7501 |
|
---|
7502 | /** Opcode 0x04. */
|
---|
7503 | FNIEMOP_DEF(iemOp_add_Al_Ib)
|
---|
7504 | {
|
---|
7505 | IEMOP_MNEMONIC("add al,Ib");
|
---|
7506 | return FNIEMOP_CALL_1(iemOpHlpBinaryOperator_AL_Ib, &g_iemAImpl_add);
|
---|
7507 | }
|
---|
7508 |
|
---|
7509 |
|
---|
7510 | /** Opcode 0x05. */
|
---|
7511 | FNIEMOP_DEF(iemOp_add_eAX_Iz)
|
---|
7512 | {
|
---|
7513 | IEMOP_MNEMONIC("add rAX,Iz");
|
---|
7514 | return FNIEMOP_CALL_1(iemOpHlpBinaryOperator_rAX_Iz, &g_iemAImpl_add);
|
---|
7515 | }
|
---|
7516 |
|
---|
7517 |
|
---|
7518 | /** Opcode 0x06. */
|
---|
7519 | FNIEMOP_DEF(iemOp_push_ES)
|
---|
7520 | {
|
---|
7521 | IEMOP_MNEMONIC("push es");
|
---|
7522 | return FNIEMOP_CALL_1(iemOpCommonPushSReg, X86_SREG_ES);
|
---|
7523 | }
|
---|
7524 |
|
---|
7525 |
|
---|
7526 | /** Opcode 0x07. */
|
---|
7527 | FNIEMOP_DEF(iemOp_pop_ES)
|
---|
7528 | {
|
---|
7529 | IEMOP_MNEMONIC("pop es");
|
---|
7530 | IEMOP_HLP_NO_64BIT();
|
---|
7531 | IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
|
---|
7532 | return IEM_MC_DEFER_TO_CIMPL_2(iemCImpl_pop_Sreg, X86_SREG_ES, pVCpu->iem.s.enmEffOpSize);
|
---|
7533 | }
|
---|
7534 |
|
---|
7535 |
|
---|
7536 | /** Opcode 0x08. */
|
---|
7537 | FNIEMOP_DEF(iemOp_or_Eb_Gb)
|
---|
7538 | {
|
---|
7539 | IEMOP_MNEMONIC("or Eb,Gb");
|
---|
7540 | IEMOP_VERIFICATION_UNDEFINED_EFLAGS(X86_EFL_AF);
|
---|
7541 | return FNIEMOP_CALL_1(iemOpHlpBinaryOperator_rm_r8, &g_iemAImpl_or);
|
---|
7542 | }
|
---|
7543 |
|
---|
7544 |
|
---|
7545 | /** Opcode 0x09. */
|
---|
7546 | FNIEMOP_DEF(iemOp_or_Ev_Gv)
|
---|
7547 | {
|
---|
7548 | IEMOP_MNEMONIC("or Ev,Gv ");
|
---|
7549 | IEMOP_VERIFICATION_UNDEFINED_EFLAGS(X86_EFL_AF);
|
---|
7550 | return FNIEMOP_CALL_1(iemOpHlpBinaryOperator_rm_rv, &g_iemAImpl_or);
|
---|
7551 | }
|
---|
7552 |
|
---|
7553 |
|
---|
7554 | /** Opcode 0x0a. */
|
---|
7555 | FNIEMOP_DEF(iemOp_or_Gb_Eb)
|
---|
7556 | {
|
---|
7557 | IEMOP_MNEMONIC("or Gb,Eb");
|
---|
7558 | IEMOP_VERIFICATION_UNDEFINED_EFLAGS(X86_EFL_AF);
|
---|
7559 | return FNIEMOP_CALL_1(iemOpHlpBinaryOperator_r8_rm, &g_iemAImpl_or);
|
---|
7560 | }
|
---|
7561 |
|
---|
7562 |
|
---|
7563 | /** Opcode 0x0b. */
|
---|
7564 | FNIEMOP_DEF(iemOp_or_Gv_Ev)
|
---|
7565 | {
|
---|
7566 | IEMOP_MNEMONIC("or Gv,Ev");
|
---|
7567 | IEMOP_VERIFICATION_UNDEFINED_EFLAGS(X86_EFL_AF);
|
---|
7568 | return FNIEMOP_CALL_1(iemOpHlpBinaryOperator_rv_rm, &g_iemAImpl_or);
|
---|
7569 | }
|
---|
7570 |
|
---|
7571 |
|
---|
7572 | /** Opcode 0x0c. */
|
---|
7573 | FNIEMOP_DEF(iemOp_or_Al_Ib)
|
---|
7574 | {
|
---|
7575 | IEMOP_MNEMONIC("or al,Ib");
|
---|
7576 | IEMOP_VERIFICATION_UNDEFINED_EFLAGS(X86_EFL_AF);
|
---|
7577 | return FNIEMOP_CALL_1(iemOpHlpBinaryOperator_AL_Ib, &g_iemAImpl_or);
|
---|
7578 | }
|
---|
7579 |
|
---|
7580 |
|
---|
7581 | /** Opcode 0x0d. */
|
---|
7582 | FNIEMOP_DEF(iemOp_or_eAX_Iz)
|
---|
7583 | {
|
---|
7584 | IEMOP_MNEMONIC("or rAX,Iz");
|
---|
7585 | IEMOP_VERIFICATION_UNDEFINED_EFLAGS(X86_EFL_AF);
|
---|
7586 | return FNIEMOP_CALL_1(iemOpHlpBinaryOperator_rAX_Iz, &g_iemAImpl_or);
|
---|
7587 | }
|
---|
7588 |
|
---|
7589 |
|
---|
7590 | /** Opcode 0x0e. */
|
---|
7591 | FNIEMOP_DEF(iemOp_push_CS)
|
---|
7592 | {
|
---|
7593 | IEMOP_MNEMONIC("push cs");
|
---|
7594 | return FNIEMOP_CALL_1(iemOpCommonPushSReg, X86_SREG_CS);
|
---|
7595 | }
|
---|
7596 |
|
---|
7597 |
|
---|
7598 | /** Opcode 0x0f. */
|
---|
7599 | FNIEMOP_DEF(iemOp_2byteEscape)
|
---|
7600 | {
|
---|
7601 | uint8_t b; IEM_OPCODE_GET_NEXT_U8(&b);
|
---|
7602 | /** @todo PUSH CS on 8086, undefined on 80186. */
|
---|
7603 | IEMOP_HLP_MIN_286();
|
---|
7604 | return FNIEMOP_CALL(g_apfnTwoByteMap[b]);
|
---|
7605 | }
|
---|
7606 |
|
---|
7607 | /** Opcode 0x10. */
|
---|
7608 | FNIEMOP_DEF(iemOp_adc_Eb_Gb)
|
---|
7609 | {
|
---|
7610 | IEMOP_MNEMONIC("adc Eb,Gb");
|
---|
7611 | return FNIEMOP_CALL_1(iemOpHlpBinaryOperator_rm_r8, &g_iemAImpl_adc);
|
---|
7612 | }
|
---|
7613 |
|
---|
7614 |
|
---|
7615 | /** Opcode 0x11. */
|
---|
7616 | FNIEMOP_DEF(iemOp_adc_Ev_Gv)
|
---|
7617 | {
|
---|
7618 | IEMOP_MNEMONIC("adc Ev,Gv");
|
---|
7619 | return FNIEMOP_CALL_1(iemOpHlpBinaryOperator_rm_rv, &g_iemAImpl_adc);
|
---|
7620 | }
|
---|
7621 |
|
---|
7622 |
|
---|
7623 | /** Opcode 0x12. */
|
---|
7624 | FNIEMOP_DEF(iemOp_adc_Gb_Eb)
|
---|
7625 | {
|
---|
7626 | IEMOP_MNEMONIC("adc Gb,Eb");
|
---|
7627 | return FNIEMOP_CALL_1(iemOpHlpBinaryOperator_r8_rm, &g_iemAImpl_adc);
|
---|
7628 | }
|
---|
7629 |
|
---|
7630 |
|
---|
7631 | /** Opcode 0x13. */
|
---|
7632 | FNIEMOP_DEF(iemOp_adc_Gv_Ev)
|
---|
7633 | {
|
---|
7634 | IEMOP_MNEMONIC("adc Gv,Ev");
|
---|
7635 | return FNIEMOP_CALL_1(iemOpHlpBinaryOperator_rv_rm, &g_iemAImpl_adc);
|
---|
7636 | }
|
---|
7637 |
|
---|
7638 |
|
---|
7639 | /** Opcode 0x14. */
|
---|
7640 | FNIEMOP_DEF(iemOp_adc_Al_Ib)
|
---|
7641 | {
|
---|
7642 | IEMOP_MNEMONIC("adc al,Ib");
|
---|
7643 | return FNIEMOP_CALL_1(iemOpHlpBinaryOperator_AL_Ib, &g_iemAImpl_adc);
|
---|
7644 | }
|
---|
7645 |
|
---|
7646 |
|
---|
7647 | /** Opcode 0x15. */
|
---|
7648 | FNIEMOP_DEF(iemOp_adc_eAX_Iz)
|
---|
7649 | {
|
---|
7650 | IEMOP_MNEMONIC("adc rAX,Iz");
|
---|
7651 | return FNIEMOP_CALL_1(iemOpHlpBinaryOperator_rAX_Iz, &g_iemAImpl_adc);
|
---|
7652 | }
|
---|
7653 |
|
---|
7654 |
|
---|
7655 | /** Opcode 0x16. */
|
---|
7656 | FNIEMOP_DEF(iemOp_push_SS)
|
---|
7657 | {
|
---|
7658 | IEMOP_MNEMONIC("push ss");
|
---|
7659 | return FNIEMOP_CALL_1(iemOpCommonPushSReg, X86_SREG_SS);
|
---|
7660 | }
|
---|
7661 |
|
---|
7662 |
|
---|
7663 | /** Opcode 0x17. */
|
---|
7664 | FNIEMOP_DEF(iemOp_pop_SS)
|
---|
7665 | {
|
---|
7666 | IEMOP_MNEMONIC("pop ss"); /** @todo implies instruction fusing? */
|
---|
7667 | IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
|
---|
7668 | IEMOP_HLP_NO_64BIT();
|
---|
7669 | return IEM_MC_DEFER_TO_CIMPL_2(iemCImpl_pop_Sreg, X86_SREG_SS, pVCpu->iem.s.enmEffOpSize);
|
---|
7670 | }
|
---|
7671 |
|
---|
7672 |
|
---|
7673 | /** Opcode 0x18. */
|
---|
7674 | FNIEMOP_DEF(iemOp_sbb_Eb_Gb)
|
---|
7675 | {
|
---|
7676 | IEMOP_MNEMONIC("sbb Eb,Gb");
|
---|
7677 | return FNIEMOP_CALL_1(iemOpHlpBinaryOperator_rm_r8, &g_iemAImpl_sbb);
|
---|
7678 | }
|
---|
7679 |
|
---|
7680 |
|
---|
7681 | /** Opcode 0x19. */
|
---|
7682 | FNIEMOP_DEF(iemOp_sbb_Ev_Gv)
|
---|
7683 | {
|
---|
7684 | IEMOP_MNEMONIC("sbb Ev,Gv");
|
---|
7685 | return FNIEMOP_CALL_1(iemOpHlpBinaryOperator_rm_rv, &g_iemAImpl_sbb);
|
---|
7686 | }
|
---|
7687 |
|
---|
7688 |
|
---|
7689 | /** Opcode 0x1a. */
|
---|
7690 | FNIEMOP_DEF(iemOp_sbb_Gb_Eb)
|
---|
7691 | {
|
---|
7692 | IEMOP_MNEMONIC("sbb Gb,Eb");
|
---|
7693 | return FNIEMOP_CALL_1(iemOpHlpBinaryOperator_r8_rm, &g_iemAImpl_sbb);
|
---|
7694 | }
|
---|
7695 |
|
---|
7696 |
|
---|
7697 | /** Opcode 0x1b. */
|
---|
7698 | FNIEMOP_DEF(iemOp_sbb_Gv_Ev)
|
---|
7699 | {
|
---|
7700 | IEMOP_MNEMONIC("sbb Gv,Ev");
|
---|
7701 | return FNIEMOP_CALL_1(iemOpHlpBinaryOperator_rv_rm, &g_iemAImpl_sbb);
|
---|
7702 | }
|
---|
7703 |
|
---|
7704 |
|
---|
7705 | /** Opcode 0x1c. */
|
---|
7706 | FNIEMOP_DEF(iemOp_sbb_Al_Ib)
|
---|
7707 | {
|
---|
7708 | IEMOP_MNEMONIC("sbb al,Ib");
|
---|
7709 | return FNIEMOP_CALL_1(iemOpHlpBinaryOperator_AL_Ib, &g_iemAImpl_sbb);
|
---|
7710 | }
|
---|
7711 |
|
---|
7712 |
|
---|
7713 | /** Opcode 0x1d. */
|
---|
7714 | FNIEMOP_DEF(iemOp_sbb_eAX_Iz)
|
---|
7715 | {
|
---|
7716 | IEMOP_MNEMONIC("sbb rAX,Iz");
|
---|
7717 | return FNIEMOP_CALL_1(iemOpHlpBinaryOperator_rAX_Iz, &g_iemAImpl_sbb);
|
---|
7718 | }
|
---|
7719 |
|
---|
7720 |
|
---|
7721 | /** Opcode 0x1e. */
|
---|
7722 | FNIEMOP_DEF(iemOp_push_DS)
|
---|
7723 | {
|
---|
7724 | IEMOP_MNEMONIC("push ds");
|
---|
7725 | return FNIEMOP_CALL_1(iemOpCommonPushSReg, X86_SREG_DS);
|
---|
7726 | }
|
---|
7727 |
|
---|
7728 |
|
---|
7729 | /** Opcode 0x1f. */
|
---|
7730 | FNIEMOP_DEF(iemOp_pop_DS)
|
---|
7731 | {
|
---|
7732 | IEMOP_MNEMONIC("pop ds");
|
---|
7733 | IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
|
---|
7734 | IEMOP_HLP_NO_64BIT();
|
---|
7735 | return IEM_MC_DEFER_TO_CIMPL_2(iemCImpl_pop_Sreg, X86_SREG_DS, pVCpu->iem.s.enmEffOpSize);
|
---|
7736 | }
|
---|
7737 |
|
---|
7738 |
|
---|
7739 | /** Opcode 0x20. */
|
---|
7740 | FNIEMOP_DEF(iemOp_and_Eb_Gb)
|
---|
7741 | {
|
---|
7742 | IEMOP_MNEMONIC("and Eb,Gb");
|
---|
7743 | IEMOP_VERIFICATION_UNDEFINED_EFLAGS(X86_EFL_AF);
|
---|
7744 | return FNIEMOP_CALL_1(iemOpHlpBinaryOperator_rm_r8, &g_iemAImpl_and);
|
---|
7745 | }
|
---|
7746 |
|
---|
7747 |
|
---|
7748 | /** Opcode 0x21. */
|
---|
7749 | FNIEMOP_DEF(iemOp_and_Ev_Gv)
|
---|
7750 | {
|
---|
7751 | IEMOP_MNEMONIC("and Ev,Gv");
|
---|
7752 | IEMOP_VERIFICATION_UNDEFINED_EFLAGS(X86_EFL_AF);
|
---|
7753 | return FNIEMOP_CALL_1(iemOpHlpBinaryOperator_rm_rv, &g_iemAImpl_and);
|
---|
7754 | }
|
---|
7755 |
|
---|
7756 |
|
---|
7757 | /** Opcode 0x22. */
|
---|
7758 | FNIEMOP_DEF(iemOp_and_Gb_Eb)
|
---|
7759 | {
|
---|
7760 | IEMOP_MNEMONIC("and Gb,Eb");
|
---|
7761 | IEMOP_VERIFICATION_UNDEFINED_EFLAGS(X86_EFL_AF);
|
---|
7762 | return FNIEMOP_CALL_1(iemOpHlpBinaryOperator_r8_rm, &g_iemAImpl_and);
|
---|
7763 | }
|
---|
7764 |
|
---|
7765 |
|
---|
7766 | /** Opcode 0x23. */
|
---|
7767 | FNIEMOP_DEF(iemOp_and_Gv_Ev)
|
---|
7768 | {
|
---|
7769 | IEMOP_MNEMONIC("and Gv,Ev");
|
---|
7770 | IEMOP_VERIFICATION_UNDEFINED_EFLAGS(X86_EFL_AF);
|
---|
7771 | return FNIEMOP_CALL_1(iemOpHlpBinaryOperator_rv_rm, &g_iemAImpl_and);
|
---|
7772 | }
|
---|
7773 |
|
---|
7774 |
|
---|
7775 | /** Opcode 0x24. */
|
---|
7776 | FNIEMOP_DEF(iemOp_and_Al_Ib)
|
---|
7777 | {
|
---|
7778 | IEMOP_MNEMONIC("and al,Ib");
|
---|
7779 | IEMOP_VERIFICATION_UNDEFINED_EFLAGS(X86_EFL_AF);
|
---|
7780 | return FNIEMOP_CALL_1(iemOpHlpBinaryOperator_AL_Ib, &g_iemAImpl_and);
|
---|
7781 | }
|
---|
7782 |
|
---|
7783 |
|
---|
7784 | /** Opcode 0x25. */
|
---|
7785 | FNIEMOP_DEF(iemOp_and_eAX_Iz)
|
---|
7786 | {
|
---|
7787 | IEMOP_MNEMONIC("and rAX,Iz");
|
---|
7788 | IEMOP_VERIFICATION_UNDEFINED_EFLAGS(X86_EFL_AF);
|
---|
7789 | return FNIEMOP_CALL_1(iemOpHlpBinaryOperator_rAX_Iz, &g_iemAImpl_and);
|
---|
7790 | }
|
---|
7791 |
|
---|
7792 |
|
---|
7793 | /** Opcode 0x26. */
|
---|
7794 | FNIEMOP_DEF(iemOp_seg_ES)
|
---|
7795 | {
|
---|
7796 | IEMOP_HLP_CLEAR_REX_NOT_BEFORE_OPCODE("seg es");
|
---|
7797 | pVCpu->iem.s.fPrefixes |= IEM_OP_PRF_SEG_ES;
|
---|
7798 | pVCpu->iem.s.iEffSeg = X86_SREG_ES;
|
---|
7799 |
|
---|
7800 | uint8_t b; IEM_OPCODE_GET_NEXT_U8(&b);
|
---|
7801 | return FNIEMOP_CALL(g_apfnOneByteMap[b]);
|
---|
7802 | }
|
---|
7803 |
|
---|
7804 |
|
---|
7805 | /** Opcode 0x27. */
|
---|
7806 | FNIEMOP_DEF(iemOp_daa)
|
---|
7807 | {
|
---|
7808 | IEMOP_MNEMONIC("daa AL");
|
---|
7809 | IEMOP_HLP_NO_64BIT();
|
---|
7810 | IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
|
---|
7811 | IEMOP_VERIFICATION_UNDEFINED_EFLAGS(X86_EFL_OF);
|
---|
7812 | return IEM_MC_DEFER_TO_CIMPL_0(iemCImpl_daa);
|
---|
7813 | }
|
---|
7814 |
|
---|
7815 |
|
---|
7816 | /** Opcode 0x28. */
|
---|
7817 | FNIEMOP_DEF(iemOp_sub_Eb_Gb)
|
---|
7818 | {
|
---|
7819 | IEMOP_MNEMONIC("sub Eb,Gb");
|
---|
7820 | return FNIEMOP_CALL_1(iemOpHlpBinaryOperator_rm_r8, &g_iemAImpl_sub);
|
---|
7821 | }
|
---|
7822 |
|
---|
7823 |
|
---|
7824 | /** Opcode 0x29. */
|
---|
7825 | FNIEMOP_DEF(iemOp_sub_Ev_Gv)
|
---|
7826 | {
|
---|
7827 | IEMOP_MNEMONIC("sub Ev,Gv");
|
---|
7828 | return FNIEMOP_CALL_1(iemOpHlpBinaryOperator_rm_rv, &g_iemAImpl_sub);
|
---|
7829 | }
|
---|
7830 |
|
---|
7831 |
|
---|
7832 | /** Opcode 0x2a. */
|
---|
7833 | FNIEMOP_DEF(iemOp_sub_Gb_Eb)
|
---|
7834 | {
|
---|
7835 | IEMOP_MNEMONIC("sub Gb,Eb");
|
---|
7836 | return FNIEMOP_CALL_1(iemOpHlpBinaryOperator_r8_rm, &g_iemAImpl_sub);
|
---|
7837 | }
|
---|
7838 |
|
---|
7839 |
|
---|
7840 | /** Opcode 0x2b. */
|
---|
7841 | FNIEMOP_DEF(iemOp_sub_Gv_Ev)
|
---|
7842 | {
|
---|
7843 | IEMOP_MNEMONIC("sub Gv,Ev");
|
---|
7844 | return FNIEMOP_CALL_1(iemOpHlpBinaryOperator_rv_rm, &g_iemAImpl_sub);
|
---|
7845 | }
|
---|
7846 |
|
---|
7847 |
|
---|
7848 | /** Opcode 0x2c. */
|
---|
7849 | FNIEMOP_DEF(iemOp_sub_Al_Ib)
|
---|
7850 | {
|
---|
7851 | IEMOP_MNEMONIC("sub al,Ib");
|
---|
7852 | return FNIEMOP_CALL_1(iemOpHlpBinaryOperator_AL_Ib, &g_iemAImpl_sub);
|
---|
7853 | }
|
---|
7854 |
|
---|
7855 |
|
---|
7856 | /** Opcode 0x2d. */
|
---|
7857 | FNIEMOP_DEF(iemOp_sub_eAX_Iz)
|
---|
7858 | {
|
---|
7859 | IEMOP_MNEMONIC("sub rAX,Iz");
|
---|
7860 | return FNIEMOP_CALL_1(iemOpHlpBinaryOperator_rAX_Iz, &g_iemAImpl_sub);
|
---|
7861 | }
|
---|
7862 |
|
---|
7863 |
|
---|
7864 | /** Opcode 0x2e. */
|
---|
7865 | FNIEMOP_DEF(iemOp_seg_CS)
|
---|
7866 | {
|
---|
7867 | IEMOP_HLP_CLEAR_REX_NOT_BEFORE_OPCODE("seg cs");
|
---|
7868 | pVCpu->iem.s.fPrefixes |= IEM_OP_PRF_SEG_CS;
|
---|
7869 | pVCpu->iem.s.iEffSeg = X86_SREG_CS;
|
---|
7870 |
|
---|
7871 | uint8_t b; IEM_OPCODE_GET_NEXT_U8(&b);
|
---|
7872 | return FNIEMOP_CALL(g_apfnOneByteMap[b]);
|
---|
7873 | }
|
---|
7874 |
|
---|
7875 |
|
---|
7876 | /** Opcode 0x2f. */
|
---|
7877 | FNIEMOP_DEF(iemOp_das)
|
---|
7878 | {
|
---|
7879 | IEMOP_MNEMONIC("das AL");
|
---|
7880 | IEMOP_HLP_NO_64BIT();
|
---|
7881 | IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
|
---|
7882 | IEMOP_VERIFICATION_UNDEFINED_EFLAGS(X86_EFL_OF);
|
---|
7883 | return IEM_MC_DEFER_TO_CIMPL_0(iemCImpl_das);
|
---|
7884 | }
|
---|
7885 |
|
---|
7886 |
|
---|
7887 | /** Opcode 0x30. */
|
---|
7888 | FNIEMOP_DEF(iemOp_xor_Eb_Gb)
|
---|
7889 | {
|
---|
7890 | IEMOP_MNEMONIC("xor Eb,Gb");
|
---|
7891 | IEMOP_VERIFICATION_UNDEFINED_EFLAGS(X86_EFL_AF);
|
---|
7892 | return FNIEMOP_CALL_1(iemOpHlpBinaryOperator_rm_r8, &g_iemAImpl_xor);
|
---|
7893 | }
|
---|
7894 |
|
---|
7895 |
|
---|
7896 | /** Opcode 0x31. */
|
---|
7897 | FNIEMOP_DEF(iemOp_xor_Ev_Gv)
|
---|
7898 | {
|
---|
7899 | IEMOP_MNEMONIC("xor Ev,Gv");
|
---|
7900 | IEMOP_VERIFICATION_UNDEFINED_EFLAGS(X86_EFL_AF);
|
---|
7901 | return FNIEMOP_CALL_1(iemOpHlpBinaryOperator_rm_rv, &g_iemAImpl_xor);
|
---|
7902 | }
|
---|
7903 |
|
---|
7904 |
|
---|
7905 | /** Opcode 0x32. */
|
---|
7906 | FNIEMOP_DEF(iemOp_xor_Gb_Eb)
|
---|
7907 | {
|
---|
7908 | IEMOP_MNEMONIC("xor Gb,Eb");
|
---|
7909 | IEMOP_VERIFICATION_UNDEFINED_EFLAGS(X86_EFL_AF);
|
---|
7910 | return FNIEMOP_CALL_1(iemOpHlpBinaryOperator_r8_rm, &g_iemAImpl_xor);
|
---|
7911 | }
|
---|
7912 |
|
---|
7913 |
|
---|
7914 | /** Opcode 0x33. */
|
---|
7915 | FNIEMOP_DEF(iemOp_xor_Gv_Ev)
|
---|
7916 | {
|
---|
7917 | IEMOP_MNEMONIC("xor Gv,Ev");
|
---|
7918 | IEMOP_VERIFICATION_UNDEFINED_EFLAGS(X86_EFL_AF);
|
---|
7919 | return FNIEMOP_CALL_1(iemOpHlpBinaryOperator_rv_rm, &g_iemAImpl_xor);
|
---|
7920 | }
|
---|
7921 |
|
---|
7922 |
|
---|
7923 | /** Opcode 0x34. */
|
---|
7924 | FNIEMOP_DEF(iemOp_xor_Al_Ib)
|
---|
7925 | {
|
---|
7926 | IEMOP_MNEMONIC("xor al,Ib");
|
---|
7927 | IEMOP_VERIFICATION_UNDEFINED_EFLAGS(X86_EFL_AF);
|
---|
7928 | return FNIEMOP_CALL_1(iemOpHlpBinaryOperator_AL_Ib, &g_iemAImpl_xor);
|
---|
7929 | }
|
---|
7930 |
|
---|
7931 |
|
---|
7932 | /** Opcode 0x35. */
|
---|
7933 | FNIEMOP_DEF(iemOp_xor_eAX_Iz)
|
---|
7934 | {
|
---|
7935 | IEMOP_MNEMONIC("xor rAX,Iz");
|
---|
7936 | IEMOP_VERIFICATION_UNDEFINED_EFLAGS(X86_EFL_AF);
|
---|
7937 | return FNIEMOP_CALL_1(iemOpHlpBinaryOperator_rAX_Iz, &g_iemAImpl_xor);
|
---|
7938 | }
|
---|
7939 |
|
---|
7940 |
|
---|
7941 | /** Opcode 0x36. */
|
---|
7942 | FNIEMOP_DEF(iemOp_seg_SS)
|
---|
7943 | {
|
---|
7944 | IEMOP_HLP_CLEAR_REX_NOT_BEFORE_OPCODE("seg ss");
|
---|
7945 | pVCpu->iem.s.fPrefixes |= IEM_OP_PRF_SEG_SS;
|
---|
7946 | pVCpu->iem.s.iEffSeg = X86_SREG_SS;
|
---|
7947 |
|
---|
7948 | uint8_t b; IEM_OPCODE_GET_NEXT_U8(&b);
|
---|
7949 | return FNIEMOP_CALL(g_apfnOneByteMap[b]);
|
---|
7950 | }
|
---|
7951 |
|
---|
7952 |
|
---|
7953 | /** Opcode 0x37. */
|
---|
7954 | FNIEMOP_STUB(iemOp_aaa);
|
---|
7955 |
|
---|
7956 |
|
---|
7957 | /** Opcode 0x38. */
|
---|
7958 | FNIEMOP_DEF(iemOp_cmp_Eb_Gb)
|
---|
7959 | {
|
---|
7960 | IEMOP_MNEMONIC("cmp Eb,Gb");
|
---|
7961 | return FNIEMOP_CALL_1(iemOpHlpBinaryOperator_rm_r8, &g_iemAImpl_cmp);
|
---|
7962 | }
|
---|
7963 |
|
---|
7964 |
|
---|
7965 | /** Opcode 0x39. */
|
---|
7966 | FNIEMOP_DEF(iemOp_cmp_Ev_Gv)
|
---|
7967 | {
|
---|
7968 | IEMOP_MNEMONIC("cmp Ev,Gv");
|
---|
7969 | return FNIEMOP_CALL_1(iemOpHlpBinaryOperator_rm_rv, &g_iemAImpl_cmp);
|
---|
7970 | }
|
---|
7971 |
|
---|
7972 |
|
---|
7973 | /** Opcode 0x3a. */
|
---|
7974 | FNIEMOP_DEF(iemOp_cmp_Gb_Eb)
|
---|
7975 | {
|
---|
7976 | IEMOP_MNEMONIC("cmp Gb,Eb");
|
---|
7977 | return FNIEMOP_CALL_1(iemOpHlpBinaryOperator_r8_rm, &g_iemAImpl_cmp);
|
---|
7978 | }
|
---|
7979 |
|
---|
7980 |
|
---|
7981 | /** Opcode 0x3b. */
|
---|
7982 | FNIEMOP_DEF(iemOp_cmp_Gv_Ev)
|
---|
7983 | {
|
---|
7984 | IEMOP_MNEMONIC("cmp Gv,Ev");
|
---|
7985 | return FNIEMOP_CALL_1(iemOpHlpBinaryOperator_rv_rm, &g_iemAImpl_cmp);
|
---|
7986 | }
|
---|
7987 |
|
---|
7988 |
|
---|
7989 | /** Opcode 0x3c. */
|
---|
7990 | FNIEMOP_DEF(iemOp_cmp_Al_Ib)
|
---|
7991 | {
|
---|
7992 | IEMOP_MNEMONIC("cmp al,Ib");
|
---|
7993 | return FNIEMOP_CALL_1(iemOpHlpBinaryOperator_AL_Ib, &g_iemAImpl_cmp);
|
---|
7994 | }
|
---|
7995 |
|
---|
7996 |
|
---|
7997 | /** Opcode 0x3d. */
|
---|
7998 | FNIEMOP_DEF(iemOp_cmp_eAX_Iz)
|
---|
7999 | {
|
---|
8000 | IEMOP_MNEMONIC("cmp rAX,Iz");
|
---|
8001 | return FNIEMOP_CALL_1(iemOpHlpBinaryOperator_rAX_Iz, &g_iemAImpl_cmp);
|
---|
8002 | }
|
---|
8003 |
|
---|
8004 |
|
---|
8005 | /** Opcode 0x3e. */
|
---|
8006 | FNIEMOP_DEF(iemOp_seg_DS)
|
---|
8007 | {
|
---|
8008 | IEMOP_HLP_CLEAR_REX_NOT_BEFORE_OPCODE("seg ds");
|
---|
8009 | pVCpu->iem.s.fPrefixes |= IEM_OP_PRF_SEG_DS;
|
---|
8010 | pVCpu->iem.s.iEffSeg = X86_SREG_DS;
|
---|
8011 |
|
---|
8012 | uint8_t b; IEM_OPCODE_GET_NEXT_U8(&b);
|
---|
8013 | return FNIEMOP_CALL(g_apfnOneByteMap[b]);
|
---|
8014 | }
|
---|
8015 |
|
---|
8016 |
|
---|
8017 | /** Opcode 0x3f. */
|
---|
8018 | FNIEMOP_STUB(iemOp_aas);
|
---|
8019 |
|
---|
8020 | /**
|
---|
8021 | * Common 'inc/dec/not/neg register' helper.
|
---|
8022 | */
|
---|
8023 | FNIEMOP_DEF_2(iemOpCommonUnaryGReg, PCIEMOPUNARYSIZES, pImpl, uint8_t, iReg)
|
---|
8024 | {
|
---|
8025 | IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
|
---|
8026 | switch (pVCpu->iem.s.enmEffOpSize)
|
---|
8027 | {
|
---|
8028 | case IEMMODE_16BIT:
|
---|
8029 | IEM_MC_BEGIN(2, 0);
|
---|
8030 | IEM_MC_ARG(uint16_t *, pu16Dst, 0);
|
---|
8031 | IEM_MC_ARG(uint32_t *, pEFlags, 1);
|
---|
8032 | IEM_MC_REF_GREG_U16(pu16Dst, iReg);
|
---|
8033 | IEM_MC_REF_EFLAGS(pEFlags);
|
---|
8034 | IEM_MC_CALL_VOID_AIMPL_2(pImpl->pfnNormalU16, pu16Dst, pEFlags);
|
---|
8035 | IEM_MC_ADVANCE_RIP();
|
---|
8036 | IEM_MC_END();
|
---|
8037 | return VINF_SUCCESS;
|
---|
8038 |
|
---|
8039 | case IEMMODE_32BIT:
|
---|
8040 | IEM_MC_BEGIN(2, 0);
|
---|
8041 | IEM_MC_ARG(uint32_t *, pu32Dst, 0);
|
---|
8042 | IEM_MC_ARG(uint32_t *, pEFlags, 1);
|
---|
8043 | IEM_MC_REF_GREG_U32(pu32Dst, iReg);
|
---|
8044 | IEM_MC_REF_EFLAGS(pEFlags);
|
---|
8045 | IEM_MC_CALL_VOID_AIMPL_2(pImpl->pfnNormalU32, pu32Dst, pEFlags);
|
---|
8046 | IEM_MC_CLEAR_HIGH_GREG_U64_BY_REF(pu32Dst);
|
---|
8047 | IEM_MC_ADVANCE_RIP();
|
---|
8048 | IEM_MC_END();
|
---|
8049 | return VINF_SUCCESS;
|
---|
8050 |
|
---|
8051 | case IEMMODE_64BIT:
|
---|
8052 | IEM_MC_BEGIN(2, 0);
|
---|
8053 | IEM_MC_ARG(uint64_t *, pu64Dst, 0);
|
---|
8054 | IEM_MC_ARG(uint32_t *, pEFlags, 1);
|
---|
8055 | IEM_MC_REF_GREG_U64(pu64Dst, iReg);
|
---|
8056 | IEM_MC_REF_EFLAGS(pEFlags);
|
---|
8057 | IEM_MC_CALL_VOID_AIMPL_2(pImpl->pfnNormalU64, pu64Dst, pEFlags);
|
---|
8058 | IEM_MC_ADVANCE_RIP();
|
---|
8059 | IEM_MC_END();
|
---|
8060 | return VINF_SUCCESS;
|
---|
8061 | }
|
---|
8062 | return VINF_SUCCESS;
|
---|
8063 | }
|
---|
8064 |
|
---|
8065 |
|
---|
8066 | /** Opcode 0x40. */
|
---|
8067 | FNIEMOP_DEF(iemOp_inc_eAX)
|
---|
8068 | {
|
---|
8069 | /*
|
---|
8070 | * This is a REX prefix in 64-bit mode.
|
---|
8071 | */
|
---|
8072 | if (pVCpu->iem.s.enmCpuMode == IEMMODE_64BIT)
|
---|
8073 | {
|
---|
8074 | IEMOP_HLP_CLEAR_REX_NOT_BEFORE_OPCODE("rex");
|
---|
8075 | pVCpu->iem.s.fPrefixes |= IEM_OP_PRF_REX;
|
---|
8076 |
|
---|
8077 | uint8_t b; IEM_OPCODE_GET_NEXT_U8(&b);
|
---|
8078 | return FNIEMOP_CALL(g_apfnOneByteMap[b]);
|
---|
8079 | }
|
---|
8080 |
|
---|
8081 | IEMOP_MNEMONIC("inc eAX");
|
---|
8082 | return FNIEMOP_CALL_2(iemOpCommonUnaryGReg, &g_iemAImpl_inc, X86_GREG_xAX);
|
---|
8083 | }
|
---|
8084 |
|
---|
8085 |
|
---|
8086 | /** Opcode 0x41. */
|
---|
8087 | FNIEMOP_DEF(iemOp_inc_eCX)
|
---|
8088 | {
|
---|
8089 | /*
|
---|
8090 | * This is a REX prefix in 64-bit mode.
|
---|
8091 | */
|
---|
8092 | if (pVCpu->iem.s.enmCpuMode == IEMMODE_64BIT)
|
---|
8093 | {
|
---|
8094 | IEMOP_HLP_CLEAR_REX_NOT_BEFORE_OPCODE("rex.b");
|
---|
8095 | pVCpu->iem.s.fPrefixes |= IEM_OP_PRF_REX | IEM_OP_PRF_REX_B;
|
---|
8096 | pVCpu->iem.s.uRexB = 1 << 3;
|
---|
8097 |
|
---|
8098 | uint8_t b; IEM_OPCODE_GET_NEXT_U8(&b);
|
---|
8099 | return FNIEMOP_CALL(g_apfnOneByteMap[b]);
|
---|
8100 | }
|
---|
8101 |
|
---|
8102 | IEMOP_MNEMONIC("inc eCX");
|
---|
8103 | return FNIEMOP_CALL_2(iemOpCommonUnaryGReg, &g_iemAImpl_inc, X86_GREG_xCX);
|
---|
8104 | }
|
---|
8105 |
|
---|
8106 |
|
---|
8107 | /** Opcode 0x42. */
|
---|
8108 | FNIEMOP_DEF(iemOp_inc_eDX)
|
---|
8109 | {
|
---|
8110 | /*
|
---|
8111 | * This is a REX prefix in 64-bit mode.
|
---|
8112 | */
|
---|
8113 | if (pVCpu->iem.s.enmCpuMode == IEMMODE_64BIT)
|
---|
8114 | {
|
---|
8115 | IEMOP_HLP_CLEAR_REX_NOT_BEFORE_OPCODE("rex.x");
|
---|
8116 | pVCpu->iem.s.fPrefixes |= IEM_OP_PRF_REX | IEM_OP_PRF_REX_X;
|
---|
8117 | pVCpu->iem.s.uRexIndex = 1 << 3;
|
---|
8118 |
|
---|
8119 | uint8_t b; IEM_OPCODE_GET_NEXT_U8(&b);
|
---|
8120 | return FNIEMOP_CALL(g_apfnOneByteMap[b]);
|
---|
8121 | }
|
---|
8122 |
|
---|
8123 | IEMOP_MNEMONIC("inc eDX");
|
---|
8124 | return FNIEMOP_CALL_2(iemOpCommonUnaryGReg, &g_iemAImpl_inc, X86_GREG_xDX);
|
---|
8125 | }
|
---|
8126 |
|
---|
8127 |
|
---|
8128 |
|
---|
8129 | /** Opcode 0x43. */
|
---|
8130 | FNIEMOP_DEF(iemOp_inc_eBX)
|
---|
8131 | {
|
---|
8132 | /*
|
---|
8133 | * This is a REX prefix in 64-bit mode.
|
---|
8134 | */
|
---|
8135 | if (pVCpu->iem.s.enmCpuMode == IEMMODE_64BIT)
|
---|
8136 | {
|
---|
8137 | IEMOP_HLP_CLEAR_REX_NOT_BEFORE_OPCODE("rex.bx");
|
---|
8138 | pVCpu->iem.s.fPrefixes |= IEM_OP_PRF_REX | IEM_OP_PRF_REX_B | IEM_OP_PRF_REX_X;
|
---|
8139 | pVCpu->iem.s.uRexB = 1 << 3;
|
---|
8140 | pVCpu->iem.s.uRexIndex = 1 << 3;
|
---|
8141 |
|
---|
8142 | uint8_t b; IEM_OPCODE_GET_NEXT_U8(&b);
|
---|
8143 | return FNIEMOP_CALL(g_apfnOneByteMap[b]);
|
---|
8144 | }
|
---|
8145 |
|
---|
8146 | IEMOP_MNEMONIC("inc eBX");
|
---|
8147 | return FNIEMOP_CALL_2(iemOpCommonUnaryGReg, &g_iemAImpl_inc, X86_GREG_xBX);
|
---|
8148 | }
|
---|
8149 |
|
---|
8150 |
|
---|
8151 | /** Opcode 0x44. */
|
---|
8152 | FNIEMOP_DEF(iemOp_inc_eSP)
|
---|
8153 | {
|
---|
8154 | /*
|
---|
8155 | * This is a REX prefix in 64-bit mode.
|
---|
8156 | */
|
---|
8157 | if (pVCpu->iem.s.enmCpuMode == IEMMODE_64BIT)
|
---|
8158 | {
|
---|
8159 | IEMOP_HLP_CLEAR_REX_NOT_BEFORE_OPCODE("rex.r");
|
---|
8160 | pVCpu->iem.s.fPrefixes |= IEM_OP_PRF_REX | IEM_OP_PRF_REX_R;
|
---|
8161 | pVCpu->iem.s.uRexReg = 1 << 3;
|
---|
8162 |
|
---|
8163 | uint8_t b; IEM_OPCODE_GET_NEXT_U8(&b);
|
---|
8164 | return FNIEMOP_CALL(g_apfnOneByteMap[b]);
|
---|
8165 | }
|
---|
8166 |
|
---|
8167 | IEMOP_MNEMONIC("inc eSP");
|
---|
8168 | return FNIEMOP_CALL_2(iemOpCommonUnaryGReg, &g_iemAImpl_inc, X86_GREG_xSP);
|
---|
8169 | }
|
---|
8170 |
|
---|
8171 |
|
---|
8172 | /** Opcode 0x45. */
|
---|
8173 | FNIEMOP_DEF(iemOp_inc_eBP)
|
---|
8174 | {
|
---|
8175 | /*
|
---|
8176 | * This is a REX prefix in 64-bit mode.
|
---|
8177 | */
|
---|
8178 | if (pVCpu->iem.s.enmCpuMode == IEMMODE_64BIT)
|
---|
8179 | {
|
---|
8180 | IEMOP_HLP_CLEAR_REX_NOT_BEFORE_OPCODE("rex.rb");
|
---|
8181 | pVCpu->iem.s.fPrefixes |= IEM_OP_PRF_REX | IEM_OP_PRF_REX_R | IEM_OP_PRF_REX_B;
|
---|
8182 | pVCpu->iem.s.uRexReg = 1 << 3;
|
---|
8183 | pVCpu->iem.s.uRexB = 1 << 3;
|
---|
8184 |
|
---|
8185 | uint8_t b; IEM_OPCODE_GET_NEXT_U8(&b);
|
---|
8186 | return FNIEMOP_CALL(g_apfnOneByteMap[b]);
|
---|
8187 | }
|
---|
8188 |
|
---|
8189 | IEMOP_MNEMONIC("inc eBP");
|
---|
8190 | return FNIEMOP_CALL_2(iemOpCommonUnaryGReg, &g_iemAImpl_inc, X86_GREG_xBP);
|
---|
8191 | }
|
---|
8192 |
|
---|
8193 |
|
---|
8194 | /** Opcode 0x46. */
|
---|
8195 | FNIEMOP_DEF(iemOp_inc_eSI)
|
---|
8196 | {
|
---|
8197 | /*
|
---|
8198 | * This is a REX prefix in 64-bit mode.
|
---|
8199 | */
|
---|
8200 | if (pVCpu->iem.s.enmCpuMode == IEMMODE_64BIT)
|
---|
8201 | {
|
---|
8202 | IEMOP_HLP_CLEAR_REX_NOT_BEFORE_OPCODE("rex.rx");
|
---|
8203 | pVCpu->iem.s.fPrefixes |= IEM_OP_PRF_REX | IEM_OP_PRF_REX_R | IEM_OP_PRF_REX_X;
|
---|
8204 | pVCpu->iem.s.uRexReg = 1 << 3;
|
---|
8205 | pVCpu->iem.s.uRexIndex = 1 << 3;
|
---|
8206 |
|
---|
8207 | uint8_t b; IEM_OPCODE_GET_NEXT_U8(&b);
|
---|
8208 | return FNIEMOP_CALL(g_apfnOneByteMap[b]);
|
---|
8209 | }
|
---|
8210 |
|
---|
8211 | IEMOP_MNEMONIC("inc eSI");
|
---|
8212 | return FNIEMOP_CALL_2(iemOpCommonUnaryGReg, &g_iemAImpl_inc, X86_GREG_xSI);
|
---|
8213 | }
|
---|
8214 |
|
---|
8215 |
|
---|
8216 | /** Opcode 0x47. */
|
---|
8217 | FNIEMOP_DEF(iemOp_inc_eDI)
|
---|
8218 | {
|
---|
8219 | /*
|
---|
8220 | * This is a REX prefix in 64-bit mode.
|
---|
8221 | */
|
---|
8222 | if (pVCpu->iem.s.enmCpuMode == IEMMODE_64BIT)
|
---|
8223 | {
|
---|
8224 | IEMOP_HLP_CLEAR_REX_NOT_BEFORE_OPCODE("rex.rbx");
|
---|
8225 | pVCpu->iem.s.fPrefixes |= IEM_OP_PRF_REX | IEM_OP_PRF_REX_R | IEM_OP_PRF_REX_B | IEM_OP_PRF_REX_X;
|
---|
8226 | pVCpu->iem.s.uRexReg = 1 << 3;
|
---|
8227 | pVCpu->iem.s.uRexB = 1 << 3;
|
---|
8228 | pVCpu->iem.s.uRexIndex = 1 << 3;
|
---|
8229 |
|
---|
8230 | uint8_t b; IEM_OPCODE_GET_NEXT_U8(&b);
|
---|
8231 | return FNIEMOP_CALL(g_apfnOneByteMap[b]);
|
---|
8232 | }
|
---|
8233 |
|
---|
8234 | IEMOP_MNEMONIC("inc eDI");
|
---|
8235 | return FNIEMOP_CALL_2(iemOpCommonUnaryGReg, &g_iemAImpl_inc, X86_GREG_xDI);
|
---|
8236 | }
|
---|
8237 |
|
---|
8238 |
|
---|
8239 | /** Opcode 0x48. */
|
---|
8240 | FNIEMOP_DEF(iemOp_dec_eAX)
|
---|
8241 | {
|
---|
8242 | /*
|
---|
8243 | * This is a REX prefix in 64-bit mode.
|
---|
8244 | */
|
---|
8245 | if (pVCpu->iem.s.enmCpuMode == IEMMODE_64BIT)
|
---|
8246 | {
|
---|
8247 | IEMOP_HLP_CLEAR_REX_NOT_BEFORE_OPCODE("rex.w");
|
---|
8248 | pVCpu->iem.s.fPrefixes |= IEM_OP_PRF_REX | IEM_OP_PRF_SIZE_REX_W;
|
---|
8249 | iemRecalEffOpSize(pVCpu);
|
---|
8250 |
|
---|
8251 | uint8_t b; IEM_OPCODE_GET_NEXT_U8(&b);
|
---|
8252 | return FNIEMOP_CALL(g_apfnOneByteMap[b]);
|
---|
8253 | }
|
---|
8254 |
|
---|
8255 | IEMOP_MNEMONIC("dec eAX");
|
---|
8256 | return FNIEMOP_CALL_2(iemOpCommonUnaryGReg, &g_iemAImpl_dec, X86_GREG_xAX);
|
---|
8257 | }
|
---|
8258 |
|
---|
8259 |
|
---|
8260 | /** Opcode 0x49. */
|
---|
8261 | FNIEMOP_DEF(iemOp_dec_eCX)
|
---|
8262 | {
|
---|
8263 | /*
|
---|
8264 | * This is a REX prefix in 64-bit mode.
|
---|
8265 | */
|
---|
8266 | if (pVCpu->iem.s.enmCpuMode == IEMMODE_64BIT)
|
---|
8267 | {
|
---|
8268 | IEMOP_HLP_CLEAR_REX_NOT_BEFORE_OPCODE("rex.bw");
|
---|
8269 | pVCpu->iem.s.fPrefixes |= IEM_OP_PRF_REX | IEM_OP_PRF_REX_B | IEM_OP_PRF_SIZE_REX_W;
|
---|
8270 | pVCpu->iem.s.uRexB = 1 << 3;
|
---|
8271 | iemRecalEffOpSize(pVCpu);
|
---|
8272 |
|
---|
8273 | uint8_t b; IEM_OPCODE_GET_NEXT_U8(&b);
|
---|
8274 | return FNIEMOP_CALL(g_apfnOneByteMap[b]);
|
---|
8275 | }
|
---|
8276 |
|
---|
8277 | IEMOP_MNEMONIC("dec eCX");
|
---|
8278 | return FNIEMOP_CALL_2(iemOpCommonUnaryGReg, &g_iemAImpl_dec, X86_GREG_xCX);
|
---|
8279 | }
|
---|
8280 |
|
---|
8281 |
|
---|
8282 | /** Opcode 0x4a. */
|
---|
8283 | FNIEMOP_DEF(iemOp_dec_eDX)
|
---|
8284 | {
|
---|
8285 | /*
|
---|
8286 | * This is a REX prefix in 64-bit mode.
|
---|
8287 | */
|
---|
8288 | if (pVCpu->iem.s.enmCpuMode == IEMMODE_64BIT)
|
---|
8289 | {
|
---|
8290 | IEMOP_HLP_CLEAR_REX_NOT_BEFORE_OPCODE("rex.xw");
|
---|
8291 | pVCpu->iem.s.fPrefixes |= IEM_OP_PRF_REX | IEM_OP_PRF_REX_X | IEM_OP_PRF_SIZE_REX_W;
|
---|
8292 | pVCpu->iem.s.uRexIndex = 1 << 3;
|
---|
8293 | iemRecalEffOpSize(pVCpu);
|
---|
8294 |
|
---|
8295 | uint8_t b; IEM_OPCODE_GET_NEXT_U8(&b);
|
---|
8296 | return FNIEMOP_CALL(g_apfnOneByteMap[b]);
|
---|
8297 | }
|
---|
8298 |
|
---|
8299 | IEMOP_MNEMONIC("dec eDX");
|
---|
8300 | return FNIEMOP_CALL_2(iemOpCommonUnaryGReg, &g_iemAImpl_dec, X86_GREG_xDX);
|
---|
8301 | }
|
---|
8302 |
|
---|
8303 |
|
---|
8304 | /** Opcode 0x4b. */
|
---|
8305 | FNIEMOP_DEF(iemOp_dec_eBX)
|
---|
8306 | {
|
---|
8307 | /*
|
---|
8308 | * This is a REX prefix in 64-bit mode.
|
---|
8309 | */
|
---|
8310 | if (pVCpu->iem.s.enmCpuMode == IEMMODE_64BIT)
|
---|
8311 | {
|
---|
8312 | IEMOP_HLP_CLEAR_REX_NOT_BEFORE_OPCODE("rex.bxw");
|
---|
8313 | pVCpu->iem.s.fPrefixes |= IEM_OP_PRF_REX | IEM_OP_PRF_REX_B | IEM_OP_PRF_REX_X | IEM_OP_PRF_SIZE_REX_W;
|
---|
8314 | pVCpu->iem.s.uRexB = 1 << 3;
|
---|
8315 | pVCpu->iem.s.uRexIndex = 1 << 3;
|
---|
8316 | iemRecalEffOpSize(pVCpu);
|
---|
8317 |
|
---|
8318 | uint8_t b; IEM_OPCODE_GET_NEXT_U8(&b);
|
---|
8319 | return FNIEMOP_CALL(g_apfnOneByteMap[b]);
|
---|
8320 | }
|
---|
8321 |
|
---|
8322 | IEMOP_MNEMONIC("dec eBX");
|
---|
8323 | return FNIEMOP_CALL_2(iemOpCommonUnaryGReg, &g_iemAImpl_dec, X86_GREG_xBX);
|
---|
8324 | }
|
---|
8325 |
|
---|
8326 |
|
---|
8327 | /** Opcode 0x4c. */
|
---|
8328 | FNIEMOP_DEF(iemOp_dec_eSP)
|
---|
8329 | {
|
---|
8330 | /*
|
---|
8331 | * This is a REX prefix in 64-bit mode.
|
---|
8332 | */
|
---|
8333 | if (pVCpu->iem.s.enmCpuMode == IEMMODE_64BIT)
|
---|
8334 | {
|
---|
8335 | IEMOP_HLP_CLEAR_REX_NOT_BEFORE_OPCODE("rex.rw");
|
---|
8336 | pVCpu->iem.s.fPrefixes |= IEM_OP_PRF_REX | IEM_OP_PRF_REX_R | IEM_OP_PRF_SIZE_REX_W;
|
---|
8337 | pVCpu->iem.s.uRexReg = 1 << 3;
|
---|
8338 | iemRecalEffOpSize(pVCpu);
|
---|
8339 |
|
---|
8340 | uint8_t b; IEM_OPCODE_GET_NEXT_U8(&b);
|
---|
8341 | return FNIEMOP_CALL(g_apfnOneByteMap[b]);
|
---|
8342 | }
|
---|
8343 |
|
---|
8344 | IEMOP_MNEMONIC("dec eSP");
|
---|
8345 | return FNIEMOP_CALL_2(iemOpCommonUnaryGReg, &g_iemAImpl_dec, X86_GREG_xSP);
|
---|
8346 | }
|
---|
8347 |
|
---|
8348 |
|
---|
8349 | /** Opcode 0x4d. */
|
---|
8350 | FNIEMOP_DEF(iemOp_dec_eBP)
|
---|
8351 | {
|
---|
8352 | /*
|
---|
8353 | * This is a REX prefix in 64-bit mode.
|
---|
8354 | */
|
---|
8355 | if (pVCpu->iem.s.enmCpuMode == IEMMODE_64BIT)
|
---|
8356 | {
|
---|
8357 | IEMOP_HLP_CLEAR_REX_NOT_BEFORE_OPCODE("rex.rbw");
|
---|
8358 | pVCpu->iem.s.fPrefixes |= IEM_OP_PRF_REX | IEM_OP_PRF_REX_R | IEM_OP_PRF_REX_B | IEM_OP_PRF_SIZE_REX_W;
|
---|
8359 | pVCpu->iem.s.uRexReg = 1 << 3;
|
---|
8360 | pVCpu->iem.s.uRexB = 1 << 3;
|
---|
8361 | iemRecalEffOpSize(pVCpu);
|
---|
8362 |
|
---|
8363 | uint8_t b; IEM_OPCODE_GET_NEXT_U8(&b);
|
---|
8364 | return FNIEMOP_CALL(g_apfnOneByteMap[b]);
|
---|
8365 | }
|
---|
8366 |
|
---|
8367 | IEMOP_MNEMONIC("dec eBP");
|
---|
8368 | return FNIEMOP_CALL_2(iemOpCommonUnaryGReg, &g_iemAImpl_dec, X86_GREG_xBP);
|
---|
8369 | }
|
---|
8370 |
|
---|
8371 |
|
---|
8372 | /** Opcode 0x4e. */
|
---|
8373 | FNIEMOP_DEF(iemOp_dec_eSI)
|
---|
8374 | {
|
---|
8375 | /*
|
---|
8376 | * This is a REX prefix in 64-bit mode.
|
---|
8377 | */
|
---|
8378 | if (pVCpu->iem.s.enmCpuMode == IEMMODE_64BIT)
|
---|
8379 | {
|
---|
8380 | IEMOP_HLP_CLEAR_REX_NOT_BEFORE_OPCODE("rex.rxw");
|
---|
8381 | pVCpu->iem.s.fPrefixes |= IEM_OP_PRF_REX | IEM_OP_PRF_REX_R | IEM_OP_PRF_REX_X | IEM_OP_PRF_SIZE_REX_W;
|
---|
8382 | pVCpu->iem.s.uRexReg = 1 << 3;
|
---|
8383 | pVCpu->iem.s.uRexIndex = 1 << 3;
|
---|
8384 | iemRecalEffOpSize(pVCpu);
|
---|
8385 |
|
---|
8386 | uint8_t b; IEM_OPCODE_GET_NEXT_U8(&b);
|
---|
8387 | return FNIEMOP_CALL(g_apfnOneByteMap[b]);
|
---|
8388 | }
|
---|
8389 |
|
---|
8390 | IEMOP_MNEMONIC("dec eSI");
|
---|
8391 | return FNIEMOP_CALL_2(iemOpCommonUnaryGReg, &g_iemAImpl_dec, X86_GREG_xSI);
|
---|
8392 | }
|
---|
8393 |
|
---|
8394 |
|
---|
8395 | /** Opcode 0x4f. */
|
---|
8396 | FNIEMOP_DEF(iemOp_dec_eDI)
|
---|
8397 | {
|
---|
8398 | /*
|
---|
8399 | * This is a REX prefix in 64-bit mode.
|
---|
8400 | */
|
---|
8401 | if (pVCpu->iem.s.enmCpuMode == IEMMODE_64BIT)
|
---|
8402 | {
|
---|
8403 | IEMOP_HLP_CLEAR_REX_NOT_BEFORE_OPCODE("rex.rbxw");
|
---|
8404 | pVCpu->iem.s.fPrefixes |= IEM_OP_PRF_REX | IEM_OP_PRF_REX_R | IEM_OP_PRF_REX_B | IEM_OP_PRF_REX_X | IEM_OP_PRF_SIZE_REX_W;
|
---|
8405 | pVCpu->iem.s.uRexReg = 1 << 3;
|
---|
8406 | pVCpu->iem.s.uRexB = 1 << 3;
|
---|
8407 | pVCpu->iem.s.uRexIndex = 1 << 3;
|
---|
8408 | iemRecalEffOpSize(pVCpu);
|
---|
8409 |
|
---|
8410 | uint8_t b; IEM_OPCODE_GET_NEXT_U8(&b);
|
---|
8411 | return FNIEMOP_CALL(g_apfnOneByteMap[b]);
|
---|
8412 | }
|
---|
8413 |
|
---|
8414 | IEMOP_MNEMONIC("dec eDI");
|
---|
8415 | return FNIEMOP_CALL_2(iemOpCommonUnaryGReg, &g_iemAImpl_dec, X86_GREG_xDI);
|
---|
8416 | }
|
---|
8417 |
|
---|
8418 |
|
---|
8419 | /**
|
---|
8420 | * Common 'push register' helper.
|
---|
8421 | */
|
---|
8422 | FNIEMOP_DEF_1(iemOpCommonPushGReg, uint8_t, iReg)
|
---|
8423 | {
|
---|
8424 | IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
|
---|
8425 | if (pVCpu->iem.s.enmCpuMode == IEMMODE_64BIT)
|
---|
8426 | {
|
---|
8427 | iReg |= pVCpu->iem.s.uRexB;
|
---|
8428 | pVCpu->iem.s.enmDefOpSize = IEMMODE_64BIT;
|
---|
8429 | pVCpu->iem.s.enmEffOpSize = !(pVCpu->iem.s.fPrefixes & IEM_OP_PRF_SIZE_OP) ? IEMMODE_64BIT : IEMMODE_16BIT;
|
---|
8430 | }
|
---|
8431 |
|
---|
8432 | switch (pVCpu->iem.s.enmEffOpSize)
|
---|
8433 | {
|
---|
8434 | case IEMMODE_16BIT:
|
---|
8435 | IEM_MC_BEGIN(0, 1);
|
---|
8436 | IEM_MC_LOCAL(uint16_t, u16Value);
|
---|
8437 | IEM_MC_FETCH_GREG_U16(u16Value, iReg);
|
---|
8438 | IEM_MC_PUSH_U16(u16Value);
|
---|
8439 | IEM_MC_ADVANCE_RIP();
|
---|
8440 | IEM_MC_END();
|
---|
8441 | break;
|
---|
8442 |
|
---|
8443 | case IEMMODE_32BIT:
|
---|
8444 | IEM_MC_BEGIN(0, 1);
|
---|
8445 | IEM_MC_LOCAL(uint32_t, u32Value);
|
---|
8446 | IEM_MC_FETCH_GREG_U32(u32Value, iReg);
|
---|
8447 | IEM_MC_PUSH_U32(u32Value);
|
---|
8448 | IEM_MC_ADVANCE_RIP();
|
---|
8449 | IEM_MC_END();
|
---|
8450 | break;
|
---|
8451 |
|
---|
8452 | case IEMMODE_64BIT:
|
---|
8453 | IEM_MC_BEGIN(0, 1);
|
---|
8454 | IEM_MC_LOCAL(uint64_t, u64Value);
|
---|
8455 | IEM_MC_FETCH_GREG_U64(u64Value, iReg);
|
---|
8456 | IEM_MC_PUSH_U64(u64Value);
|
---|
8457 | IEM_MC_ADVANCE_RIP();
|
---|
8458 | IEM_MC_END();
|
---|
8459 | break;
|
---|
8460 | }
|
---|
8461 |
|
---|
8462 | return VINF_SUCCESS;
|
---|
8463 | }
|
---|
8464 |
|
---|
8465 |
|
---|
8466 | /** Opcode 0x50. */
|
---|
8467 | FNIEMOP_DEF(iemOp_push_eAX)
|
---|
8468 | {
|
---|
8469 | IEMOP_MNEMONIC("push rAX");
|
---|
8470 | return FNIEMOP_CALL_1(iemOpCommonPushGReg, X86_GREG_xAX);
|
---|
8471 | }
|
---|
8472 |
|
---|
8473 |
|
---|
8474 | /** Opcode 0x51. */
|
---|
8475 | FNIEMOP_DEF(iemOp_push_eCX)
|
---|
8476 | {
|
---|
8477 | IEMOP_MNEMONIC("push rCX");
|
---|
8478 | return FNIEMOP_CALL_1(iemOpCommonPushGReg, X86_GREG_xCX);
|
---|
8479 | }
|
---|
8480 |
|
---|
8481 |
|
---|
8482 | /** Opcode 0x52. */
|
---|
8483 | FNIEMOP_DEF(iemOp_push_eDX)
|
---|
8484 | {
|
---|
8485 | IEMOP_MNEMONIC("push rDX");
|
---|
8486 | return FNIEMOP_CALL_1(iemOpCommonPushGReg, X86_GREG_xDX);
|
---|
8487 | }
|
---|
8488 |
|
---|
8489 |
|
---|
8490 | /** Opcode 0x53. */
|
---|
8491 | FNIEMOP_DEF(iemOp_push_eBX)
|
---|
8492 | {
|
---|
8493 | IEMOP_MNEMONIC("push rBX");
|
---|
8494 | return FNIEMOP_CALL_1(iemOpCommonPushGReg, X86_GREG_xBX);
|
---|
8495 | }
|
---|
8496 |
|
---|
8497 |
|
---|
8498 | /** Opcode 0x54. */
|
---|
8499 | FNIEMOP_DEF(iemOp_push_eSP)
|
---|
8500 | {
|
---|
8501 | IEMOP_MNEMONIC("push rSP");
|
---|
8502 | if (IEM_GET_TARGET_CPU(pVCpu) == IEMTARGETCPU_8086)
|
---|
8503 | {
|
---|
8504 | IEM_MC_BEGIN(0, 1);
|
---|
8505 | IEM_MC_LOCAL(uint16_t, u16Value);
|
---|
8506 | IEM_MC_FETCH_GREG_U16(u16Value, X86_GREG_xSP);
|
---|
8507 | IEM_MC_SUB_LOCAL_U16(u16Value, 2);
|
---|
8508 | IEM_MC_PUSH_U16(u16Value);
|
---|
8509 | IEM_MC_ADVANCE_RIP();
|
---|
8510 | IEM_MC_END();
|
---|
8511 | }
|
---|
8512 | return FNIEMOP_CALL_1(iemOpCommonPushGReg, X86_GREG_xSP);
|
---|
8513 | }
|
---|
8514 |
|
---|
8515 |
|
---|
8516 | /** Opcode 0x55. */
|
---|
8517 | FNIEMOP_DEF(iemOp_push_eBP)
|
---|
8518 | {
|
---|
8519 | IEMOP_MNEMONIC("push rBP");
|
---|
8520 | return FNIEMOP_CALL_1(iemOpCommonPushGReg, X86_GREG_xBP);
|
---|
8521 | }
|
---|
8522 |
|
---|
8523 |
|
---|
8524 | /** Opcode 0x56. */
|
---|
8525 | FNIEMOP_DEF(iemOp_push_eSI)
|
---|
8526 | {
|
---|
8527 | IEMOP_MNEMONIC("push rSI");
|
---|
8528 | return FNIEMOP_CALL_1(iemOpCommonPushGReg, X86_GREG_xSI);
|
---|
8529 | }
|
---|
8530 |
|
---|
8531 |
|
---|
8532 | /** Opcode 0x57. */
|
---|
8533 | FNIEMOP_DEF(iemOp_push_eDI)
|
---|
8534 | {
|
---|
8535 | IEMOP_MNEMONIC("push rDI");
|
---|
8536 | return FNIEMOP_CALL_1(iemOpCommonPushGReg, X86_GREG_xDI);
|
---|
8537 | }
|
---|
8538 |
|
---|
8539 |
|
---|
8540 | /**
|
---|
8541 | * Common 'pop register' helper.
|
---|
8542 | */
|
---|
8543 | FNIEMOP_DEF_1(iemOpCommonPopGReg, uint8_t, iReg)
|
---|
8544 | {
|
---|
8545 | IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
|
---|
8546 | if (pVCpu->iem.s.enmCpuMode == IEMMODE_64BIT)
|
---|
8547 | {
|
---|
8548 | iReg |= pVCpu->iem.s.uRexB;
|
---|
8549 | pVCpu->iem.s.enmDefOpSize = IEMMODE_64BIT;
|
---|
8550 | pVCpu->iem.s.enmEffOpSize = !(pVCpu->iem.s.fPrefixes & IEM_OP_PRF_SIZE_OP) ? IEMMODE_64BIT : IEMMODE_16BIT;
|
---|
8551 | }
|
---|
8552 |
|
---|
8553 | switch (pVCpu->iem.s.enmEffOpSize)
|
---|
8554 | {
|
---|
8555 | case IEMMODE_16BIT:
|
---|
8556 | IEM_MC_BEGIN(0, 1);
|
---|
8557 | IEM_MC_LOCAL(uint16_t *, pu16Dst);
|
---|
8558 | IEM_MC_REF_GREG_U16(pu16Dst, iReg);
|
---|
8559 | IEM_MC_POP_U16(pu16Dst);
|
---|
8560 | IEM_MC_ADVANCE_RIP();
|
---|
8561 | IEM_MC_END();
|
---|
8562 | break;
|
---|
8563 |
|
---|
8564 | case IEMMODE_32BIT:
|
---|
8565 | IEM_MC_BEGIN(0, 1);
|
---|
8566 | IEM_MC_LOCAL(uint32_t *, pu32Dst);
|
---|
8567 | IEM_MC_REF_GREG_U32(pu32Dst, iReg);
|
---|
8568 | IEM_MC_POP_U32(pu32Dst);
|
---|
8569 | IEM_MC_CLEAR_HIGH_GREG_U64_BY_REF(pu32Dst); /** @todo testcase*/
|
---|
8570 | IEM_MC_ADVANCE_RIP();
|
---|
8571 | IEM_MC_END();
|
---|
8572 | break;
|
---|
8573 |
|
---|
8574 | case IEMMODE_64BIT:
|
---|
8575 | IEM_MC_BEGIN(0, 1);
|
---|
8576 | IEM_MC_LOCAL(uint64_t *, pu64Dst);
|
---|
8577 | IEM_MC_REF_GREG_U64(pu64Dst, iReg);
|
---|
8578 | IEM_MC_POP_U64(pu64Dst);
|
---|
8579 | IEM_MC_ADVANCE_RIP();
|
---|
8580 | IEM_MC_END();
|
---|
8581 | break;
|
---|
8582 | }
|
---|
8583 |
|
---|
8584 | return VINF_SUCCESS;
|
---|
8585 | }
|
---|
8586 |
|
---|
8587 |
|
---|
8588 | /** Opcode 0x58. */
|
---|
8589 | FNIEMOP_DEF(iemOp_pop_eAX)
|
---|
8590 | {
|
---|
8591 | IEMOP_MNEMONIC("pop rAX");
|
---|
8592 | return FNIEMOP_CALL_1(iemOpCommonPopGReg, X86_GREG_xAX);
|
---|
8593 | }
|
---|
8594 |
|
---|
8595 |
|
---|
8596 | /** Opcode 0x59. */
|
---|
8597 | FNIEMOP_DEF(iemOp_pop_eCX)
|
---|
8598 | {
|
---|
8599 | IEMOP_MNEMONIC("pop rCX");
|
---|
8600 | return FNIEMOP_CALL_1(iemOpCommonPopGReg, X86_GREG_xCX);
|
---|
8601 | }
|
---|
8602 |
|
---|
8603 |
|
---|
8604 | /** Opcode 0x5a. */
|
---|
8605 | FNIEMOP_DEF(iemOp_pop_eDX)
|
---|
8606 | {
|
---|
8607 | IEMOP_MNEMONIC("pop rDX");
|
---|
8608 | return FNIEMOP_CALL_1(iemOpCommonPopGReg, X86_GREG_xDX);
|
---|
8609 | }
|
---|
8610 |
|
---|
8611 |
|
---|
8612 | /** Opcode 0x5b. */
|
---|
8613 | FNIEMOP_DEF(iemOp_pop_eBX)
|
---|
8614 | {
|
---|
8615 | IEMOP_MNEMONIC("pop rBX");
|
---|
8616 | return FNIEMOP_CALL_1(iemOpCommonPopGReg, X86_GREG_xBX);
|
---|
8617 | }
|
---|
8618 |
|
---|
8619 |
|
---|
8620 | /** Opcode 0x5c. */
|
---|
8621 | FNIEMOP_DEF(iemOp_pop_eSP)
|
---|
8622 | {
|
---|
8623 | IEMOP_MNEMONIC("pop rSP");
|
---|
8624 | if (pVCpu->iem.s.enmCpuMode == IEMMODE_64BIT)
|
---|
8625 | {
|
---|
8626 | if (pVCpu->iem.s.uRexB)
|
---|
8627 | return FNIEMOP_CALL_1(iemOpCommonPopGReg, X86_GREG_xSP);
|
---|
8628 | pVCpu->iem.s.enmDefOpSize = IEMMODE_64BIT;
|
---|
8629 | pVCpu->iem.s.enmEffOpSize = !(pVCpu->iem.s.fPrefixes & IEM_OP_PRF_SIZE_OP) ? IEMMODE_64BIT : IEMMODE_16BIT;
|
---|
8630 | }
|
---|
8631 |
|
---|
8632 | IEMOP_HLP_DECODED_NL_1(OP_POP, IEMOPFORM_FIXED, OP_PARM_REG_ESP,
|
---|
8633 | DISOPTYPE_HARMLESS | DISOPTYPE_DEFAULT_64_OP_SIZE | DISOPTYPE_REXB_EXTENDS_OPREG);
|
---|
8634 | /** @todo add testcase for this instruction. */
|
---|
8635 | switch (pVCpu->iem.s.enmEffOpSize)
|
---|
8636 | {
|
---|
8637 | case IEMMODE_16BIT:
|
---|
8638 | IEM_MC_BEGIN(0, 1);
|
---|
8639 | IEM_MC_LOCAL(uint16_t, u16Dst);
|
---|
8640 | IEM_MC_POP_U16(&u16Dst); /** @todo not correct MC, fix later. */
|
---|
8641 | IEM_MC_STORE_GREG_U16(X86_GREG_xSP, u16Dst);
|
---|
8642 | IEM_MC_ADVANCE_RIP();
|
---|
8643 | IEM_MC_END();
|
---|
8644 | break;
|
---|
8645 |
|
---|
8646 | case IEMMODE_32BIT:
|
---|
8647 | IEM_MC_BEGIN(0, 1);
|
---|
8648 | IEM_MC_LOCAL(uint32_t, u32Dst);
|
---|
8649 | IEM_MC_POP_U32(&u32Dst);
|
---|
8650 | IEM_MC_STORE_GREG_U32(X86_GREG_xSP, u32Dst);
|
---|
8651 | IEM_MC_ADVANCE_RIP();
|
---|
8652 | IEM_MC_END();
|
---|
8653 | break;
|
---|
8654 |
|
---|
8655 | case IEMMODE_64BIT:
|
---|
8656 | IEM_MC_BEGIN(0, 1);
|
---|
8657 | IEM_MC_LOCAL(uint64_t, u64Dst);
|
---|
8658 | IEM_MC_POP_U64(&u64Dst);
|
---|
8659 | IEM_MC_STORE_GREG_U64(X86_GREG_xSP, u64Dst);
|
---|
8660 | IEM_MC_ADVANCE_RIP();
|
---|
8661 | IEM_MC_END();
|
---|
8662 | break;
|
---|
8663 | }
|
---|
8664 |
|
---|
8665 | return VINF_SUCCESS;
|
---|
8666 | }
|
---|
8667 |
|
---|
8668 |
|
---|
8669 | /** Opcode 0x5d. */
|
---|
8670 | FNIEMOP_DEF(iemOp_pop_eBP)
|
---|
8671 | {
|
---|
8672 | IEMOP_MNEMONIC("pop rBP");
|
---|
8673 | return FNIEMOP_CALL_1(iemOpCommonPopGReg, X86_GREG_xBP);
|
---|
8674 | }
|
---|
8675 |
|
---|
8676 |
|
---|
8677 | /** Opcode 0x5e. */
|
---|
8678 | FNIEMOP_DEF(iemOp_pop_eSI)
|
---|
8679 | {
|
---|
8680 | IEMOP_MNEMONIC("pop rSI");
|
---|
8681 | return FNIEMOP_CALL_1(iemOpCommonPopGReg, X86_GREG_xSI);
|
---|
8682 | }
|
---|
8683 |
|
---|
8684 |
|
---|
8685 | /** Opcode 0x5f. */
|
---|
8686 | FNIEMOP_DEF(iemOp_pop_eDI)
|
---|
8687 | {
|
---|
8688 | IEMOP_MNEMONIC("pop rDI");
|
---|
8689 | return FNIEMOP_CALL_1(iemOpCommonPopGReg, X86_GREG_xDI);
|
---|
8690 | }
|
---|
8691 |
|
---|
8692 |
|
---|
8693 | /** Opcode 0x60. */
|
---|
8694 | FNIEMOP_DEF(iemOp_pusha)
|
---|
8695 | {
|
---|
8696 | IEMOP_MNEMONIC("pusha");
|
---|
8697 | IEMOP_HLP_MIN_186();
|
---|
8698 | IEMOP_HLP_NO_64BIT();
|
---|
8699 | if (pVCpu->iem.s.enmEffOpSize == IEMMODE_16BIT)
|
---|
8700 | return IEM_MC_DEFER_TO_CIMPL_0(iemCImpl_pusha_16);
|
---|
8701 | Assert(pVCpu->iem.s.enmEffOpSize == IEMMODE_32BIT);
|
---|
8702 | return IEM_MC_DEFER_TO_CIMPL_0(iemCImpl_pusha_32);
|
---|
8703 | }
|
---|
8704 |
|
---|
8705 |
|
---|
8706 | /** Opcode 0x61. */
|
---|
8707 | FNIEMOP_DEF(iemOp_popa)
|
---|
8708 | {
|
---|
8709 | IEMOP_MNEMONIC("popa");
|
---|
8710 | IEMOP_HLP_MIN_186();
|
---|
8711 | IEMOP_HLP_NO_64BIT();
|
---|
8712 | if (pVCpu->iem.s.enmEffOpSize == IEMMODE_16BIT)
|
---|
8713 | return IEM_MC_DEFER_TO_CIMPL_0(iemCImpl_popa_16);
|
---|
8714 | Assert(pVCpu->iem.s.enmEffOpSize == IEMMODE_32BIT);
|
---|
8715 | return IEM_MC_DEFER_TO_CIMPL_0(iemCImpl_popa_32);
|
---|
8716 | }
|
---|
8717 |
|
---|
8718 |
|
---|
8719 | /** Opcode 0x62. */
|
---|
8720 | FNIEMOP_STUB(iemOp_bound_Gv_Ma_evex);
|
---|
8721 | // IEMOP_HLP_MIN_186();
|
---|
8722 |
|
---|
8723 |
|
---|
8724 | /** Opcode 0x63 - non-64-bit modes. */
|
---|
8725 | FNIEMOP_DEF(iemOp_arpl_Ew_Gw)
|
---|
8726 | {
|
---|
8727 | IEMOP_MNEMONIC("arpl Ew,Gw");
|
---|
8728 | IEMOP_HLP_MIN_286();
|
---|
8729 | IEMOP_HLP_NO_REAL_OR_V86_MODE();
|
---|
8730 | uint8_t bRm; IEM_OPCODE_GET_NEXT_U8(&bRm);
|
---|
8731 |
|
---|
8732 | if ((bRm & X86_MODRM_MOD_MASK) == (3 << X86_MODRM_MOD_SHIFT))
|
---|
8733 | {
|
---|
8734 | /* Register */
|
---|
8735 | IEMOP_HLP_DECODED_NL_2(OP_ARPL, IEMOPFORM_MR_REG, OP_PARM_Ew, OP_PARM_Gw, DISOPTYPE_HARMLESS);
|
---|
8736 | IEM_MC_BEGIN(3, 0);
|
---|
8737 | IEM_MC_ARG(uint16_t *, pu16Dst, 0);
|
---|
8738 | IEM_MC_ARG(uint16_t, u16Src, 1);
|
---|
8739 | IEM_MC_ARG(uint32_t *, pEFlags, 2);
|
---|
8740 |
|
---|
8741 | IEM_MC_FETCH_GREG_U16(u16Src, (bRm >> X86_MODRM_REG_SHIFT) & X86_MODRM_REG_SMASK);
|
---|
8742 | IEM_MC_REF_GREG_U16(pu16Dst, (bRm & X86_MODRM_RM_MASK));
|
---|
8743 | IEM_MC_REF_EFLAGS(pEFlags);
|
---|
8744 | IEM_MC_CALL_VOID_AIMPL_3(iemAImpl_arpl, pu16Dst, u16Src, pEFlags);
|
---|
8745 |
|
---|
8746 | IEM_MC_ADVANCE_RIP();
|
---|
8747 | IEM_MC_END();
|
---|
8748 | }
|
---|
8749 | else
|
---|
8750 | {
|
---|
8751 | /* Memory */
|
---|
8752 | IEM_MC_BEGIN(3, 2);
|
---|
8753 | IEM_MC_ARG(uint16_t *, pu16Dst, 0);
|
---|
8754 | IEM_MC_ARG(uint16_t, u16Src, 1);
|
---|
8755 | IEM_MC_ARG_LOCAL_EFLAGS(pEFlags, EFlags, 2);
|
---|
8756 | IEM_MC_LOCAL(RTGCPTR, GCPtrEffDst);
|
---|
8757 |
|
---|
8758 | IEM_MC_CALC_RM_EFF_ADDR(GCPtrEffDst, bRm, 0);
|
---|
8759 | IEMOP_HLP_DECODED_NL_2(OP_ARPL, IEMOPFORM_MR_REG, OP_PARM_Ew, OP_PARM_Gw, DISOPTYPE_HARMLESS);
|
---|
8760 | IEM_MC_MEM_MAP(pu16Dst, IEM_ACCESS_DATA_RW, pVCpu->iem.s.iEffSeg, GCPtrEffDst, 0 /*arg*/);
|
---|
8761 | IEM_MC_FETCH_GREG_U16(u16Src, (bRm >> X86_MODRM_REG_SHIFT) & X86_MODRM_REG_SMASK);
|
---|
8762 | IEM_MC_FETCH_EFLAGS(EFlags);
|
---|
8763 | IEM_MC_CALL_VOID_AIMPL_3(iemAImpl_arpl, pu16Dst, u16Src, pEFlags);
|
---|
8764 |
|
---|
8765 | IEM_MC_MEM_COMMIT_AND_UNMAP(pu16Dst, IEM_ACCESS_DATA_RW);
|
---|
8766 | IEM_MC_COMMIT_EFLAGS(EFlags);
|
---|
8767 | IEM_MC_ADVANCE_RIP();
|
---|
8768 | IEM_MC_END();
|
---|
8769 | }
|
---|
8770 | return VINF_SUCCESS;
|
---|
8771 |
|
---|
8772 | }
|
---|
8773 |
|
---|
8774 |
|
---|
8775 | /** Opcode 0x63.
|
---|
8776 | * @note This is a weird one. It works like a regular move instruction if
|
---|
8777 | * REX.W isn't set, at least according to AMD docs (rev 3.15, 2009-11).
|
---|
8778 | * @todo This definitely needs a testcase to verify the odd cases. */
|
---|
8779 | FNIEMOP_DEF(iemOp_movsxd_Gv_Ev)
|
---|
8780 | {
|
---|
8781 | Assert(pVCpu->iem.s.enmEffOpSize == IEMMODE_64BIT); /* Caller branched already . */
|
---|
8782 |
|
---|
8783 | IEMOP_MNEMONIC("movsxd Gv,Ev");
|
---|
8784 | uint8_t bRm; IEM_OPCODE_GET_NEXT_U8(&bRm);
|
---|
8785 |
|
---|
8786 | if ((bRm & X86_MODRM_MOD_MASK) == (3 << X86_MODRM_MOD_SHIFT))
|
---|
8787 | {
|
---|
8788 | /*
|
---|
8789 | * Register to register.
|
---|
8790 | */
|
---|
8791 | IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
|
---|
8792 | IEM_MC_BEGIN(0, 1);
|
---|
8793 | IEM_MC_LOCAL(uint64_t, u64Value);
|
---|
8794 | IEM_MC_FETCH_GREG_U32_SX_U64(u64Value, (bRm & X86_MODRM_RM_MASK) | pVCpu->iem.s.uRexB);
|
---|
8795 | IEM_MC_STORE_GREG_U64(((bRm >> X86_MODRM_REG_SHIFT) & X86_MODRM_REG_SMASK) | pVCpu->iem.s.uRexReg, u64Value);
|
---|
8796 | IEM_MC_ADVANCE_RIP();
|
---|
8797 | IEM_MC_END();
|
---|
8798 | }
|
---|
8799 | else
|
---|
8800 | {
|
---|
8801 | /*
|
---|
8802 | * We're loading a register from memory.
|
---|
8803 | */
|
---|
8804 | IEM_MC_BEGIN(0, 2);
|
---|
8805 | IEM_MC_LOCAL(uint64_t, u64Value);
|
---|
8806 | IEM_MC_LOCAL(RTGCPTR, GCPtrEffDst);
|
---|
8807 | IEM_MC_CALC_RM_EFF_ADDR(GCPtrEffDst, bRm, 0);
|
---|
8808 | IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
|
---|
8809 | IEM_MC_FETCH_MEM_U32_SX_U64(u64Value, pVCpu->iem.s.iEffSeg, GCPtrEffDst);
|
---|
8810 | IEM_MC_STORE_GREG_U64(((bRm >> X86_MODRM_REG_SHIFT) & X86_MODRM_REG_SMASK) | pVCpu->iem.s.uRexReg, u64Value);
|
---|
8811 | IEM_MC_ADVANCE_RIP();
|
---|
8812 | IEM_MC_END();
|
---|
8813 | }
|
---|
8814 | return VINF_SUCCESS;
|
---|
8815 | }
|
---|
8816 |
|
---|
8817 |
|
---|
8818 | /** Opcode 0x64. */
|
---|
8819 | FNIEMOP_DEF(iemOp_seg_FS)
|
---|
8820 | {
|
---|
8821 | IEMOP_HLP_CLEAR_REX_NOT_BEFORE_OPCODE("seg fs");
|
---|
8822 | IEMOP_HLP_MIN_386();
|
---|
8823 |
|
---|
8824 | pVCpu->iem.s.fPrefixes |= IEM_OP_PRF_SEG_FS;
|
---|
8825 | pVCpu->iem.s.iEffSeg = X86_SREG_FS;
|
---|
8826 |
|
---|
8827 | uint8_t b; IEM_OPCODE_GET_NEXT_U8(&b);
|
---|
8828 | return FNIEMOP_CALL(g_apfnOneByteMap[b]);
|
---|
8829 | }
|
---|
8830 |
|
---|
8831 |
|
---|
8832 | /** Opcode 0x65. */
|
---|
8833 | FNIEMOP_DEF(iemOp_seg_GS)
|
---|
8834 | {
|
---|
8835 | IEMOP_HLP_CLEAR_REX_NOT_BEFORE_OPCODE("seg gs");
|
---|
8836 | IEMOP_HLP_MIN_386();
|
---|
8837 |
|
---|
8838 | pVCpu->iem.s.fPrefixes |= IEM_OP_PRF_SEG_GS;
|
---|
8839 | pVCpu->iem.s.iEffSeg = X86_SREG_GS;
|
---|
8840 |
|
---|
8841 | uint8_t b; IEM_OPCODE_GET_NEXT_U8(&b);
|
---|
8842 | return FNIEMOP_CALL(g_apfnOneByteMap[b]);
|
---|
8843 | }
|
---|
8844 |
|
---|
8845 |
|
---|
8846 | /** Opcode 0x66. */
|
---|
8847 | FNIEMOP_DEF(iemOp_op_size)
|
---|
8848 | {
|
---|
8849 | IEMOP_HLP_CLEAR_REX_NOT_BEFORE_OPCODE("op size");
|
---|
8850 | IEMOP_HLP_MIN_386();
|
---|
8851 |
|
---|
8852 | pVCpu->iem.s.fPrefixes |= IEM_OP_PRF_SIZE_OP;
|
---|
8853 | iemRecalEffOpSize(pVCpu);
|
---|
8854 |
|
---|
8855 | uint8_t b; IEM_OPCODE_GET_NEXT_U8(&b);
|
---|
8856 | return FNIEMOP_CALL(g_apfnOneByteMap[b]);
|
---|
8857 | }
|
---|
8858 |
|
---|
8859 |
|
---|
8860 | /** Opcode 0x67. */
|
---|
8861 | FNIEMOP_DEF(iemOp_addr_size)
|
---|
8862 | {
|
---|
8863 | IEMOP_HLP_CLEAR_REX_NOT_BEFORE_OPCODE("addr size");
|
---|
8864 | IEMOP_HLP_MIN_386();
|
---|
8865 |
|
---|
8866 | pVCpu->iem.s.fPrefixes |= IEM_OP_PRF_SIZE_ADDR;
|
---|
8867 | switch (pVCpu->iem.s.enmDefAddrMode)
|
---|
8868 | {
|
---|
8869 | case IEMMODE_16BIT: pVCpu->iem.s.enmEffAddrMode = IEMMODE_32BIT; break;
|
---|
8870 | case IEMMODE_32BIT: pVCpu->iem.s.enmEffAddrMode = IEMMODE_16BIT; break;
|
---|
8871 | case IEMMODE_64BIT: pVCpu->iem.s.enmEffAddrMode = IEMMODE_32BIT; break;
|
---|
8872 | default: AssertFailed();
|
---|
8873 | }
|
---|
8874 |
|
---|
8875 | uint8_t b; IEM_OPCODE_GET_NEXT_U8(&b);
|
---|
8876 | return FNIEMOP_CALL(g_apfnOneByteMap[b]);
|
---|
8877 | }
|
---|
8878 |
|
---|
8879 |
|
---|
8880 | /** Opcode 0x68. */
|
---|
8881 | FNIEMOP_DEF(iemOp_push_Iz)
|
---|
8882 | {
|
---|
8883 | IEMOP_MNEMONIC("push Iz");
|
---|
8884 | IEMOP_HLP_MIN_186();
|
---|
8885 | IEMOP_HLP_DEFAULT_64BIT_OP_SIZE();
|
---|
8886 | switch (pVCpu->iem.s.enmEffOpSize)
|
---|
8887 | {
|
---|
8888 | case IEMMODE_16BIT:
|
---|
8889 | {
|
---|
8890 | uint16_t u16Imm; IEM_OPCODE_GET_NEXT_U16(&u16Imm);
|
---|
8891 | IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
|
---|
8892 | IEM_MC_BEGIN(0,0);
|
---|
8893 | IEM_MC_PUSH_U16(u16Imm);
|
---|
8894 | IEM_MC_ADVANCE_RIP();
|
---|
8895 | IEM_MC_END();
|
---|
8896 | return VINF_SUCCESS;
|
---|
8897 | }
|
---|
8898 |
|
---|
8899 | case IEMMODE_32BIT:
|
---|
8900 | {
|
---|
8901 | uint32_t u32Imm; IEM_OPCODE_GET_NEXT_U32(&u32Imm);
|
---|
8902 | IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
|
---|
8903 | IEM_MC_BEGIN(0,0);
|
---|
8904 | IEM_MC_PUSH_U32(u32Imm);
|
---|
8905 | IEM_MC_ADVANCE_RIP();
|
---|
8906 | IEM_MC_END();
|
---|
8907 | return VINF_SUCCESS;
|
---|
8908 | }
|
---|
8909 |
|
---|
8910 | case IEMMODE_64BIT:
|
---|
8911 | {
|
---|
8912 | uint64_t u64Imm; IEM_OPCODE_GET_NEXT_S32_SX_U64(&u64Imm);
|
---|
8913 | IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
|
---|
8914 | IEM_MC_BEGIN(0,0);
|
---|
8915 | IEM_MC_PUSH_U64(u64Imm);
|
---|
8916 | IEM_MC_ADVANCE_RIP();
|
---|
8917 | IEM_MC_END();
|
---|
8918 | return VINF_SUCCESS;
|
---|
8919 | }
|
---|
8920 |
|
---|
8921 | IEM_NOT_REACHED_DEFAULT_CASE_RET();
|
---|
8922 | }
|
---|
8923 | }
|
---|
8924 |
|
---|
8925 |
|
---|
8926 | /** Opcode 0x69. */
|
---|
8927 | FNIEMOP_DEF(iemOp_imul_Gv_Ev_Iz)
|
---|
8928 | {
|
---|
8929 | IEMOP_MNEMONIC("imul Gv,Ev,Iz"); /* Gv = Ev * Iz; */
|
---|
8930 | IEMOP_HLP_MIN_186();
|
---|
8931 | uint8_t bRm; IEM_OPCODE_GET_NEXT_U8(&bRm);
|
---|
8932 | IEMOP_VERIFICATION_UNDEFINED_EFLAGS(X86_EFL_SF | X86_EFL_ZF | X86_EFL_AF | X86_EFL_PF);
|
---|
8933 |
|
---|
8934 | switch (pVCpu->iem.s.enmEffOpSize)
|
---|
8935 | {
|
---|
8936 | case IEMMODE_16BIT:
|
---|
8937 | {
|
---|
8938 | if ((bRm & X86_MODRM_MOD_MASK) == (3 << X86_MODRM_MOD_SHIFT))
|
---|
8939 | {
|
---|
8940 | /* register operand */
|
---|
8941 | uint16_t u16Imm; IEM_OPCODE_GET_NEXT_U16(&u16Imm);
|
---|
8942 | IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
|
---|
8943 |
|
---|
8944 | IEM_MC_BEGIN(3, 1);
|
---|
8945 | IEM_MC_ARG(uint16_t *, pu16Dst, 0);
|
---|
8946 | IEM_MC_ARG_CONST(uint16_t, u16Src,/*=*/ u16Imm,1);
|
---|
8947 | IEM_MC_ARG(uint32_t *, pEFlags, 2);
|
---|
8948 | IEM_MC_LOCAL(uint16_t, u16Tmp);
|
---|
8949 |
|
---|
8950 | IEM_MC_FETCH_GREG_U16(u16Tmp, (bRm & X86_MODRM_RM_MASK) | pVCpu->iem.s.uRexB);
|
---|
8951 | IEM_MC_REF_LOCAL(pu16Dst, u16Tmp);
|
---|
8952 | IEM_MC_REF_EFLAGS(pEFlags);
|
---|
8953 | IEM_MC_CALL_VOID_AIMPL_3(iemAImpl_imul_two_u16, pu16Dst, u16Src, pEFlags);
|
---|
8954 | IEM_MC_STORE_GREG_U16(((bRm >> X86_MODRM_REG_SHIFT) & X86_MODRM_REG_SMASK) | pVCpu->iem.s.uRexReg, u16Tmp);
|
---|
8955 |
|
---|
8956 | IEM_MC_ADVANCE_RIP();
|
---|
8957 | IEM_MC_END();
|
---|
8958 | }
|
---|
8959 | else
|
---|
8960 | {
|
---|
8961 | /* memory operand */
|
---|
8962 | IEM_MC_BEGIN(3, 2);
|
---|
8963 | IEM_MC_ARG(uint16_t *, pu16Dst, 0);
|
---|
8964 | IEM_MC_ARG(uint16_t, u16Src, 1);
|
---|
8965 | IEM_MC_ARG(uint32_t *, pEFlags, 2);
|
---|
8966 | IEM_MC_LOCAL(uint16_t, u16Tmp);
|
---|
8967 | IEM_MC_LOCAL(RTGCPTR, GCPtrEffDst);
|
---|
8968 |
|
---|
8969 | IEM_MC_CALC_RM_EFF_ADDR(GCPtrEffDst, bRm, 2);
|
---|
8970 | uint16_t u16Imm; IEM_OPCODE_GET_NEXT_U16(&u16Imm);
|
---|
8971 | IEM_MC_ASSIGN(u16Src, u16Imm);
|
---|
8972 | IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
|
---|
8973 | IEM_MC_FETCH_MEM_U16(u16Tmp, pVCpu->iem.s.iEffSeg, GCPtrEffDst);
|
---|
8974 | IEM_MC_REF_LOCAL(pu16Dst, u16Tmp);
|
---|
8975 | IEM_MC_REF_EFLAGS(pEFlags);
|
---|
8976 | IEM_MC_CALL_VOID_AIMPL_3(iemAImpl_imul_two_u16, pu16Dst, u16Src, pEFlags);
|
---|
8977 | IEM_MC_STORE_GREG_U16(((bRm >> X86_MODRM_REG_SHIFT) & X86_MODRM_REG_SMASK) | pVCpu->iem.s.uRexReg, u16Tmp);
|
---|
8978 |
|
---|
8979 | IEM_MC_ADVANCE_RIP();
|
---|
8980 | IEM_MC_END();
|
---|
8981 | }
|
---|
8982 | return VINF_SUCCESS;
|
---|
8983 | }
|
---|
8984 |
|
---|
8985 | case IEMMODE_32BIT:
|
---|
8986 | {
|
---|
8987 | if ((bRm & X86_MODRM_MOD_MASK) == (3 << X86_MODRM_MOD_SHIFT))
|
---|
8988 | {
|
---|
8989 | /* register operand */
|
---|
8990 | uint32_t u32Imm; IEM_OPCODE_GET_NEXT_U32(&u32Imm);
|
---|
8991 | IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
|
---|
8992 |
|
---|
8993 | IEM_MC_BEGIN(3, 1);
|
---|
8994 | IEM_MC_ARG(uint32_t *, pu32Dst, 0);
|
---|
8995 | IEM_MC_ARG_CONST(uint32_t, u32Src,/*=*/ u32Imm,1);
|
---|
8996 | IEM_MC_ARG(uint32_t *, pEFlags, 2);
|
---|
8997 | IEM_MC_LOCAL(uint32_t, u32Tmp);
|
---|
8998 |
|
---|
8999 | IEM_MC_FETCH_GREG_U32(u32Tmp, (bRm & X86_MODRM_RM_MASK) | pVCpu->iem.s.uRexB);
|
---|
9000 | IEM_MC_REF_LOCAL(pu32Dst, u32Tmp);
|
---|
9001 | IEM_MC_REF_EFLAGS(pEFlags);
|
---|
9002 | IEM_MC_CALL_VOID_AIMPL_3(iemAImpl_imul_two_u32, pu32Dst, u32Src, pEFlags);
|
---|
9003 | IEM_MC_STORE_GREG_U32(((bRm >> X86_MODRM_REG_SHIFT) & X86_MODRM_REG_SMASK) | pVCpu->iem.s.uRexReg, u32Tmp);
|
---|
9004 |
|
---|
9005 | IEM_MC_ADVANCE_RIP();
|
---|
9006 | IEM_MC_END();
|
---|
9007 | }
|
---|
9008 | else
|
---|
9009 | {
|
---|
9010 | /* memory operand */
|
---|
9011 | IEM_MC_BEGIN(3, 2);
|
---|
9012 | IEM_MC_ARG(uint32_t *, pu32Dst, 0);
|
---|
9013 | IEM_MC_ARG(uint32_t, u32Src, 1);
|
---|
9014 | IEM_MC_ARG(uint32_t *, pEFlags, 2);
|
---|
9015 | IEM_MC_LOCAL(uint32_t, u32Tmp);
|
---|
9016 | IEM_MC_LOCAL(RTGCPTR, GCPtrEffDst);
|
---|
9017 |
|
---|
9018 | IEM_MC_CALC_RM_EFF_ADDR(GCPtrEffDst, bRm, 4);
|
---|
9019 | uint32_t u32Imm; IEM_OPCODE_GET_NEXT_U32(&u32Imm);
|
---|
9020 | IEM_MC_ASSIGN(u32Src, u32Imm);
|
---|
9021 | IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
|
---|
9022 | IEM_MC_FETCH_MEM_U32(u32Tmp, pVCpu->iem.s.iEffSeg, GCPtrEffDst);
|
---|
9023 | IEM_MC_REF_LOCAL(pu32Dst, u32Tmp);
|
---|
9024 | IEM_MC_REF_EFLAGS(pEFlags);
|
---|
9025 | IEM_MC_CALL_VOID_AIMPL_3(iemAImpl_imul_two_u32, pu32Dst, u32Src, pEFlags);
|
---|
9026 | IEM_MC_STORE_GREG_U32(((bRm >> X86_MODRM_REG_SHIFT) & X86_MODRM_REG_SMASK) | pVCpu->iem.s.uRexReg, u32Tmp);
|
---|
9027 |
|
---|
9028 | IEM_MC_ADVANCE_RIP();
|
---|
9029 | IEM_MC_END();
|
---|
9030 | }
|
---|
9031 | return VINF_SUCCESS;
|
---|
9032 | }
|
---|
9033 |
|
---|
9034 | case IEMMODE_64BIT:
|
---|
9035 | {
|
---|
9036 | if ((bRm & X86_MODRM_MOD_MASK) == (3 << X86_MODRM_MOD_SHIFT))
|
---|
9037 | {
|
---|
9038 | /* register operand */
|
---|
9039 | uint64_t u64Imm; IEM_OPCODE_GET_NEXT_S32_SX_U64(&u64Imm);
|
---|
9040 | IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
|
---|
9041 |
|
---|
9042 | IEM_MC_BEGIN(3, 1);
|
---|
9043 | IEM_MC_ARG(uint64_t *, pu64Dst, 0);
|
---|
9044 | IEM_MC_ARG_CONST(uint64_t, u64Src,/*=*/ u64Imm,1);
|
---|
9045 | IEM_MC_ARG(uint32_t *, pEFlags, 2);
|
---|
9046 | IEM_MC_LOCAL(uint64_t, u64Tmp);
|
---|
9047 |
|
---|
9048 | IEM_MC_FETCH_GREG_U64(u64Tmp, (bRm & X86_MODRM_RM_MASK) | pVCpu->iem.s.uRexB);
|
---|
9049 | IEM_MC_REF_LOCAL(pu64Dst, u64Tmp);
|
---|
9050 | IEM_MC_REF_EFLAGS(pEFlags);
|
---|
9051 | IEM_MC_CALL_VOID_AIMPL_3(iemAImpl_imul_two_u64, pu64Dst, u64Src, pEFlags);
|
---|
9052 | IEM_MC_STORE_GREG_U64(((bRm >> X86_MODRM_REG_SHIFT) & X86_MODRM_REG_SMASK) | pVCpu->iem.s.uRexReg, u64Tmp);
|
---|
9053 |
|
---|
9054 | IEM_MC_ADVANCE_RIP();
|
---|
9055 | IEM_MC_END();
|
---|
9056 | }
|
---|
9057 | else
|
---|
9058 | {
|
---|
9059 | /* memory operand */
|
---|
9060 | IEM_MC_BEGIN(3, 2);
|
---|
9061 | IEM_MC_ARG(uint64_t *, pu64Dst, 0);
|
---|
9062 | IEM_MC_ARG(uint64_t, u64Src, 1);
|
---|
9063 | IEM_MC_ARG(uint32_t *, pEFlags, 2);
|
---|
9064 | IEM_MC_LOCAL(uint64_t, u64Tmp);
|
---|
9065 | IEM_MC_LOCAL(RTGCPTR, GCPtrEffDst);
|
---|
9066 |
|
---|
9067 | IEM_MC_CALC_RM_EFF_ADDR(GCPtrEffDst, bRm, 4);
|
---|
9068 | uint64_t u64Imm; IEM_OPCODE_GET_NEXT_S32_SX_U64(&u64Imm);
|
---|
9069 | IEM_MC_ASSIGN(u64Src, u64Imm);
|
---|
9070 | IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
|
---|
9071 | IEM_MC_FETCH_MEM_U64(u64Tmp, pVCpu->iem.s.iEffSeg, GCPtrEffDst);
|
---|
9072 | IEM_MC_REF_LOCAL(pu64Dst, u64Tmp);
|
---|
9073 | IEM_MC_REF_EFLAGS(pEFlags);
|
---|
9074 | IEM_MC_CALL_VOID_AIMPL_3(iemAImpl_imul_two_u64, pu64Dst, u64Src, pEFlags);
|
---|
9075 | IEM_MC_STORE_GREG_U64(((bRm >> X86_MODRM_REG_SHIFT) & X86_MODRM_REG_SMASK) | pVCpu->iem.s.uRexReg, u64Tmp);
|
---|
9076 |
|
---|
9077 | IEM_MC_ADVANCE_RIP();
|
---|
9078 | IEM_MC_END();
|
---|
9079 | }
|
---|
9080 | return VINF_SUCCESS;
|
---|
9081 | }
|
---|
9082 | }
|
---|
9083 | AssertFailedReturn(VERR_IEM_IPE_9);
|
---|
9084 | }
|
---|
9085 |
|
---|
9086 |
|
---|
9087 | /** Opcode 0x6a. */
|
---|
9088 | FNIEMOP_DEF(iemOp_push_Ib)
|
---|
9089 | {
|
---|
9090 | IEMOP_MNEMONIC("push Ib");
|
---|
9091 | IEMOP_HLP_MIN_186();
|
---|
9092 | int8_t i8Imm; IEM_OPCODE_GET_NEXT_S8(&i8Imm);
|
---|
9093 | IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
|
---|
9094 | IEMOP_HLP_DEFAULT_64BIT_OP_SIZE();
|
---|
9095 |
|
---|
9096 | IEM_MC_BEGIN(0,0);
|
---|
9097 | switch (pVCpu->iem.s.enmEffOpSize)
|
---|
9098 | {
|
---|
9099 | case IEMMODE_16BIT:
|
---|
9100 | IEM_MC_PUSH_U16(i8Imm);
|
---|
9101 | break;
|
---|
9102 | case IEMMODE_32BIT:
|
---|
9103 | IEM_MC_PUSH_U32(i8Imm);
|
---|
9104 | break;
|
---|
9105 | case IEMMODE_64BIT:
|
---|
9106 | IEM_MC_PUSH_U64(i8Imm);
|
---|
9107 | break;
|
---|
9108 | }
|
---|
9109 | IEM_MC_ADVANCE_RIP();
|
---|
9110 | IEM_MC_END();
|
---|
9111 | return VINF_SUCCESS;
|
---|
9112 | }
|
---|
9113 |
|
---|
9114 |
|
---|
9115 | /** Opcode 0x6b. */
|
---|
9116 | FNIEMOP_DEF(iemOp_imul_Gv_Ev_Ib)
|
---|
9117 | {
|
---|
9118 | IEMOP_MNEMONIC("imul Gv,Ev,Ib"); /* Gv = Ev * Iz; */
|
---|
9119 | IEMOP_HLP_MIN_186();
|
---|
9120 | uint8_t bRm; IEM_OPCODE_GET_NEXT_U8(&bRm);
|
---|
9121 | IEMOP_VERIFICATION_UNDEFINED_EFLAGS(X86_EFL_SF | X86_EFL_ZF | X86_EFL_AF | X86_EFL_PF);
|
---|
9122 |
|
---|
9123 | switch (pVCpu->iem.s.enmEffOpSize)
|
---|
9124 | {
|
---|
9125 | case IEMMODE_16BIT:
|
---|
9126 | if ((bRm & X86_MODRM_MOD_MASK) == (3 << X86_MODRM_MOD_SHIFT))
|
---|
9127 | {
|
---|
9128 | /* register operand */
|
---|
9129 | uint8_t u8Imm; IEM_OPCODE_GET_NEXT_U8(&u8Imm);
|
---|
9130 | IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
|
---|
9131 |
|
---|
9132 | IEM_MC_BEGIN(3, 1);
|
---|
9133 | IEM_MC_ARG(uint16_t *, pu16Dst, 0);
|
---|
9134 | IEM_MC_ARG_CONST(uint16_t, u16Src,/*=*/ (int8_t)u8Imm, 1);
|
---|
9135 | IEM_MC_ARG(uint32_t *, pEFlags, 2);
|
---|
9136 | IEM_MC_LOCAL(uint16_t, u16Tmp);
|
---|
9137 |
|
---|
9138 | IEM_MC_FETCH_GREG_U16(u16Tmp, (bRm & X86_MODRM_RM_MASK) | pVCpu->iem.s.uRexB);
|
---|
9139 | IEM_MC_REF_LOCAL(pu16Dst, u16Tmp);
|
---|
9140 | IEM_MC_REF_EFLAGS(pEFlags);
|
---|
9141 | IEM_MC_CALL_VOID_AIMPL_3(iemAImpl_imul_two_u16, pu16Dst, u16Src, pEFlags);
|
---|
9142 | IEM_MC_STORE_GREG_U16(((bRm >> X86_MODRM_REG_SHIFT) & X86_MODRM_REG_SMASK) | pVCpu->iem.s.uRexReg, u16Tmp);
|
---|
9143 |
|
---|
9144 | IEM_MC_ADVANCE_RIP();
|
---|
9145 | IEM_MC_END();
|
---|
9146 | }
|
---|
9147 | else
|
---|
9148 | {
|
---|
9149 | /* memory operand */
|
---|
9150 | IEM_MC_BEGIN(3, 2);
|
---|
9151 | IEM_MC_ARG(uint16_t *, pu16Dst, 0);
|
---|
9152 | IEM_MC_ARG(uint16_t, u16Src, 1);
|
---|
9153 | IEM_MC_ARG(uint32_t *, pEFlags, 2);
|
---|
9154 | IEM_MC_LOCAL(uint16_t, u16Tmp);
|
---|
9155 | IEM_MC_LOCAL(RTGCPTR, GCPtrEffDst);
|
---|
9156 |
|
---|
9157 | IEM_MC_CALC_RM_EFF_ADDR(GCPtrEffDst, bRm, 1);
|
---|
9158 | uint16_t u16Imm; IEM_OPCODE_GET_NEXT_S8_SX_U16(&u16Imm);
|
---|
9159 | IEM_MC_ASSIGN(u16Src, u16Imm);
|
---|
9160 | IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
|
---|
9161 | IEM_MC_FETCH_MEM_U16(u16Tmp, pVCpu->iem.s.iEffSeg, GCPtrEffDst);
|
---|
9162 | IEM_MC_REF_LOCAL(pu16Dst, u16Tmp);
|
---|
9163 | IEM_MC_REF_EFLAGS(pEFlags);
|
---|
9164 | IEM_MC_CALL_VOID_AIMPL_3(iemAImpl_imul_two_u16, pu16Dst, u16Src, pEFlags);
|
---|
9165 | IEM_MC_STORE_GREG_U16(((bRm >> X86_MODRM_REG_SHIFT) & X86_MODRM_REG_SMASK) | pVCpu->iem.s.uRexReg, u16Tmp);
|
---|
9166 |
|
---|
9167 | IEM_MC_ADVANCE_RIP();
|
---|
9168 | IEM_MC_END();
|
---|
9169 | }
|
---|
9170 | return VINF_SUCCESS;
|
---|
9171 |
|
---|
9172 | case IEMMODE_32BIT:
|
---|
9173 | if ((bRm & X86_MODRM_MOD_MASK) == (3 << X86_MODRM_MOD_SHIFT))
|
---|
9174 | {
|
---|
9175 | /* register operand */
|
---|
9176 | uint8_t u8Imm; IEM_OPCODE_GET_NEXT_U8(&u8Imm);
|
---|
9177 | IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
|
---|
9178 |
|
---|
9179 | IEM_MC_BEGIN(3, 1);
|
---|
9180 | IEM_MC_ARG(uint32_t *, pu32Dst, 0);
|
---|
9181 | IEM_MC_ARG_CONST(uint32_t, u32Src,/*=*/ (int8_t)u8Imm, 1);
|
---|
9182 | IEM_MC_ARG(uint32_t *, pEFlags, 2);
|
---|
9183 | IEM_MC_LOCAL(uint32_t, u32Tmp);
|
---|
9184 |
|
---|
9185 | IEM_MC_FETCH_GREG_U32(u32Tmp, (bRm & X86_MODRM_RM_MASK) | pVCpu->iem.s.uRexB);
|
---|
9186 | IEM_MC_REF_LOCAL(pu32Dst, u32Tmp);
|
---|
9187 | IEM_MC_REF_EFLAGS(pEFlags);
|
---|
9188 | IEM_MC_CALL_VOID_AIMPL_3(iemAImpl_imul_two_u32, pu32Dst, u32Src, pEFlags);
|
---|
9189 | IEM_MC_STORE_GREG_U32(((bRm >> X86_MODRM_REG_SHIFT) & X86_MODRM_REG_SMASK) | pVCpu->iem.s.uRexReg, u32Tmp);
|
---|
9190 |
|
---|
9191 | IEM_MC_ADVANCE_RIP();
|
---|
9192 | IEM_MC_END();
|
---|
9193 | }
|
---|
9194 | else
|
---|
9195 | {
|
---|
9196 | /* memory operand */
|
---|
9197 | IEM_MC_BEGIN(3, 2);
|
---|
9198 | IEM_MC_ARG(uint32_t *, pu32Dst, 0);
|
---|
9199 | IEM_MC_ARG(uint32_t, u32Src, 1);
|
---|
9200 | IEM_MC_ARG(uint32_t *, pEFlags, 2);
|
---|
9201 | IEM_MC_LOCAL(uint32_t, u32Tmp);
|
---|
9202 | IEM_MC_LOCAL(RTGCPTR, GCPtrEffDst);
|
---|
9203 |
|
---|
9204 | IEM_MC_CALC_RM_EFF_ADDR(GCPtrEffDst, bRm, 1);
|
---|
9205 | uint32_t u32Imm; IEM_OPCODE_GET_NEXT_S8_SX_U32(&u32Imm);
|
---|
9206 | IEM_MC_ASSIGN(u32Src, u32Imm);
|
---|
9207 | IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
|
---|
9208 | IEM_MC_FETCH_MEM_U32(u32Tmp, pVCpu->iem.s.iEffSeg, GCPtrEffDst);
|
---|
9209 | IEM_MC_REF_LOCAL(pu32Dst, u32Tmp);
|
---|
9210 | IEM_MC_REF_EFLAGS(pEFlags);
|
---|
9211 | IEM_MC_CALL_VOID_AIMPL_3(iemAImpl_imul_two_u32, pu32Dst, u32Src, pEFlags);
|
---|
9212 | IEM_MC_STORE_GREG_U32(((bRm >> X86_MODRM_REG_SHIFT) & X86_MODRM_REG_SMASK) | pVCpu->iem.s.uRexReg, u32Tmp);
|
---|
9213 |
|
---|
9214 | IEM_MC_ADVANCE_RIP();
|
---|
9215 | IEM_MC_END();
|
---|
9216 | }
|
---|
9217 | return VINF_SUCCESS;
|
---|
9218 |
|
---|
9219 | case IEMMODE_64BIT:
|
---|
9220 | if ((bRm & X86_MODRM_MOD_MASK) == (3 << X86_MODRM_MOD_SHIFT))
|
---|
9221 | {
|
---|
9222 | /* register operand */
|
---|
9223 | uint8_t u8Imm; IEM_OPCODE_GET_NEXT_U8(&u8Imm);
|
---|
9224 | IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
|
---|
9225 |
|
---|
9226 | IEM_MC_BEGIN(3, 1);
|
---|
9227 | IEM_MC_ARG(uint64_t *, pu64Dst, 0);
|
---|
9228 | IEM_MC_ARG_CONST(uint64_t, u64Src,/*=*/ (int8_t)u8Imm, 1);
|
---|
9229 | IEM_MC_ARG(uint32_t *, pEFlags, 2);
|
---|
9230 | IEM_MC_LOCAL(uint64_t, u64Tmp);
|
---|
9231 |
|
---|
9232 | IEM_MC_FETCH_GREG_U64(u64Tmp, (bRm & X86_MODRM_RM_MASK) | pVCpu->iem.s.uRexB);
|
---|
9233 | IEM_MC_REF_LOCAL(pu64Dst, u64Tmp);
|
---|
9234 | IEM_MC_REF_EFLAGS(pEFlags);
|
---|
9235 | IEM_MC_CALL_VOID_AIMPL_3(iemAImpl_imul_two_u64, pu64Dst, u64Src, pEFlags);
|
---|
9236 | IEM_MC_STORE_GREG_U64(((bRm >> X86_MODRM_REG_SHIFT) & X86_MODRM_REG_SMASK) | pVCpu->iem.s.uRexReg, u64Tmp);
|
---|
9237 |
|
---|
9238 | IEM_MC_ADVANCE_RIP();
|
---|
9239 | IEM_MC_END();
|
---|
9240 | }
|
---|
9241 | else
|
---|
9242 | {
|
---|
9243 | /* memory operand */
|
---|
9244 | IEM_MC_BEGIN(3, 2);
|
---|
9245 | IEM_MC_ARG(uint64_t *, pu64Dst, 0);
|
---|
9246 | IEM_MC_ARG(uint64_t, u64Src, 1);
|
---|
9247 | IEM_MC_ARG(uint32_t *, pEFlags, 2);
|
---|
9248 | IEM_MC_LOCAL(uint64_t, u64Tmp);
|
---|
9249 | IEM_MC_LOCAL(RTGCPTR, GCPtrEffDst);
|
---|
9250 |
|
---|
9251 | IEM_MC_CALC_RM_EFF_ADDR(GCPtrEffDst, bRm, 1);
|
---|
9252 | uint64_t u64Imm; IEM_OPCODE_GET_NEXT_S8_SX_U64(&u64Imm);
|
---|
9253 | IEM_MC_ASSIGN(u64Src, u64Imm);
|
---|
9254 | IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
|
---|
9255 | IEM_MC_FETCH_MEM_U64(u64Tmp, pVCpu->iem.s.iEffSeg, GCPtrEffDst);
|
---|
9256 | IEM_MC_REF_LOCAL(pu64Dst, u64Tmp);
|
---|
9257 | IEM_MC_REF_EFLAGS(pEFlags);
|
---|
9258 | IEM_MC_CALL_VOID_AIMPL_3(iemAImpl_imul_two_u64, pu64Dst, u64Src, pEFlags);
|
---|
9259 | IEM_MC_STORE_GREG_U64(((bRm >> X86_MODRM_REG_SHIFT) & X86_MODRM_REG_SMASK) | pVCpu->iem.s.uRexReg, u64Tmp);
|
---|
9260 |
|
---|
9261 | IEM_MC_ADVANCE_RIP();
|
---|
9262 | IEM_MC_END();
|
---|
9263 | }
|
---|
9264 | return VINF_SUCCESS;
|
---|
9265 | }
|
---|
9266 | AssertFailedReturn(VERR_IEM_IPE_8);
|
---|
9267 | }
|
---|
9268 |
|
---|
9269 |
|
---|
9270 | /** Opcode 0x6c. */
|
---|
9271 | FNIEMOP_DEF(iemOp_insb_Yb_DX)
|
---|
9272 | {
|
---|
9273 | IEMOP_HLP_MIN_186();
|
---|
9274 | IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
|
---|
9275 | if (pVCpu->iem.s.fPrefixes & (IEM_OP_PRF_REPNZ | IEM_OP_PRF_REPZ))
|
---|
9276 | {
|
---|
9277 | IEMOP_MNEMONIC("rep ins Yb,DX");
|
---|
9278 | switch (pVCpu->iem.s.enmEffAddrMode)
|
---|
9279 | {
|
---|
9280 | case IEMMODE_16BIT: return IEM_MC_DEFER_TO_CIMPL_1(iemCImpl_rep_ins_op8_addr16, false);
|
---|
9281 | case IEMMODE_32BIT: return IEM_MC_DEFER_TO_CIMPL_1(iemCImpl_rep_ins_op8_addr32, false);
|
---|
9282 | case IEMMODE_64BIT: return IEM_MC_DEFER_TO_CIMPL_1(iemCImpl_rep_ins_op8_addr64, false);
|
---|
9283 | IEM_NOT_REACHED_DEFAULT_CASE_RET();
|
---|
9284 | }
|
---|
9285 | }
|
---|
9286 | else
|
---|
9287 | {
|
---|
9288 | IEMOP_MNEMONIC("ins Yb,DX");
|
---|
9289 | switch (pVCpu->iem.s.enmEffAddrMode)
|
---|
9290 | {
|
---|
9291 | case IEMMODE_16BIT: return IEM_MC_DEFER_TO_CIMPL_1(iemCImpl_ins_op8_addr16, false);
|
---|
9292 | case IEMMODE_32BIT: return IEM_MC_DEFER_TO_CIMPL_1(iemCImpl_ins_op8_addr32, false);
|
---|
9293 | case IEMMODE_64BIT: return IEM_MC_DEFER_TO_CIMPL_1(iemCImpl_ins_op8_addr64, false);
|
---|
9294 | IEM_NOT_REACHED_DEFAULT_CASE_RET();
|
---|
9295 | }
|
---|
9296 | }
|
---|
9297 | }
|
---|
9298 |
|
---|
9299 |
|
---|
9300 | /** Opcode 0x6d. */
|
---|
9301 | FNIEMOP_DEF(iemOp_inswd_Yv_DX)
|
---|
9302 | {
|
---|
9303 | IEMOP_HLP_MIN_186();
|
---|
9304 | IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
|
---|
9305 | if (pVCpu->iem.s.fPrefixes & (IEM_OP_PRF_REPZ | IEM_OP_PRF_REPNZ))
|
---|
9306 | {
|
---|
9307 | IEMOP_MNEMONIC("rep ins Yv,DX");
|
---|
9308 | switch (pVCpu->iem.s.enmEffOpSize)
|
---|
9309 | {
|
---|
9310 | case IEMMODE_16BIT:
|
---|
9311 | switch (pVCpu->iem.s.enmEffAddrMode)
|
---|
9312 | {
|
---|
9313 | case IEMMODE_16BIT: return IEM_MC_DEFER_TO_CIMPL_1(iemCImpl_rep_ins_op16_addr16, false);
|
---|
9314 | case IEMMODE_32BIT: return IEM_MC_DEFER_TO_CIMPL_1(iemCImpl_rep_ins_op16_addr32, false);
|
---|
9315 | case IEMMODE_64BIT: return IEM_MC_DEFER_TO_CIMPL_1(iemCImpl_rep_ins_op16_addr64, false);
|
---|
9316 | IEM_NOT_REACHED_DEFAULT_CASE_RET();
|
---|
9317 | }
|
---|
9318 | break;
|
---|
9319 | case IEMMODE_64BIT:
|
---|
9320 | case IEMMODE_32BIT:
|
---|
9321 | switch (pVCpu->iem.s.enmEffAddrMode)
|
---|
9322 | {
|
---|
9323 | case IEMMODE_16BIT: return IEM_MC_DEFER_TO_CIMPL_1(iemCImpl_rep_ins_op32_addr16, false);
|
---|
9324 | case IEMMODE_32BIT: return IEM_MC_DEFER_TO_CIMPL_1(iemCImpl_rep_ins_op32_addr32, false);
|
---|
9325 | case IEMMODE_64BIT: return IEM_MC_DEFER_TO_CIMPL_1(iemCImpl_rep_ins_op32_addr64, false);
|
---|
9326 | IEM_NOT_REACHED_DEFAULT_CASE_RET();
|
---|
9327 | }
|
---|
9328 | break;
|
---|
9329 | IEM_NOT_REACHED_DEFAULT_CASE_RET();
|
---|
9330 | }
|
---|
9331 | }
|
---|
9332 | else
|
---|
9333 | {
|
---|
9334 | IEMOP_MNEMONIC("ins Yv,DX");
|
---|
9335 | switch (pVCpu->iem.s.enmEffOpSize)
|
---|
9336 | {
|
---|
9337 | case IEMMODE_16BIT:
|
---|
9338 | switch (pVCpu->iem.s.enmEffAddrMode)
|
---|
9339 | {
|
---|
9340 | case IEMMODE_16BIT: return IEM_MC_DEFER_TO_CIMPL_1(iemCImpl_ins_op16_addr16, false);
|
---|
9341 | case IEMMODE_32BIT: return IEM_MC_DEFER_TO_CIMPL_1(iemCImpl_ins_op16_addr32, false);
|
---|
9342 | case IEMMODE_64BIT: return IEM_MC_DEFER_TO_CIMPL_1(iemCImpl_ins_op16_addr64, false);
|
---|
9343 | IEM_NOT_REACHED_DEFAULT_CASE_RET();
|
---|
9344 | }
|
---|
9345 | break;
|
---|
9346 | case IEMMODE_64BIT:
|
---|
9347 | case IEMMODE_32BIT:
|
---|
9348 | switch (pVCpu->iem.s.enmEffAddrMode)
|
---|
9349 | {
|
---|
9350 | case IEMMODE_16BIT: return IEM_MC_DEFER_TO_CIMPL_1(iemCImpl_ins_op32_addr16, false);
|
---|
9351 | case IEMMODE_32BIT: return IEM_MC_DEFER_TO_CIMPL_1(iemCImpl_ins_op32_addr32, false);
|
---|
9352 | case IEMMODE_64BIT: return IEM_MC_DEFER_TO_CIMPL_1(iemCImpl_ins_op32_addr64, false);
|
---|
9353 | IEM_NOT_REACHED_DEFAULT_CASE_RET();
|
---|
9354 | }
|
---|
9355 | break;
|
---|
9356 | IEM_NOT_REACHED_DEFAULT_CASE_RET();
|
---|
9357 | }
|
---|
9358 | }
|
---|
9359 | }
|
---|
9360 |
|
---|
9361 |
|
---|
9362 | /** Opcode 0x6e. */
|
---|
9363 | FNIEMOP_DEF(iemOp_outsb_Yb_DX)
|
---|
9364 | {
|
---|
9365 | IEMOP_HLP_MIN_186();
|
---|
9366 | IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
|
---|
9367 | if (pVCpu->iem.s.fPrefixes & (IEM_OP_PRF_REPNZ | IEM_OP_PRF_REPZ))
|
---|
9368 | {
|
---|
9369 | IEMOP_MNEMONIC("rep outs DX,Yb");
|
---|
9370 | switch (pVCpu->iem.s.enmEffAddrMode)
|
---|
9371 | {
|
---|
9372 | case IEMMODE_16BIT: return IEM_MC_DEFER_TO_CIMPL_2(iemCImpl_rep_outs_op8_addr16, pVCpu->iem.s.iEffSeg, false);
|
---|
9373 | case IEMMODE_32BIT: return IEM_MC_DEFER_TO_CIMPL_2(iemCImpl_rep_outs_op8_addr32, pVCpu->iem.s.iEffSeg, false);
|
---|
9374 | case IEMMODE_64BIT: return IEM_MC_DEFER_TO_CIMPL_2(iemCImpl_rep_outs_op8_addr64, pVCpu->iem.s.iEffSeg, false);
|
---|
9375 | IEM_NOT_REACHED_DEFAULT_CASE_RET();
|
---|
9376 | }
|
---|
9377 | }
|
---|
9378 | else
|
---|
9379 | {
|
---|
9380 | IEMOP_MNEMONIC("outs DX,Yb");
|
---|
9381 | switch (pVCpu->iem.s.enmEffAddrMode)
|
---|
9382 | {
|
---|
9383 | case IEMMODE_16BIT: return IEM_MC_DEFER_TO_CIMPL_2(iemCImpl_outs_op8_addr16, pVCpu->iem.s.iEffSeg, false);
|
---|
9384 | case IEMMODE_32BIT: return IEM_MC_DEFER_TO_CIMPL_2(iemCImpl_outs_op8_addr32, pVCpu->iem.s.iEffSeg, false);
|
---|
9385 | case IEMMODE_64BIT: return IEM_MC_DEFER_TO_CIMPL_2(iemCImpl_outs_op8_addr64, pVCpu->iem.s.iEffSeg, false);
|
---|
9386 | IEM_NOT_REACHED_DEFAULT_CASE_RET();
|
---|
9387 | }
|
---|
9388 | }
|
---|
9389 | }
|
---|
9390 |
|
---|
9391 |
|
---|
9392 | /** Opcode 0x6f. */
|
---|
9393 | FNIEMOP_DEF(iemOp_outswd_Yv_DX)
|
---|
9394 | {
|
---|
9395 | IEMOP_HLP_MIN_186();
|
---|
9396 | IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
|
---|
9397 | if (pVCpu->iem.s.fPrefixes & (IEM_OP_PRF_REPZ | IEM_OP_PRF_REPNZ))
|
---|
9398 | {
|
---|
9399 | IEMOP_MNEMONIC("rep outs DX,Yv");
|
---|
9400 | switch (pVCpu->iem.s.enmEffOpSize)
|
---|
9401 | {
|
---|
9402 | case IEMMODE_16BIT:
|
---|
9403 | switch (pVCpu->iem.s.enmEffAddrMode)
|
---|
9404 | {
|
---|
9405 | case IEMMODE_16BIT: return IEM_MC_DEFER_TO_CIMPL_2(iemCImpl_rep_outs_op16_addr16, pVCpu->iem.s.iEffSeg, false);
|
---|
9406 | case IEMMODE_32BIT: return IEM_MC_DEFER_TO_CIMPL_2(iemCImpl_rep_outs_op16_addr32, pVCpu->iem.s.iEffSeg, false);
|
---|
9407 | case IEMMODE_64BIT: return IEM_MC_DEFER_TO_CIMPL_2(iemCImpl_rep_outs_op16_addr64, pVCpu->iem.s.iEffSeg, false);
|
---|
9408 | IEM_NOT_REACHED_DEFAULT_CASE_RET();
|
---|
9409 | }
|
---|
9410 | break;
|
---|
9411 | case IEMMODE_64BIT:
|
---|
9412 | case IEMMODE_32BIT:
|
---|
9413 | switch (pVCpu->iem.s.enmEffAddrMode)
|
---|
9414 | {
|
---|
9415 | case IEMMODE_16BIT: return IEM_MC_DEFER_TO_CIMPL_2(iemCImpl_rep_outs_op32_addr16, pVCpu->iem.s.iEffSeg, false);
|
---|
9416 | case IEMMODE_32BIT: return IEM_MC_DEFER_TO_CIMPL_2(iemCImpl_rep_outs_op32_addr32, pVCpu->iem.s.iEffSeg, false);
|
---|
9417 | case IEMMODE_64BIT: return IEM_MC_DEFER_TO_CIMPL_2(iemCImpl_rep_outs_op32_addr64, pVCpu->iem.s.iEffSeg, false);
|
---|
9418 | IEM_NOT_REACHED_DEFAULT_CASE_RET();
|
---|
9419 | }
|
---|
9420 | break;
|
---|
9421 | IEM_NOT_REACHED_DEFAULT_CASE_RET();
|
---|
9422 | }
|
---|
9423 | }
|
---|
9424 | else
|
---|
9425 | {
|
---|
9426 | IEMOP_MNEMONIC("outs DX,Yv");
|
---|
9427 | switch (pVCpu->iem.s.enmEffOpSize)
|
---|
9428 | {
|
---|
9429 | case IEMMODE_16BIT:
|
---|
9430 | switch (pVCpu->iem.s.enmEffAddrMode)
|
---|
9431 | {
|
---|
9432 | case IEMMODE_16BIT: return IEM_MC_DEFER_TO_CIMPL_2(iemCImpl_outs_op16_addr16, pVCpu->iem.s.iEffSeg, false);
|
---|
9433 | case IEMMODE_32BIT: return IEM_MC_DEFER_TO_CIMPL_2(iemCImpl_outs_op16_addr32, pVCpu->iem.s.iEffSeg, false);
|
---|
9434 | case IEMMODE_64BIT: return IEM_MC_DEFER_TO_CIMPL_2(iemCImpl_outs_op16_addr64, pVCpu->iem.s.iEffSeg, false);
|
---|
9435 | IEM_NOT_REACHED_DEFAULT_CASE_RET();
|
---|
9436 | }
|
---|
9437 | break;
|
---|
9438 | case IEMMODE_64BIT:
|
---|
9439 | case IEMMODE_32BIT:
|
---|
9440 | switch (pVCpu->iem.s.enmEffAddrMode)
|
---|
9441 | {
|
---|
9442 | case IEMMODE_16BIT: return IEM_MC_DEFER_TO_CIMPL_2(iemCImpl_outs_op32_addr16, pVCpu->iem.s.iEffSeg, false);
|
---|
9443 | case IEMMODE_32BIT: return IEM_MC_DEFER_TO_CIMPL_2(iemCImpl_outs_op32_addr32, pVCpu->iem.s.iEffSeg, false);
|
---|
9444 | case IEMMODE_64BIT: return IEM_MC_DEFER_TO_CIMPL_2(iemCImpl_outs_op32_addr64, pVCpu->iem.s.iEffSeg, false);
|
---|
9445 | IEM_NOT_REACHED_DEFAULT_CASE_RET();
|
---|
9446 | }
|
---|
9447 | break;
|
---|
9448 | IEM_NOT_REACHED_DEFAULT_CASE_RET();
|
---|
9449 | }
|
---|
9450 | }
|
---|
9451 | }
|
---|
9452 |
|
---|
9453 |
|
---|
9454 | /** Opcode 0x70. */
|
---|
9455 | FNIEMOP_DEF(iemOp_jo_Jb)
|
---|
9456 | {
|
---|
9457 | IEMOP_MNEMONIC("jo Jb");
|
---|
9458 | int8_t i8Imm; IEM_OPCODE_GET_NEXT_S8(&i8Imm);
|
---|
9459 | IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
|
---|
9460 | IEMOP_HLP_DEFAULT_64BIT_OP_SIZE();
|
---|
9461 |
|
---|
9462 | IEM_MC_BEGIN(0, 0);
|
---|
9463 | IEM_MC_IF_EFL_BIT_SET(X86_EFL_OF) {
|
---|
9464 | IEM_MC_REL_JMP_S8(i8Imm);
|
---|
9465 | } IEM_MC_ELSE() {
|
---|
9466 | IEM_MC_ADVANCE_RIP();
|
---|
9467 | } IEM_MC_ENDIF();
|
---|
9468 | IEM_MC_END();
|
---|
9469 | return VINF_SUCCESS;
|
---|
9470 | }
|
---|
9471 |
|
---|
9472 |
|
---|
9473 | /** Opcode 0x71. */
|
---|
9474 | FNIEMOP_DEF(iemOp_jno_Jb)
|
---|
9475 | {
|
---|
9476 | IEMOP_MNEMONIC("jno Jb");
|
---|
9477 | int8_t i8Imm; IEM_OPCODE_GET_NEXT_S8(&i8Imm);
|
---|
9478 | IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
|
---|
9479 | IEMOP_HLP_DEFAULT_64BIT_OP_SIZE();
|
---|
9480 |
|
---|
9481 | IEM_MC_BEGIN(0, 0);
|
---|
9482 | IEM_MC_IF_EFL_BIT_SET(X86_EFL_OF) {
|
---|
9483 | IEM_MC_ADVANCE_RIP();
|
---|
9484 | } IEM_MC_ELSE() {
|
---|
9485 | IEM_MC_REL_JMP_S8(i8Imm);
|
---|
9486 | } IEM_MC_ENDIF();
|
---|
9487 | IEM_MC_END();
|
---|
9488 | return VINF_SUCCESS;
|
---|
9489 | }
|
---|
9490 |
|
---|
9491 | /** Opcode 0x72. */
|
---|
9492 | FNIEMOP_DEF(iemOp_jc_Jb)
|
---|
9493 | {
|
---|
9494 | IEMOP_MNEMONIC("jc/jnae Jb");
|
---|
9495 | int8_t i8Imm; IEM_OPCODE_GET_NEXT_S8(&i8Imm);
|
---|
9496 | IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
|
---|
9497 | IEMOP_HLP_DEFAULT_64BIT_OP_SIZE();
|
---|
9498 |
|
---|
9499 | IEM_MC_BEGIN(0, 0);
|
---|
9500 | IEM_MC_IF_EFL_BIT_SET(X86_EFL_CF) {
|
---|
9501 | IEM_MC_REL_JMP_S8(i8Imm);
|
---|
9502 | } IEM_MC_ELSE() {
|
---|
9503 | IEM_MC_ADVANCE_RIP();
|
---|
9504 | } IEM_MC_ENDIF();
|
---|
9505 | IEM_MC_END();
|
---|
9506 | return VINF_SUCCESS;
|
---|
9507 | }
|
---|
9508 |
|
---|
9509 |
|
---|
9510 | /** Opcode 0x73. */
|
---|
9511 | FNIEMOP_DEF(iemOp_jnc_Jb)
|
---|
9512 | {
|
---|
9513 | IEMOP_MNEMONIC("jnc/jnb Jb");
|
---|
9514 | int8_t i8Imm; IEM_OPCODE_GET_NEXT_S8(&i8Imm);
|
---|
9515 | IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
|
---|
9516 | IEMOP_HLP_DEFAULT_64BIT_OP_SIZE();
|
---|
9517 |
|
---|
9518 | IEM_MC_BEGIN(0, 0);
|
---|
9519 | IEM_MC_IF_EFL_BIT_SET(X86_EFL_CF) {
|
---|
9520 | IEM_MC_ADVANCE_RIP();
|
---|
9521 | } IEM_MC_ELSE() {
|
---|
9522 | IEM_MC_REL_JMP_S8(i8Imm);
|
---|
9523 | } IEM_MC_ENDIF();
|
---|
9524 | IEM_MC_END();
|
---|
9525 | return VINF_SUCCESS;
|
---|
9526 | }
|
---|
9527 |
|
---|
9528 |
|
---|
9529 | /** Opcode 0x74. */
|
---|
9530 | FNIEMOP_DEF(iemOp_je_Jb)
|
---|
9531 | {
|
---|
9532 | IEMOP_MNEMONIC("je/jz Jb");
|
---|
9533 | int8_t i8Imm; IEM_OPCODE_GET_NEXT_S8(&i8Imm);
|
---|
9534 | IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
|
---|
9535 | IEMOP_HLP_DEFAULT_64BIT_OP_SIZE();
|
---|
9536 |
|
---|
9537 | IEM_MC_BEGIN(0, 0);
|
---|
9538 | IEM_MC_IF_EFL_BIT_SET(X86_EFL_ZF) {
|
---|
9539 | IEM_MC_REL_JMP_S8(i8Imm);
|
---|
9540 | } IEM_MC_ELSE() {
|
---|
9541 | IEM_MC_ADVANCE_RIP();
|
---|
9542 | } IEM_MC_ENDIF();
|
---|
9543 | IEM_MC_END();
|
---|
9544 | return VINF_SUCCESS;
|
---|
9545 | }
|
---|
9546 |
|
---|
9547 |
|
---|
9548 | /** Opcode 0x75. */
|
---|
9549 | FNIEMOP_DEF(iemOp_jne_Jb)
|
---|
9550 | {
|
---|
9551 | IEMOP_MNEMONIC("jne/jnz Jb");
|
---|
9552 | int8_t i8Imm; IEM_OPCODE_GET_NEXT_S8(&i8Imm);
|
---|
9553 | IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
|
---|
9554 | IEMOP_HLP_DEFAULT_64BIT_OP_SIZE();
|
---|
9555 |
|
---|
9556 | IEM_MC_BEGIN(0, 0);
|
---|
9557 | IEM_MC_IF_EFL_BIT_SET(X86_EFL_ZF) {
|
---|
9558 | IEM_MC_ADVANCE_RIP();
|
---|
9559 | } IEM_MC_ELSE() {
|
---|
9560 | IEM_MC_REL_JMP_S8(i8Imm);
|
---|
9561 | } IEM_MC_ENDIF();
|
---|
9562 | IEM_MC_END();
|
---|
9563 | return VINF_SUCCESS;
|
---|
9564 | }
|
---|
9565 |
|
---|
9566 |
|
---|
9567 | /** Opcode 0x76. */
|
---|
9568 | FNIEMOP_DEF(iemOp_jbe_Jb)
|
---|
9569 | {
|
---|
9570 | IEMOP_MNEMONIC("jbe/jna Jb");
|
---|
9571 | int8_t i8Imm; IEM_OPCODE_GET_NEXT_S8(&i8Imm);
|
---|
9572 | IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
|
---|
9573 | IEMOP_HLP_DEFAULT_64BIT_OP_SIZE();
|
---|
9574 |
|
---|
9575 | IEM_MC_BEGIN(0, 0);
|
---|
9576 | IEM_MC_IF_EFL_ANY_BITS_SET(X86_EFL_CF | X86_EFL_ZF) {
|
---|
9577 | IEM_MC_REL_JMP_S8(i8Imm);
|
---|
9578 | } IEM_MC_ELSE() {
|
---|
9579 | IEM_MC_ADVANCE_RIP();
|
---|
9580 | } IEM_MC_ENDIF();
|
---|
9581 | IEM_MC_END();
|
---|
9582 | return VINF_SUCCESS;
|
---|
9583 | }
|
---|
9584 |
|
---|
9585 |
|
---|
9586 | /** Opcode 0x77. */
|
---|
9587 | FNIEMOP_DEF(iemOp_jnbe_Jb)
|
---|
9588 | {
|
---|
9589 | IEMOP_MNEMONIC("jnbe/ja Jb");
|
---|
9590 | int8_t i8Imm; IEM_OPCODE_GET_NEXT_S8(&i8Imm);
|
---|
9591 | IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
|
---|
9592 | IEMOP_HLP_DEFAULT_64BIT_OP_SIZE();
|
---|
9593 |
|
---|
9594 | IEM_MC_BEGIN(0, 0);
|
---|
9595 | IEM_MC_IF_EFL_ANY_BITS_SET(X86_EFL_CF | X86_EFL_ZF) {
|
---|
9596 | IEM_MC_ADVANCE_RIP();
|
---|
9597 | } IEM_MC_ELSE() {
|
---|
9598 | IEM_MC_REL_JMP_S8(i8Imm);
|
---|
9599 | } IEM_MC_ENDIF();
|
---|
9600 | IEM_MC_END();
|
---|
9601 | return VINF_SUCCESS;
|
---|
9602 | }
|
---|
9603 |
|
---|
9604 |
|
---|
9605 | /** Opcode 0x78. */
|
---|
9606 | FNIEMOP_DEF(iemOp_js_Jb)
|
---|
9607 | {
|
---|
9608 | IEMOP_MNEMONIC("js Jb");
|
---|
9609 | int8_t i8Imm; IEM_OPCODE_GET_NEXT_S8(&i8Imm);
|
---|
9610 | IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
|
---|
9611 | IEMOP_HLP_DEFAULT_64BIT_OP_SIZE();
|
---|
9612 |
|
---|
9613 | IEM_MC_BEGIN(0, 0);
|
---|
9614 | IEM_MC_IF_EFL_BIT_SET(X86_EFL_SF) {
|
---|
9615 | IEM_MC_REL_JMP_S8(i8Imm);
|
---|
9616 | } IEM_MC_ELSE() {
|
---|
9617 | IEM_MC_ADVANCE_RIP();
|
---|
9618 | } IEM_MC_ENDIF();
|
---|
9619 | IEM_MC_END();
|
---|
9620 | return VINF_SUCCESS;
|
---|
9621 | }
|
---|
9622 |
|
---|
9623 |
|
---|
9624 | /** Opcode 0x79. */
|
---|
9625 | FNIEMOP_DEF(iemOp_jns_Jb)
|
---|
9626 | {
|
---|
9627 | IEMOP_MNEMONIC("jns Jb");
|
---|
9628 | int8_t i8Imm; IEM_OPCODE_GET_NEXT_S8(&i8Imm);
|
---|
9629 | IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
|
---|
9630 | IEMOP_HLP_DEFAULT_64BIT_OP_SIZE();
|
---|
9631 |
|
---|
9632 | IEM_MC_BEGIN(0, 0);
|
---|
9633 | IEM_MC_IF_EFL_BIT_SET(X86_EFL_SF) {
|
---|
9634 | IEM_MC_ADVANCE_RIP();
|
---|
9635 | } IEM_MC_ELSE() {
|
---|
9636 | IEM_MC_REL_JMP_S8(i8Imm);
|
---|
9637 | } IEM_MC_ENDIF();
|
---|
9638 | IEM_MC_END();
|
---|
9639 | return VINF_SUCCESS;
|
---|
9640 | }
|
---|
9641 |
|
---|
9642 |
|
---|
9643 | /** Opcode 0x7a. */
|
---|
9644 | FNIEMOP_DEF(iemOp_jp_Jb)
|
---|
9645 | {
|
---|
9646 | IEMOP_MNEMONIC("jp Jb");
|
---|
9647 | int8_t i8Imm; IEM_OPCODE_GET_NEXT_S8(&i8Imm);
|
---|
9648 | IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
|
---|
9649 | IEMOP_HLP_DEFAULT_64BIT_OP_SIZE();
|
---|
9650 |
|
---|
9651 | IEM_MC_BEGIN(0, 0);
|
---|
9652 | IEM_MC_IF_EFL_BIT_SET(X86_EFL_PF) {
|
---|
9653 | IEM_MC_REL_JMP_S8(i8Imm);
|
---|
9654 | } IEM_MC_ELSE() {
|
---|
9655 | IEM_MC_ADVANCE_RIP();
|
---|
9656 | } IEM_MC_ENDIF();
|
---|
9657 | IEM_MC_END();
|
---|
9658 | return VINF_SUCCESS;
|
---|
9659 | }
|
---|
9660 |
|
---|
9661 |
|
---|
9662 | /** Opcode 0x7b. */
|
---|
9663 | FNIEMOP_DEF(iemOp_jnp_Jb)
|
---|
9664 | {
|
---|
9665 | IEMOP_MNEMONIC("jnp Jb");
|
---|
9666 | int8_t i8Imm; IEM_OPCODE_GET_NEXT_S8(&i8Imm);
|
---|
9667 | IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
|
---|
9668 | IEMOP_HLP_DEFAULT_64BIT_OP_SIZE();
|
---|
9669 |
|
---|
9670 | IEM_MC_BEGIN(0, 0);
|
---|
9671 | IEM_MC_IF_EFL_BIT_SET(X86_EFL_PF) {
|
---|
9672 | IEM_MC_ADVANCE_RIP();
|
---|
9673 | } IEM_MC_ELSE() {
|
---|
9674 | IEM_MC_REL_JMP_S8(i8Imm);
|
---|
9675 | } IEM_MC_ENDIF();
|
---|
9676 | IEM_MC_END();
|
---|
9677 | return VINF_SUCCESS;
|
---|
9678 | }
|
---|
9679 |
|
---|
9680 |
|
---|
9681 | /** Opcode 0x7c. */
|
---|
9682 | FNIEMOP_DEF(iemOp_jl_Jb)
|
---|
9683 | {
|
---|
9684 | IEMOP_MNEMONIC("jl/jnge Jb");
|
---|
9685 | int8_t i8Imm; IEM_OPCODE_GET_NEXT_S8(&i8Imm);
|
---|
9686 | IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
|
---|
9687 | IEMOP_HLP_DEFAULT_64BIT_OP_SIZE();
|
---|
9688 |
|
---|
9689 | IEM_MC_BEGIN(0, 0);
|
---|
9690 | IEM_MC_IF_EFL_BITS_NE(X86_EFL_SF, X86_EFL_OF) {
|
---|
9691 | IEM_MC_REL_JMP_S8(i8Imm);
|
---|
9692 | } IEM_MC_ELSE() {
|
---|
9693 | IEM_MC_ADVANCE_RIP();
|
---|
9694 | } IEM_MC_ENDIF();
|
---|
9695 | IEM_MC_END();
|
---|
9696 | return VINF_SUCCESS;
|
---|
9697 | }
|
---|
9698 |
|
---|
9699 |
|
---|
9700 | /** Opcode 0x7d. */
|
---|
9701 | FNIEMOP_DEF(iemOp_jnl_Jb)
|
---|
9702 | {
|
---|
9703 | IEMOP_MNEMONIC("jnl/jge Jb");
|
---|
9704 | int8_t i8Imm; IEM_OPCODE_GET_NEXT_S8(&i8Imm);
|
---|
9705 | IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
|
---|
9706 | IEMOP_HLP_DEFAULT_64BIT_OP_SIZE();
|
---|
9707 |
|
---|
9708 | IEM_MC_BEGIN(0, 0);
|
---|
9709 | IEM_MC_IF_EFL_BITS_NE(X86_EFL_SF, X86_EFL_OF) {
|
---|
9710 | IEM_MC_ADVANCE_RIP();
|
---|
9711 | } IEM_MC_ELSE() {
|
---|
9712 | IEM_MC_REL_JMP_S8(i8Imm);
|
---|
9713 | } IEM_MC_ENDIF();
|
---|
9714 | IEM_MC_END();
|
---|
9715 | return VINF_SUCCESS;
|
---|
9716 | }
|
---|
9717 |
|
---|
9718 |
|
---|
9719 | /** Opcode 0x7e. */
|
---|
9720 | FNIEMOP_DEF(iemOp_jle_Jb)
|
---|
9721 | {
|
---|
9722 | IEMOP_MNEMONIC("jle/jng Jb");
|
---|
9723 | int8_t i8Imm; IEM_OPCODE_GET_NEXT_S8(&i8Imm);
|
---|
9724 | IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
|
---|
9725 | IEMOP_HLP_DEFAULT_64BIT_OP_SIZE();
|
---|
9726 |
|
---|
9727 | IEM_MC_BEGIN(0, 0);
|
---|
9728 | IEM_MC_IF_EFL_BIT_SET_OR_BITS_NE(X86_EFL_ZF, X86_EFL_SF, X86_EFL_OF) {
|
---|
9729 | IEM_MC_REL_JMP_S8(i8Imm);
|
---|
9730 | } IEM_MC_ELSE() {
|
---|
9731 | IEM_MC_ADVANCE_RIP();
|
---|
9732 | } IEM_MC_ENDIF();
|
---|
9733 | IEM_MC_END();
|
---|
9734 | return VINF_SUCCESS;
|
---|
9735 | }
|
---|
9736 |
|
---|
9737 |
|
---|
9738 | /** Opcode 0x7f. */
|
---|
9739 | FNIEMOP_DEF(iemOp_jnle_Jb)
|
---|
9740 | {
|
---|
9741 | IEMOP_MNEMONIC("jnle/jg Jb");
|
---|
9742 | int8_t i8Imm; IEM_OPCODE_GET_NEXT_S8(&i8Imm);
|
---|
9743 | IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
|
---|
9744 | IEMOP_HLP_DEFAULT_64BIT_OP_SIZE();
|
---|
9745 |
|
---|
9746 | IEM_MC_BEGIN(0, 0);
|
---|
9747 | IEM_MC_IF_EFL_BIT_SET_OR_BITS_NE(X86_EFL_ZF, X86_EFL_SF, X86_EFL_OF) {
|
---|
9748 | IEM_MC_ADVANCE_RIP();
|
---|
9749 | } IEM_MC_ELSE() {
|
---|
9750 | IEM_MC_REL_JMP_S8(i8Imm);
|
---|
9751 | } IEM_MC_ENDIF();
|
---|
9752 | IEM_MC_END();
|
---|
9753 | return VINF_SUCCESS;
|
---|
9754 | }
|
---|
9755 |
|
---|
9756 |
|
---|
9757 | /** Opcode 0x80. */
|
---|
9758 | FNIEMOP_DEF(iemOp_Grp1_Eb_Ib_80)
|
---|
9759 | {
|
---|
9760 | uint8_t bRm; IEM_OPCODE_GET_NEXT_U8(&bRm);
|
---|
9761 | IEMOP_MNEMONIC2("add\0or\0\0adc\0sbb\0and\0sub\0xor\0cmp" + ((bRm >> X86_MODRM_REG_SHIFT) & X86_MODRM_REG_SMASK)*4, "Eb,Ib");
|
---|
9762 | PCIEMOPBINSIZES pImpl = g_apIemImplGrp1[(bRm >> X86_MODRM_REG_SHIFT) & X86_MODRM_REG_SMASK];
|
---|
9763 |
|
---|
9764 | if ((bRm & X86_MODRM_MOD_MASK) == (3 << X86_MODRM_MOD_SHIFT))
|
---|
9765 | {
|
---|
9766 | /* register target */
|
---|
9767 | uint8_t u8Imm; IEM_OPCODE_GET_NEXT_U8(&u8Imm);
|
---|
9768 | IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
|
---|
9769 | IEM_MC_BEGIN(3, 0);
|
---|
9770 | IEM_MC_ARG(uint8_t *, pu8Dst, 0);
|
---|
9771 | IEM_MC_ARG_CONST(uint8_t, u8Src, /*=*/ u8Imm, 1);
|
---|
9772 | IEM_MC_ARG(uint32_t *, pEFlags, 2);
|
---|
9773 |
|
---|
9774 | IEM_MC_REF_GREG_U8(pu8Dst, (bRm & X86_MODRM_RM_MASK) | pVCpu->iem.s.uRexB);
|
---|
9775 | IEM_MC_REF_EFLAGS(pEFlags);
|
---|
9776 | IEM_MC_CALL_VOID_AIMPL_3(pImpl->pfnNormalU8, pu8Dst, u8Src, pEFlags);
|
---|
9777 |
|
---|
9778 | IEM_MC_ADVANCE_RIP();
|
---|
9779 | IEM_MC_END();
|
---|
9780 | }
|
---|
9781 | else
|
---|
9782 | {
|
---|
9783 | /* memory target */
|
---|
9784 | uint32_t fAccess;
|
---|
9785 | if (pImpl->pfnLockedU8)
|
---|
9786 | fAccess = IEM_ACCESS_DATA_RW;
|
---|
9787 | else /* CMP */
|
---|
9788 | fAccess = IEM_ACCESS_DATA_R;
|
---|
9789 | IEM_MC_BEGIN(3, 2);
|
---|
9790 | IEM_MC_ARG(uint8_t *, pu8Dst, 0);
|
---|
9791 | IEM_MC_ARG_LOCAL_EFLAGS( pEFlags, EFlags, 2);
|
---|
9792 | IEM_MC_LOCAL(RTGCPTR, GCPtrEffDst);
|
---|
9793 |
|
---|
9794 | IEM_MC_CALC_RM_EFF_ADDR(GCPtrEffDst, bRm, 1);
|
---|
9795 | uint8_t u8Imm; IEM_OPCODE_GET_NEXT_U8(&u8Imm);
|
---|
9796 | IEM_MC_ARG_CONST(uint8_t, u8Src, /*=*/ u8Imm, 1);
|
---|
9797 | if (pImpl->pfnLockedU8)
|
---|
9798 | IEMOP_HLP_DONE_DECODING();
|
---|
9799 | else
|
---|
9800 | IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
|
---|
9801 |
|
---|
9802 | IEM_MC_MEM_MAP(pu8Dst, fAccess, pVCpu->iem.s.iEffSeg, GCPtrEffDst, 0 /*arg*/);
|
---|
9803 | IEM_MC_FETCH_EFLAGS(EFlags);
|
---|
9804 | if (!(pVCpu->iem.s.fPrefixes & IEM_OP_PRF_LOCK))
|
---|
9805 | IEM_MC_CALL_VOID_AIMPL_3(pImpl->pfnNormalU8, pu8Dst, u8Src, pEFlags);
|
---|
9806 | else
|
---|
9807 | IEM_MC_CALL_VOID_AIMPL_3(pImpl->pfnLockedU8, pu8Dst, u8Src, pEFlags);
|
---|
9808 |
|
---|
9809 | IEM_MC_MEM_COMMIT_AND_UNMAP(pu8Dst, fAccess);
|
---|
9810 | IEM_MC_COMMIT_EFLAGS(EFlags);
|
---|
9811 | IEM_MC_ADVANCE_RIP();
|
---|
9812 | IEM_MC_END();
|
---|
9813 | }
|
---|
9814 | return VINF_SUCCESS;
|
---|
9815 | }
|
---|
9816 |
|
---|
9817 |
|
---|
9818 | /** Opcode 0x81. */
|
---|
9819 | FNIEMOP_DEF(iemOp_Grp1_Ev_Iz)
|
---|
9820 | {
|
---|
9821 | uint8_t bRm; IEM_OPCODE_GET_NEXT_U8(&bRm);
|
---|
9822 | IEMOP_MNEMONIC2("add\0or\0\0adc\0sbb\0and\0sub\0xor\0cmp" + ((bRm >> X86_MODRM_REG_SHIFT) & X86_MODRM_REG_SMASK)*4, "Ev,Iz");
|
---|
9823 | PCIEMOPBINSIZES pImpl = g_apIemImplGrp1[(bRm >> X86_MODRM_REG_SHIFT) & X86_MODRM_REG_SMASK];
|
---|
9824 |
|
---|
9825 | switch (pVCpu->iem.s.enmEffOpSize)
|
---|
9826 | {
|
---|
9827 | case IEMMODE_16BIT:
|
---|
9828 | {
|
---|
9829 | if ((bRm & X86_MODRM_MOD_MASK) == (3 << X86_MODRM_MOD_SHIFT))
|
---|
9830 | {
|
---|
9831 | /* register target */
|
---|
9832 | uint16_t u16Imm; IEM_OPCODE_GET_NEXT_U16(&u16Imm);
|
---|
9833 | IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
|
---|
9834 | IEM_MC_BEGIN(3, 0);
|
---|
9835 | IEM_MC_ARG(uint16_t *, pu16Dst, 0);
|
---|
9836 | IEM_MC_ARG_CONST(uint16_t, u16Src, /*=*/ u16Imm, 1);
|
---|
9837 | IEM_MC_ARG(uint32_t *, pEFlags, 2);
|
---|
9838 |
|
---|
9839 | IEM_MC_REF_GREG_U16(pu16Dst, (bRm & X86_MODRM_RM_MASK) | pVCpu->iem.s.uRexB);
|
---|
9840 | IEM_MC_REF_EFLAGS(pEFlags);
|
---|
9841 | IEM_MC_CALL_VOID_AIMPL_3(pImpl->pfnNormalU16, pu16Dst, u16Src, pEFlags);
|
---|
9842 |
|
---|
9843 | IEM_MC_ADVANCE_RIP();
|
---|
9844 | IEM_MC_END();
|
---|
9845 | }
|
---|
9846 | else
|
---|
9847 | {
|
---|
9848 | /* memory target */
|
---|
9849 | uint32_t fAccess;
|
---|
9850 | if (pImpl->pfnLockedU16)
|
---|
9851 | fAccess = IEM_ACCESS_DATA_RW;
|
---|
9852 | else /* CMP, TEST */
|
---|
9853 | fAccess = IEM_ACCESS_DATA_R;
|
---|
9854 | IEM_MC_BEGIN(3, 2);
|
---|
9855 | IEM_MC_ARG(uint16_t *, pu16Dst, 0);
|
---|
9856 | IEM_MC_ARG(uint16_t, u16Src, 1);
|
---|
9857 | IEM_MC_ARG_LOCAL_EFLAGS( pEFlags, EFlags, 2);
|
---|
9858 | IEM_MC_LOCAL(RTGCPTR, GCPtrEffDst);
|
---|
9859 |
|
---|
9860 | IEM_MC_CALC_RM_EFF_ADDR(GCPtrEffDst, bRm, 2);
|
---|
9861 | uint16_t u16Imm; IEM_OPCODE_GET_NEXT_U16(&u16Imm);
|
---|
9862 | IEM_MC_ASSIGN(u16Src, u16Imm);
|
---|
9863 | if (pImpl->pfnLockedU16)
|
---|
9864 | IEMOP_HLP_DONE_DECODING();
|
---|
9865 | else
|
---|
9866 | IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
|
---|
9867 | IEM_MC_MEM_MAP(pu16Dst, fAccess, pVCpu->iem.s.iEffSeg, GCPtrEffDst, 0 /*arg*/);
|
---|
9868 | IEM_MC_FETCH_EFLAGS(EFlags);
|
---|
9869 | if (!(pVCpu->iem.s.fPrefixes & IEM_OP_PRF_LOCK))
|
---|
9870 | IEM_MC_CALL_VOID_AIMPL_3(pImpl->pfnNormalU16, pu16Dst, u16Src, pEFlags);
|
---|
9871 | else
|
---|
9872 | IEM_MC_CALL_VOID_AIMPL_3(pImpl->pfnLockedU16, pu16Dst, u16Src, pEFlags);
|
---|
9873 |
|
---|
9874 | IEM_MC_MEM_COMMIT_AND_UNMAP(pu16Dst, fAccess);
|
---|
9875 | IEM_MC_COMMIT_EFLAGS(EFlags);
|
---|
9876 | IEM_MC_ADVANCE_RIP();
|
---|
9877 | IEM_MC_END();
|
---|
9878 | }
|
---|
9879 | break;
|
---|
9880 | }
|
---|
9881 |
|
---|
9882 | case IEMMODE_32BIT:
|
---|
9883 | {
|
---|
9884 | if ((bRm & X86_MODRM_MOD_MASK) == (3 << X86_MODRM_MOD_SHIFT))
|
---|
9885 | {
|
---|
9886 | /* register target */
|
---|
9887 | uint32_t u32Imm; IEM_OPCODE_GET_NEXT_U32(&u32Imm);
|
---|
9888 | IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
|
---|
9889 | IEM_MC_BEGIN(3, 0);
|
---|
9890 | IEM_MC_ARG(uint32_t *, pu32Dst, 0);
|
---|
9891 | IEM_MC_ARG_CONST(uint32_t, u32Src, /*=*/ u32Imm, 1);
|
---|
9892 | IEM_MC_ARG(uint32_t *, pEFlags, 2);
|
---|
9893 |
|
---|
9894 | IEM_MC_REF_GREG_U32(pu32Dst, (bRm & X86_MODRM_RM_MASK) | pVCpu->iem.s.uRexB);
|
---|
9895 | IEM_MC_REF_EFLAGS(pEFlags);
|
---|
9896 | IEM_MC_CALL_VOID_AIMPL_3(pImpl->pfnNormalU32, pu32Dst, u32Src, pEFlags);
|
---|
9897 | IEM_MC_CLEAR_HIGH_GREG_U64_BY_REF(pu32Dst);
|
---|
9898 |
|
---|
9899 | IEM_MC_ADVANCE_RIP();
|
---|
9900 | IEM_MC_END();
|
---|
9901 | }
|
---|
9902 | else
|
---|
9903 | {
|
---|
9904 | /* memory target */
|
---|
9905 | uint32_t fAccess;
|
---|
9906 | if (pImpl->pfnLockedU32)
|
---|
9907 | fAccess = IEM_ACCESS_DATA_RW;
|
---|
9908 | else /* CMP, TEST */
|
---|
9909 | fAccess = IEM_ACCESS_DATA_R;
|
---|
9910 | IEM_MC_BEGIN(3, 2);
|
---|
9911 | IEM_MC_ARG(uint32_t *, pu32Dst, 0);
|
---|
9912 | IEM_MC_ARG(uint32_t, u32Src, 1);
|
---|
9913 | IEM_MC_ARG_LOCAL_EFLAGS( pEFlags, EFlags, 2);
|
---|
9914 | IEM_MC_LOCAL(RTGCPTR, GCPtrEffDst);
|
---|
9915 |
|
---|
9916 | IEM_MC_CALC_RM_EFF_ADDR(GCPtrEffDst, bRm, 4);
|
---|
9917 | uint32_t u32Imm; IEM_OPCODE_GET_NEXT_U32(&u32Imm);
|
---|
9918 | IEM_MC_ASSIGN(u32Src, u32Imm);
|
---|
9919 | if (pImpl->pfnLockedU32)
|
---|
9920 | IEMOP_HLP_DONE_DECODING();
|
---|
9921 | else
|
---|
9922 | IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
|
---|
9923 | IEM_MC_MEM_MAP(pu32Dst, fAccess, pVCpu->iem.s.iEffSeg, GCPtrEffDst, 0 /*arg*/);
|
---|
9924 | IEM_MC_FETCH_EFLAGS(EFlags);
|
---|
9925 | if (!(pVCpu->iem.s.fPrefixes & IEM_OP_PRF_LOCK))
|
---|
9926 | IEM_MC_CALL_VOID_AIMPL_3(pImpl->pfnNormalU32, pu32Dst, u32Src, pEFlags);
|
---|
9927 | else
|
---|
9928 | IEM_MC_CALL_VOID_AIMPL_3(pImpl->pfnLockedU32, pu32Dst, u32Src, pEFlags);
|
---|
9929 |
|
---|
9930 | IEM_MC_MEM_COMMIT_AND_UNMAP(pu32Dst, fAccess);
|
---|
9931 | IEM_MC_COMMIT_EFLAGS(EFlags);
|
---|
9932 | IEM_MC_ADVANCE_RIP();
|
---|
9933 | IEM_MC_END();
|
---|
9934 | }
|
---|
9935 | break;
|
---|
9936 | }
|
---|
9937 |
|
---|
9938 | case IEMMODE_64BIT:
|
---|
9939 | {
|
---|
9940 | if ((bRm & X86_MODRM_MOD_MASK) == (3 << X86_MODRM_MOD_SHIFT))
|
---|
9941 | {
|
---|
9942 | /* register target */
|
---|
9943 | uint64_t u64Imm; IEM_OPCODE_GET_NEXT_S32_SX_U64(&u64Imm);
|
---|
9944 | IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
|
---|
9945 | IEM_MC_BEGIN(3, 0);
|
---|
9946 | IEM_MC_ARG(uint64_t *, pu64Dst, 0);
|
---|
9947 | IEM_MC_ARG_CONST(uint64_t, u64Src, /*=*/ u64Imm, 1);
|
---|
9948 | IEM_MC_ARG(uint32_t *, pEFlags, 2);
|
---|
9949 |
|
---|
9950 | IEM_MC_REF_GREG_U64(pu64Dst, (bRm & X86_MODRM_RM_MASK) | pVCpu->iem.s.uRexB);
|
---|
9951 | IEM_MC_REF_EFLAGS(pEFlags);
|
---|
9952 | IEM_MC_CALL_VOID_AIMPL_3(pImpl->pfnNormalU64, pu64Dst, u64Src, pEFlags);
|
---|
9953 |
|
---|
9954 | IEM_MC_ADVANCE_RIP();
|
---|
9955 | IEM_MC_END();
|
---|
9956 | }
|
---|
9957 | else
|
---|
9958 | {
|
---|
9959 | /* memory target */
|
---|
9960 | uint32_t fAccess;
|
---|
9961 | if (pImpl->pfnLockedU64)
|
---|
9962 | fAccess = IEM_ACCESS_DATA_RW;
|
---|
9963 | else /* CMP */
|
---|
9964 | fAccess = IEM_ACCESS_DATA_R;
|
---|
9965 | IEM_MC_BEGIN(3, 2);
|
---|
9966 | IEM_MC_ARG(uint64_t *, pu64Dst, 0);
|
---|
9967 | IEM_MC_ARG(uint64_t, u64Src, 1);
|
---|
9968 | IEM_MC_ARG_LOCAL_EFLAGS( pEFlags, EFlags, 2);
|
---|
9969 | IEM_MC_LOCAL(RTGCPTR, GCPtrEffDst);
|
---|
9970 |
|
---|
9971 | IEM_MC_CALC_RM_EFF_ADDR(GCPtrEffDst, bRm, 4);
|
---|
9972 | uint64_t u64Imm; IEM_OPCODE_GET_NEXT_S32_SX_U64(&u64Imm);
|
---|
9973 | if (pImpl->pfnLockedU64)
|
---|
9974 | IEMOP_HLP_DONE_DECODING();
|
---|
9975 | else
|
---|
9976 | IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
|
---|
9977 | IEM_MC_ASSIGN(u64Src, u64Imm);
|
---|
9978 | IEM_MC_MEM_MAP(pu64Dst, fAccess, pVCpu->iem.s.iEffSeg, GCPtrEffDst, 0 /*arg*/);
|
---|
9979 | IEM_MC_FETCH_EFLAGS(EFlags);
|
---|
9980 | if (!(pVCpu->iem.s.fPrefixes & IEM_OP_PRF_LOCK))
|
---|
9981 | IEM_MC_CALL_VOID_AIMPL_3(pImpl->pfnNormalU64, pu64Dst, u64Src, pEFlags);
|
---|
9982 | else
|
---|
9983 | IEM_MC_CALL_VOID_AIMPL_3(pImpl->pfnLockedU64, pu64Dst, u64Src, pEFlags);
|
---|
9984 |
|
---|
9985 | IEM_MC_MEM_COMMIT_AND_UNMAP(pu64Dst, fAccess);
|
---|
9986 | IEM_MC_COMMIT_EFLAGS(EFlags);
|
---|
9987 | IEM_MC_ADVANCE_RIP();
|
---|
9988 | IEM_MC_END();
|
---|
9989 | }
|
---|
9990 | break;
|
---|
9991 | }
|
---|
9992 | }
|
---|
9993 | return VINF_SUCCESS;
|
---|
9994 | }
|
---|
9995 |
|
---|
9996 |
|
---|
9997 | /** Opcode 0x82. */
|
---|
9998 | FNIEMOP_DEF(iemOp_Grp1_Eb_Ib_82)
|
---|
9999 | {
|
---|
10000 | IEMOP_HLP_NO_64BIT(); /** @todo do we need to decode the whole instruction or is this ok? */
|
---|
10001 | return FNIEMOP_CALL(iemOp_Grp1_Eb_Ib_80);
|
---|
10002 | }
|
---|
10003 |
|
---|
10004 |
|
---|
10005 | /** Opcode 0x83. */
|
---|
10006 | FNIEMOP_DEF(iemOp_Grp1_Ev_Ib)
|
---|
10007 | {
|
---|
10008 | uint8_t bRm; IEM_OPCODE_GET_NEXT_U8(&bRm);
|
---|
10009 | IEMOP_MNEMONIC2("add\0or\0\0adc\0sbb\0and\0sub\0xor\0cmp" + ((bRm >> X86_MODRM_REG_SHIFT) & X86_MODRM_REG_SMASK)*4, "Ev,Ib");
|
---|
10010 | /* Note! Seems the OR, AND, and XOR instructions are present on CPUs prior
|
---|
10011 | to the 386 even if absent in the intel reference manuals and some
|
---|
10012 | 3rd party opcode listings. */
|
---|
10013 | PCIEMOPBINSIZES pImpl = g_apIemImplGrp1[(bRm >> X86_MODRM_REG_SHIFT) & X86_MODRM_REG_SMASK];
|
---|
10014 |
|
---|
10015 | if ((bRm & X86_MODRM_MOD_MASK) == (3 << X86_MODRM_MOD_SHIFT))
|
---|
10016 | {
|
---|
10017 | /*
|
---|
10018 | * Register target
|
---|
10019 | */
|
---|
10020 | IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
|
---|
10021 | uint8_t u8Imm; IEM_OPCODE_GET_NEXT_U8(&u8Imm);
|
---|
10022 | switch (pVCpu->iem.s.enmEffOpSize)
|
---|
10023 | {
|
---|
10024 | case IEMMODE_16BIT:
|
---|
10025 | {
|
---|
10026 | IEM_MC_BEGIN(3, 0);
|
---|
10027 | IEM_MC_ARG(uint16_t *, pu16Dst, 0);
|
---|
10028 | IEM_MC_ARG_CONST(uint16_t, u16Src, /*=*/ (int8_t)u8Imm,1);
|
---|
10029 | IEM_MC_ARG(uint32_t *, pEFlags, 2);
|
---|
10030 |
|
---|
10031 | IEM_MC_REF_GREG_U16(pu16Dst, (bRm & X86_MODRM_RM_MASK) | pVCpu->iem.s.uRexB);
|
---|
10032 | IEM_MC_REF_EFLAGS(pEFlags);
|
---|
10033 | IEM_MC_CALL_VOID_AIMPL_3(pImpl->pfnNormalU16, pu16Dst, u16Src, pEFlags);
|
---|
10034 |
|
---|
10035 | IEM_MC_ADVANCE_RIP();
|
---|
10036 | IEM_MC_END();
|
---|
10037 | break;
|
---|
10038 | }
|
---|
10039 |
|
---|
10040 | case IEMMODE_32BIT:
|
---|
10041 | {
|
---|
10042 | IEM_MC_BEGIN(3, 0);
|
---|
10043 | IEM_MC_ARG(uint32_t *, pu32Dst, 0);
|
---|
10044 | IEM_MC_ARG_CONST(uint32_t, u32Src, /*=*/ (int8_t)u8Imm,1);
|
---|
10045 | IEM_MC_ARG(uint32_t *, pEFlags, 2);
|
---|
10046 |
|
---|
10047 | IEM_MC_REF_GREG_U32(pu32Dst, (bRm & X86_MODRM_RM_MASK) | pVCpu->iem.s.uRexB);
|
---|
10048 | IEM_MC_REF_EFLAGS(pEFlags);
|
---|
10049 | IEM_MC_CALL_VOID_AIMPL_3(pImpl->pfnNormalU32, pu32Dst, u32Src, pEFlags);
|
---|
10050 | IEM_MC_CLEAR_HIGH_GREG_U64_BY_REF(pu32Dst);
|
---|
10051 |
|
---|
10052 | IEM_MC_ADVANCE_RIP();
|
---|
10053 | IEM_MC_END();
|
---|
10054 | break;
|
---|
10055 | }
|
---|
10056 |
|
---|
10057 | case IEMMODE_64BIT:
|
---|
10058 | {
|
---|
10059 | IEM_MC_BEGIN(3, 0);
|
---|
10060 | IEM_MC_ARG(uint64_t *, pu64Dst, 0);
|
---|
10061 | IEM_MC_ARG_CONST(uint64_t, u64Src, /*=*/ (int8_t)u8Imm,1);
|
---|
10062 | IEM_MC_ARG(uint32_t *, pEFlags, 2);
|
---|
10063 |
|
---|
10064 | IEM_MC_REF_GREG_U64(pu64Dst, (bRm & X86_MODRM_RM_MASK) | pVCpu->iem.s.uRexB);
|
---|
10065 | IEM_MC_REF_EFLAGS(pEFlags);
|
---|
10066 | IEM_MC_CALL_VOID_AIMPL_3(pImpl->pfnNormalU64, pu64Dst, u64Src, pEFlags);
|
---|
10067 |
|
---|
10068 | IEM_MC_ADVANCE_RIP();
|
---|
10069 | IEM_MC_END();
|
---|
10070 | break;
|
---|
10071 | }
|
---|
10072 | }
|
---|
10073 | }
|
---|
10074 | else
|
---|
10075 | {
|
---|
10076 | /*
|
---|
10077 | * Memory target.
|
---|
10078 | */
|
---|
10079 | uint32_t fAccess;
|
---|
10080 | if (pImpl->pfnLockedU16)
|
---|
10081 | fAccess = IEM_ACCESS_DATA_RW;
|
---|
10082 | else /* CMP */
|
---|
10083 | fAccess = IEM_ACCESS_DATA_R;
|
---|
10084 |
|
---|
10085 | switch (pVCpu->iem.s.enmEffOpSize)
|
---|
10086 | {
|
---|
10087 | case IEMMODE_16BIT:
|
---|
10088 | {
|
---|
10089 | IEM_MC_BEGIN(3, 2);
|
---|
10090 | IEM_MC_ARG(uint16_t *, pu16Dst, 0);
|
---|
10091 | IEM_MC_ARG(uint16_t, u16Src, 1);
|
---|
10092 | IEM_MC_ARG_LOCAL_EFLAGS( pEFlags, EFlags, 2);
|
---|
10093 | IEM_MC_LOCAL(RTGCPTR, GCPtrEffDst);
|
---|
10094 |
|
---|
10095 | IEM_MC_CALC_RM_EFF_ADDR(GCPtrEffDst, bRm, 1);
|
---|
10096 | uint8_t u8Imm; IEM_OPCODE_GET_NEXT_U8(&u8Imm);
|
---|
10097 | IEM_MC_ASSIGN(u16Src, (int8_t)u8Imm);
|
---|
10098 | if (pImpl->pfnLockedU16)
|
---|
10099 | IEMOP_HLP_DONE_DECODING();
|
---|
10100 | else
|
---|
10101 | IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
|
---|
10102 | IEM_MC_MEM_MAP(pu16Dst, fAccess, pVCpu->iem.s.iEffSeg, GCPtrEffDst, 0 /*arg*/);
|
---|
10103 | IEM_MC_FETCH_EFLAGS(EFlags);
|
---|
10104 | if (!(pVCpu->iem.s.fPrefixes & IEM_OP_PRF_LOCK))
|
---|
10105 | IEM_MC_CALL_VOID_AIMPL_3(pImpl->pfnNormalU16, pu16Dst, u16Src, pEFlags);
|
---|
10106 | else
|
---|
10107 | IEM_MC_CALL_VOID_AIMPL_3(pImpl->pfnLockedU16, pu16Dst, u16Src, pEFlags);
|
---|
10108 |
|
---|
10109 | IEM_MC_MEM_COMMIT_AND_UNMAP(pu16Dst, fAccess);
|
---|
10110 | IEM_MC_COMMIT_EFLAGS(EFlags);
|
---|
10111 | IEM_MC_ADVANCE_RIP();
|
---|
10112 | IEM_MC_END();
|
---|
10113 | break;
|
---|
10114 | }
|
---|
10115 |
|
---|
10116 | case IEMMODE_32BIT:
|
---|
10117 | {
|
---|
10118 | IEM_MC_BEGIN(3, 2);
|
---|
10119 | IEM_MC_ARG(uint32_t *, pu32Dst, 0);
|
---|
10120 | IEM_MC_ARG(uint32_t, u32Src, 1);
|
---|
10121 | IEM_MC_ARG_LOCAL_EFLAGS( pEFlags, EFlags, 2);
|
---|
10122 | IEM_MC_LOCAL(RTGCPTR, GCPtrEffDst);
|
---|
10123 |
|
---|
10124 | IEM_MC_CALC_RM_EFF_ADDR(GCPtrEffDst, bRm, 1);
|
---|
10125 | uint8_t u8Imm; IEM_OPCODE_GET_NEXT_U8(&u8Imm);
|
---|
10126 | IEM_MC_ASSIGN(u32Src, (int8_t)u8Imm);
|
---|
10127 | if (pImpl->pfnLockedU32)
|
---|
10128 | IEMOP_HLP_DONE_DECODING();
|
---|
10129 | else
|
---|
10130 | IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
|
---|
10131 | IEM_MC_MEM_MAP(pu32Dst, fAccess, pVCpu->iem.s.iEffSeg, GCPtrEffDst, 0 /*arg*/);
|
---|
10132 | IEM_MC_FETCH_EFLAGS(EFlags);
|
---|
10133 | if (!(pVCpu->iem.s.fPrefixes & IEM_OP_PRF_LOCK))
|
---|
10134 | IEM_MC_CALL_VOID_AIMPL_3(pImpl->pfnNormalU32, pu32Dst, u32Src, pEFlags);
|
---|
10135 | else
|
---|
10136 | IEM_MC_CALL_VOID_AIMPL_3(pImpl->pfnLockedU32, pu32Dst, u32Src, pEFlags);
|
---|
10137 |
|
---|
10138 | IEM_MC_MEM_COMMIT_AND_UNMAP(pu32Dst, fAccess);
|
---|
10139 | IEM_MC_COMMIT_EFLAGS(EFlags);
|
---|
10140 | IEM_MC_ADVANCE_RIP();
|
---|
10141 | IEM_MC_END();
|
---|
10142 | break;
|
---|
10143 | }
|
---|
10144 |
|
---|
10145 | case IEMMODE_64BIT:
|
---|
10146 | {
|
---|
10147 | IEM_MC_BEGIN(3, 2);
|
---|
10148 | IEM_MC_ARG(uint64_t *, pu64Dst, 0);
|
---|
10149 | IEM_MC_ARG(uint64_t, u64Src, 1);
|
---|
10150 | IEM_MC_ARG_LOCAL_EFLAGS( pEFlags, EFlags, 2);
|
---|
10151 | IEM_MC_LOCAL(RTGCPTR, GCPtrEffDst);
|
---|
10152 |
|
---|
10153 | IEM_MC_CALC_RM_EFF_ADDR(GCPtrEffDst, bRm, 1);
|
---|
10154 | uint8_t u8Imm; IEM_OPCODE_GET_NEXT_U8(&u8Imm);
|
---|
10155 | IEM_MC_ASSIGN(u64Src, (int8_t)u8Imm);
|
---|
10156 | if (pImpl->pfnLockedU64)
|
---|
10157 | IEMOP_HLP_DONE_DECODING();
|
---|
10158 | else
|
---|
10159 | IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
|
---|
10160 | IEM_MC_MEM_MAP(pu64Dst, fAccess, pVCpu->iem.s.iEffSeg, GCPtrEffDst, 0 /*arg*/);
|
---|
10161 | IEM_MC_FETCH_EFLAGS(EFlags);
|
---|
10162 | if (!(pVCpu->iem.s.fPrefixes & IEM_OP_PRF_LOCK))
|
---|
10163 | IEM_MC_CALL_VOID_AIMPL_3(pImpl->pfnNormalU64, pu64Dst, u64Src, pEFlags);
|
---|
10164 | else
|
---|
10165 | IEM_MC_CALL_VOID_AIMPL_3(pImpl->pfnLockedU64, pu64Dst, u64Src, pEFlags);
|
---|
10166 |
|
---|
10167 | IEM_MC_MEM_COMMIT_AND_UNMAP(pu64Dst, fAccess);
|
---|
10168 | IEM_MC_COMMIT_EFLAGS(EFlags);
|
---|
10169 | IEM_MC_ADVANCE_RIP();
|
---|
10170 | IEM_MC_END();
|
---|
10171 | break;
|
---|
10172 | }
|
---|
10173 | }
|
---|
10174 | }
|
---|
10175 | return VINF_SUCCESS;
|
---|
10176 | }
|
---|
10177 |
|
---|
10178 |
|
---|
10179 | /** Opcode 0x84. */
|
---|
10180 | FNIEMOP_DEF(iemOp_test_Eb_Gb)
|
---|
10181 | {
|
---|
10182 | IEMOP_MNEMONIC("test Eb,Gb");
|
---|
10183 | IEMOP_VERIFICATION_UNDEFINED_EFLAGS(X86_EFL_AF);
|
---|
10184 | return FNIEMOP_CALL_1(iemOpHlpBinaryOperator_rm_r8, &g_iemAImpl_test);
|
---|
10185 | }
|
---|
10186 |
|
---|
10187 |
|
---|
10188 | /** Opcode 0x85. */
|
---|
10189 | FNIEMOP_DEF(iemOp_test_Ev_Gv)
|
---|
10190 | {
|
---|
10191 | IEMOP_MNEMONIC("test Ev,Gv");
|
---|
10192 | IEMOP_VERIFICATION_UNDEFINED_EFLAGS(X86_EFL_AF);
|
---|
10193 | return FNIEMOP_CALL_1(iemOpHlpBinaryOperator_rm_rv, &g_iemAImpl_test);
|
---|
10194 | }
|
---|
10195 |
|
---|
10196 |
|
---|
10197 | /** Opcode 0x86. */
|
---|
10198 | FNIEMOP_DEF(iemOp_xchg_Eb_Gb)
|
---|
10199 | {
|
---|
10200 | uint8_t bRm; IEM_OPCODE_GET_NEXT_U8(&bRm);
|
---|
10201 | IEMOP_MNEMONIC("xchg Eb,Gb");
|
---|
10202 |
|
---|
10203 | /*
|
---|
10204 | * If rm is denoting a register, no more instruction bytes.
|
---|
10205 | */
|
---|
10206 | if ((bRm & X86_MODRM_MOD_MASK) == (3 << X86_MODRM_MOD_SHIFT))
|
---|
10207 | {
|
---|
10208 | IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
|
---|
10209 |
|
---|
10210 | IEM_MC_BEGIN(0, 2);
|
---|
10211 | IEM_MC_LOCAL(uint8_t, uTmp1);
|
---|
10212 | IEM_MC_LOCAL(uint8_t, uTmp2);
|
---|
10213 |
|
---|
10214 | IEM_MC_FETCH_GREG_U8(uTmp1, ((bRm >> X86_MODRM_REG_SHIFT) & X86_MODRM_REG_SMASK) | pVCpu->iem.s.uRexReg);
|
---|
10215 | IEM_MC_FETCH_GREG_U8(uTmp2, (bRm & X86_MODRM_RM_MASK) | pVCpu->iem.s.uRexB);
|
---|
10216 | IEM_MC_STORE_GREG_U8((bRm & X86_MODRM_RM_MASK) | pVCpu->iem.s.uRexB, uTmp1);
|
---|
10217 | IEM_MC_STORE_GREG_U8(((bRm >> X86_MODRM_REG_SHIFT) & X86_MODRM_REG_SMASK) | pVCpu->iem.s.uRexReg, uTmp2);
|
---|
10218 |
|
---|
10219 | IEM_MC_ADVANCE_RIP();
|
---|
10220 | IEM_MC_END();
|
---|
10221 | }
|
---|
10222 | else
|
---|
10223 | {
|
---|
10224 | /*
|
---|
10225 | * We're accessing memory.
|
---|
10226 | */
|
---|
10227 | /** @todo the register must be committed separately! */
|
---|
10228 | IEM_MC_BEGIN(2, 2);
|
---|
10229 | IEM_MC_ARG(uint8_t *, pu8Mem, 0);
|
---|
10230 | IEM_MC_ARG(uint8_t *, pu8Reg, 1);
|
---|
10231 | IEM_MC_LOCAL(RTGCPTR, GCPtrEffDst);
|
---|
10232 |
|
---|
10233 | IEM_MC_CALC_RM_EFF_ADDR(GCPtrEffDst, bRm, 0);
|
---|
10234 | IEM_MC_MEM_MAP(pu8Mem, IEM_ACCESS_DATA_RW, pVCpu->iem.s.iEffSeg, GCPtrEffDst, 0 /*arg*/);
|
---|
10235 | IEM_MC_REF_GREG_U8(pu8Reg, ((bRm >> X86_MODRM_REG_SHIFT) & X86_MODRM_REG_SMASK) | pVCpu->iem.s.uRexReg);
|
---|
10236 | IEM_MC_CALL_VOID_AIMPL_2(iemAImpl_xchg_u8, pu8Mem, pu8Reg);
|
---|
10237 | IEM_MC_MEM_COMMIT_AND_UNMAP(pu8Mem, IEM_ACCESS_DATA_RW);
|
---|
10238 |
|
---|
10239 | IEM_MC_ADVANCE_RIP();
|
---|
10240 | IEM_MC_END();
|
---|
10241 | }
|
---|
10242 | return VINF_SUCCESS;
|
---|
10243 | }
|
---|
10244 |
|
---|
10245 |
|
---|
10246 | /** Opcode 0x87. */
|
---|
10247 | FNIEMOP_DEF(iemOp_xchg_Ev_Gv)
|
---|
10248 | {
|
---|
10249 | IEMOP_MNEMONIC("xchg Ev,Gv");
|
---|
10250 | uint8_t bRm; IEM_OPCODE_GET_NEXT_U8(&bRm);
|
---|
10251 |
|
---|
10252 | /*
|
---|
10253 | * If rm is denoting a register, no more instruction bytes.
|
---|
10254 | */
|
---|
10255 | if ((bRm & X86_MODRM_MOD_MASK) == (3 << X86_MODRM_MOD_SHIFT))
|
---|
10256 | {
|
---|
10257 | IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
|
---|
10258 |
|
---|
10259 | switch (pVCpu->iem.s.enmEffOpSize)
|
---|
10260 | {
|
---|
10261 | case IEMMODE_16BIT:
|
---|
10262 | IEM_MC_BEGIN(0, 2);
|
---|
10263 | IEM_MC_LOCAL(uint16_t, uTmp1);
|
---|
10264 | IEM_MC_LOCAL(uint16_t, uTmp2);
|
---|
10265 |
|
---|
10266 | IEM_MC_FETCH_GREG_U16(uTmp1, ((bRm >> X86_MODRM_REG_SHIFT) & X86_MODRM_REG_SMASK) | pVCpu->iem.s.uRexReg);
|
---|
10267 | IEM_MC_FETCH_GREG_U16(uTmp2, (bRm & X86_MODRM_RM_MASK) | pVCpu->iem.s.uRexB);
|
---|
10268 | IEM_MC_STORE_GREG_U16((bRm & X86_MODRM_RM_MASK) | pVCpu->iem.s.uRexB, uTmp1);
|
---|
10269 | IEM_MC_STORE_GREG_U16(((bRm >> X86_MODRM_REG_SHIFT) & X86_MODRM_REG_SMASK) | pVCpu->iem.s.uRexReg, uTmp2);
|
---|
10270 |
|
---|
10271 | IEM_MC_ADVANCE_RIP();
|
---|
10272 | IEM_MC_END();
|
---|
10273 | return VINF_SUCCESS;
|
---|
10274 |
|
---|
10275 | case IEMMODE_32BIT:
|
---|
10276 | IEM_MC_BEGIN(0, 2);
|
---|
10277 | IEM_MC_LOCAL(uint32_t, uTmp1);
|
---|
10278 | IEM_MC_LOCAL(uint32_t, uTmp2);
|
---|
10279 |
|
---|
10280 | IEM_MC_FETCH_GREG_U32(uTmp1, ((bRm >> X86_MODRM_REG_SHIFT) & X86_MODRM_REG_SMASK) | pVCpu->iem.s.uRexReg);
|
---|
10281 | IEM_MC_FETCH_GREG_U32(uTmp2, (bRm & X86_MODRM_RM_MASK) | pVCpu->iem.s.uRexB);
|
---|
10282 | IEM_MC_STORE_GREG_U32((bRm & X86_MODRM_RM_MASK) | pVCpu->iem.s.uRexB, uTmp1);
|
---|
10283 | IEM_MC_STORE_GREG_U32(((bRm >> X86_MODRM_REG_SHIFT) & X86_MODRM_REG_SMASK) | pVCpu->iem.s.uRexReg, uTmp2);
|
---|
10284 |
|
---|
10285 | IEM_MC_ADVANCE_RIP();
|
---|
10286 | IEM_MC_END();
|
---|
10287 | return VINF_SUCCESS;
|
---|
10288 |
|
---|
10289 | case IEMMODE_64BIT:
|
---|
10290 | IEM_MC_BEGIN(0, 2);
|
---|
10291 | IEM_MC_LOCAL(uint64_t, uTmp1);
|
---|
10292 | IEM_MC_LOCAL(uint64_t, uTmp2);
|
---|
10293 |
|
---|
10294 | IEM_MC_FETCH_GREG_U64(uTmp1, ((bRm >> X86_MODRM_REG_SHIFT) & X86_MODRM_REG_SMASK) | pVCpu->iem.s.uRexReg);
|
---|
10295 | IEM_MC_FETCH_GREG_U64(uTmp2, (bRm & X86_MODRM_RM_MASK) | pVCpu->iem.s.uRexB);
|
---|
10296 | IEM_MC_STORE_GREG_U64((bRm & X86_MODRM_RM_MASK) | pVCpu->iem.s.uRexB, uTmp1);
|
---|
10297 | IEM_MC_STORE_GREG_U64(((bRm >> X86_MODRM_REG_SHIFT) & X86_MODRM_REG_SMASK) | pVCpu->iem.s.uRexReg, uTmp2);
|
---|
10298 |
|
---|
10299 | IEM_MC_ADVANCE_RIP();
|
---|
10300 | IEM_MC_END();
|
---|
10301 | return VINF_SUCCESS;
|
---|
10302 |
|
---|
10303 | IEM_NOT_REACHED_DEFAULT_CASE_RET();
|
---|
10304 | }
|
---|
10305 | }
|
---|
10306 | else
|
---|
10307 | {
|
---|
10308 | /*
|
---|
10309 | * We're accessing memory.
|
---|
10310 | */
|
---|
10311 | switch (pVCpu->iem.s.enmEffOpSize)
|
---|
10312 | {
|
---|
10313 | /** @todo the register must be committed separately! */
|
---|
10314 | case IEMMODE_16BIT:
|
---|
10315 | IEM_MC_BEGIN(2, 2);
|
---|
10316 | IEM_MC_ARG(uint16_t *, pu16Mem, 0);
|
---|
10317 | IEM_MC_ARG(uint16_t *, pu16Reg, 1);
|
---|
10318 | IEM_MC_LOCAL(RTGCPTR, GCPtrEffDst);
|
---|
10319 |
|
---|
10320 | IEM_MC_CALC_RM_EFF_ADDR(GCPtrEffDst, bRm, 0);
|
---|
10321 | IEM_MC_MEM_MAP(pu16Mem, IEM_ACCESS_DATA_RW, pVCpu->iem.s.iEffSeg, GCPtrEffDst, 0 /*arg*/);
|
---|
10322 | IEM_MC_REF_GREG_U16(pu16Reg, ((bRm >> X86_MODRM_REG_SHIFT) & X86_MODRM_REG_SMASK) | pVCpu->iem.s.uRexReg);
|
---|
10323 | IEM_MC_CALL_VOID_AIMPL_2(iemAImpl_xchg_u16, pu16Mem, pu16Reg);
|
---|
10324 | IEM_MC_MEM_COMMIT_AND_UNMAP(pu16Mem, IEM_ACCESS_DATA_RW);
|
---|
10325 |
|
---|
10326 | IEM_MC_ADVANCE_RIP();
|
---|
10327 | IEM_MC_END();
|
---|
10328 | return VINF_SUCCESS;
|
---|
10329 |
|
---|
10330 | case IEMMODE_32BIT:
|
---|
10331 | IEM_MC_BEGIN(2, 2);
|
---|
10332 | IEM_MC_ARG(uint32_t *, pu32Mem, 0);
|
---|
10333 | IEM_MC_ARG(uint32_t *, pu32Reg, 1);
|
---|
10334 | IEM_MC_LOCAL(RTGCPTR, GCPtrEffDst);
|
---|
10335 |
|
---|
10336 | IEM_MC_CALC_RM_EFF_ADDR(GCPtrEffDst, bRm, 0);
|
---|
10337 | IEM_MC_MEM_MAP(pu32Mem, IEM_ACCESS_DATA_RW, pVCpu->iem.s.iEffSeg, GCPtrEffDst, 0 /*arg*/);
|
---|
10338 | IEM_MC_REF_GREG_U32(pu32Reg, ((bRm >> X86_MODRM_REG_SHIFT) & X86_MODRM_REG_SMASK) | pVCpu->iem.s.uRexReg);
|
---|
10339 | IEM_MC_CALL_VOID_AIMPL_2(iemAImpl_xchg_u32, pu32Mem, pu32Reg);
|
---|
10340 | IEM_MC_MEM_COMMIT_AND_UNMAP(pu32Mem, IEM_ACCESS_DATA_RW);
|
---|
10341 |
|
---|
10342 | IEM_MC_CLEAR_HIGH_GREG_U64_BY_REF(pu32Reg);
|
---|
10343 | IEM_MC_ADVANCE_RIP();
|
---|
10344 | IEM_MC_END();
|
---|
10345 | return VINF_SUCCESS;
|
---|
10346 |
|
---|
10347 | case IEMMODE_64BIT:
|
---|
10348 | IEM_MC_BEGIN(2, 2);
|
---|
10349 | IEM_MC_ARG(uint64_t *, pu64Mem, 0);
|
---|
10350 | IEM_MC_ARG(uint64_t *, pu64Reg, 1);
|
---|
10351 | IEM_MC_LOCAL(RTGCPTR, GCPtrEffDst);
|
---|
10352 |
|
---|
10353 | IEM_MC_CALC_RM_EFF_ADDR(GCPtrEffDst, bRm, 0);
|
---|
10354 | IEM_MC_MEM_MAP(pu64Mem, IEM_ACCESS_DATA_RW, pVCpu->iem.s.iEffSeg, GCPtrEffDst, 0 /*arg*/);
|
---|
10355 | IEM_MC_REF_GREG_U64(pu64Reg, ((bRm >> X86_MODRM_REG_SHIFT) & X86_MODRM_REG_SMASK) | pVCpu->iem.s.uRexReg);
|
---|
10356 | IEM_MC_CALL_VOID_AIMPL_2(iemAImpl_xchg_u64, pu64Mem, pu64Reg);
|
---|
10357 | IEM_MC_MEM_COMMIT_AND_UNMAP(pu64Mem, IEM_ACCESS_DATA_RW);
|
---|
10358 |
|
---|
10359 | IEM_MC_ADVANCE_RIP();
|
---|
10360 | IEM_MC_END();
|
---|
10361 | return VINF_SUCCESS;
|
---|
10362 |
|
---|
10363 | IEM_NOT_REACHED_DEFAULT_CASE_RET();
|
---|
10364 | }
|
---|
10365 | }
|
---|
10366 | }
|
---|
10367 |
|
---|
10368 |
|
---|
10369 | /** Opcode 0x88. */
|
---|
10370 | FNIEMOP_DEF(iemOp_mov_Eb_Gb)
|
---|
10371 | {
|
---|
10372 | IEMOP_MNEMONIC("mov Eb,Gb");
|
---|
10373 |
|
---|
10374 | uint8_t bRm;
|
---|
10375 | IEM_OPCODE_GET_NEXT_U8(&bRm);
|
---|
10376 |
|
---|
10377 | /*
|
---|
10378 | * If rm is denoting a register, no more instruction bytes.
|
---|
10379 | */
|
---|
10380 | if ((bRm & X86_MODRM_MOD_MASK) == (3 << X86_MODRM_MOD_SHIFT))
|
---|
10381 | {
|
---|
10382 | IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
|
---|
10383 | IEM_MC_BEGIN(0, 1);
|
---|
10384 | IEM_MC_LOCAL(uint8_t, u8Value);
|
---|
10385 | IEM_MC_FETCH_GREG_U8(u8Value, ((bRm >> X86_MODRM_REG_SHIFT) & X86_MODRM_REG_SMASK) | pVCpu->iem.s.uRexReg);
|
---|
10386 | IEM_MC_STORE_GREG_U8((bRm & X86_MODRM_RM_MASK) | pVCpu->iem.s.uRexB, u8Value);
|
---|
10387 | IEM_MC_ADVANCE_RIP();
|
---|
10388 | IEM_MC_END();
|
---|
10389 | }
|
---|
10390 | else
|
---|
10391 | {
|
---|
10392 | /*
|
---|
10393 | * We're writing a register to memory.
|
---|
10394 | */
|
---|
10395 | IEM_MC_BEGIN(0, 2);
|
---|
10396 | IEM_MC_LOCAL(uint8_t, u8Value);
|
---|
10397 | IEM_MC_LOCAL(RTGCPTR, GCPtrEffDst);
|
---|
10398 | IEM_MC_CALC_RM_EFF_ADDR(GCPtrEffDst, bRm, 0);
|
---|
10399 | IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
|
---|
10400 | IEM_MC_FETCH_GREG_U8(u8Value, ((bRm >> X86_MODRM_REG_SHIFT) & X86_MODRM_REG_SMASK) | pVCpu->iem.s.uRexReg);
|
---|
10401 | IEM_MC_STORE_MEM_U8(pVCpu->iem.s.iEffSeg, GCPtrEffDst, u8Value);
|
---|
10402 | IEM_MC_ADVANCE_RIP();
|
---|
10403 | IEM_MC_END();
|
---|
10404 | }
|
---|
10405 | return VINF_SUCCESS;
|
---|
10406 |
|
---|
10407 | }
|
---|
10408 |
|
---|
10409 |
|
---|
10410 | /** Opcode 0x89. */
|
---|
10411 | FNIEMOP_DEF(iemOp_mov_Ev_Gv)
|
---|
10412 | {
|
---|
10413 | IEMOP_MNEMONIC("mov Ev,Gv");
|
---|
10414 |
|
---|
10415 | uint8_t bRm; IEM_OPCODE_GET_NEXT_U8(&bRm);
|
---|
10416 |
|
---|
10417 | /*
|
---|
10418 | * If rm is denoting a register, no more instruction bytes.
|
---|
10419 | */
|
---|
10420 | if ((bRm & X86_MODRM_MOD_MASK) == (3 << X86_MODRM_MOD_SHIFT))
|
---|
10421 | {
|
---|
10422 | IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
|
---|
10423 | switch (pVCpu->iem.s.enmEffOpSize)
|
---|
10424 | {
|
---|
10425 | case IEMMODE_16BIT:
|
---|
10426 | IEM_MC_BEGIN(0, 1);
|
---|
10427 | IEM_MC_LOCAL(uint16_t, u16Value);
|
---|
10428 | IEM_MC_FETCH_GREG_U16(u16Value, ((bRm >> X86_MODRM_REG_SHIFT) & X86_MODRM_REG_SMASK) | pVCpu->iem.s.uRexReg);
|
---|
10429 | IEM_MC_STORE_GREG_U16((bRm & X86_MODRM_RM_MASK) | pVCpu->iem.s.uRexB, u16Value);
|
---|
10430 | IEM_MC_ADVANCE_RIP();
|
---|
10431 | IEM_MC_END();
|
---|
10432 | break;
|
---|
10433 |
|
---|
10434 | case IEMMODE_32BIT:
|
---|
10435 | IEM_MC_BEGIN(0, 1);
|
---|
10436 | IEM_MC_LOCAL(uint32_t, u32Value);
|
---|
10437 | IEM_MC_FETCH_GREG_U32(u32Value, ((bRm >> X86_MODRM_REG_SHIFT) & X86_MODRM_REG_SMASK) | pVCpu->iem.s.uRexReg);
|
---|
10438 | IEM_MC_STORE_GREG_U32((bRm & X86_MODRM_RM_MASK) | pVCpu->iem.s.uRexB, u32Value);
|
---|
10439 | IEM_MC_ADVANCE_RIP();
|
---|
10440 | IEM_MC_END();
|
---|
10441 | break;
|
---|
10442 |
|
---|
10443 | case IEMMODE_64BIT:
|
---|
10444 | IEM_MC_BEGIN(0, 1);
|
---|
10445 | IEM_MC_LOCAL(uint64_t, u64Value);
|
---|
10446 | IEM_MC_FETCH_GREG_U64(u64Value, ((bRm >> X86_MODRM_REG_SHIFT) & X86_MODRM_REG_SMASK) | pVCpu->iem.s.uRexReg);
|
---|
10447 | IEM_MC_STORE_GREG_U64((bRm & X86_MODRM_RM_MASK) | pVCpu->iem.s.uRexB, u64Value);
|
---|
10448 | IEM_MC_ADVANCE_RIP();
|
---|
10449 | IEM_MC_END();
|
---|
10450 | break;
|
---|
10451 | }
|
---|
10452 | }
|
---|
10453 | else
|
---|
10454 | {
|
---|
10455 | /*
|
---|
10456 | * We're writing a register to memory.
|
---|
10457 | */
|
---|
10458 | switch (pVCpu->iem.s.enmEffOpSize)
|
---|
10459 | {
|
---|
10460 | case IEMMODE_16BIT:
|
---|
10461 | IEM_MC_BEGIN(0, 2);
|
---|
10462 | IEM_MC_LOCAL(uint16_t, u16Value);
|
---|
10463 | IEM_MC_LOCAL(RTGCPTR, GCPtrEffDst);
|
---|
10464 | IEM_MC_CALC_RM_EFF_ADDR(GCPtrEffDst, bRm, 0);
|
---|
10465 | IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
|
---|
10466 | IEM_MC_FETCH_GREG_U16(u16Value, ((bRm >> X86_MODRM_REG_SHIFT) & X86_MODRM_REG_SMASK) | pVCpu->iem.s.uRexReg);
|
---|
10467 | IEM_MC_STORE_MEM_U16(pVCpu->iem.s.iEffSeg, GCPtrEffDst, u16Value);
|
---|
10468 | IEM_MC_ADVANCE_RIP();
|
---|
10469 | IEM_MC_END();
|
---|
10470 | break;
|
---|
10471 |
|
---|
10472 | case IEMMODE_32BIT:
|
---|
10473 | IEM_MC_BEGIN(0, 2);
|
---|
10474 | IEM_MC_LOCAL(uint32_t, u32Value);
|
---|
10475 | IEM_MC_LOCAL(RTGCPTR, GCPtrEffDst);
|
---|
10476 | IEM_MC_CALC_RM_EFF_ADDR(GCPtrEffDst, bRm, 0);
|
---|
10477 | IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
|
---|
10478 | IEM_MC_FETCH_GREG_U32(u32Value, ((bRm >> X86_MODRM_REG_SHIFT) & X86_MODRM_REG_SMASK) | pVCpu->iem.s.uRexReg);
|
---|
10479 | IEM_MC_STORE_MEM_U32(pVCpu->iem.s.iEffSeg, GCPtrEffDst, u32Value);
|
---|
10480 | IEM_MC_ADVANCE_RIP();
|
---|
10481 | IEM_MC_END();
|
---|
10482 | break;
|
---|
10483 |
|
---|
10484 | case IEMMODE_64BIT:
|
---|
10485 | IEM_MC_BEGIN(0, 2);
|
---|
10486 | IEM_MC_LOCAL(uint64_t, u64Value);
|
---|
10487 | IEM_MC_LOCAL(RTGCPTR, GCPtrEffDst);
|
---|
10488 | IEM_MC_CALC_RM_EFF_ADDR(GCPtrEffDst, bRm, 0);
|
---|
10489 | IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
|
---|
10490 | IEM_MC_FETCH_GREG_U64(u64Value, ((bRm >> X86_MODRM_REG_SHIFT) & X86_MODRM_REG_SMASK) | pVCpu->iem.s.uRexReg);
|
---|
10491 | IEM_MC_STORE_MEM_U64(pVCpu->iem.s.iEffSeg, GCPtrEffDst, u64Value);
|
---|
10492 | IEM_MC_ADVANCE_RIP();
|
---|
10493 | IEM_MC_END();
|
---|
10494 | break;
|
---|
10495 | }
|
---|
10496 | }
|
---|
10497 | return VINF_SUCCESS;
|
---|
10498 | }
|
---|
10499 |
|
---|
10500 |
|
---|
10501 | /** Opcode 0x8a. */
|
---|
10502 | FNIEMOP_DEF(iemOp_mov_Gb_Eb)
|
---|
10503 | {
|
---|
10504 | IEMOP_MNEMONIC("mov Gb,Eb");
|
---|
10505 |
|
---|
10506 | uint8_t bRm; IEM_OPCODE_GET_NEXT_U8(&bRm);
|
---|
10507 |
|
---|
10508 | /*
|
---|
10509 | * If rm is denoting a register, no more instruction bytes.
|
---|
10510 | */
|
---|
10511 | if ((bRm & X86_MODRM_MOD_MASK) == (3 << X86_MODRM_MOD_SHIFT))
|
---|
10512 | {
|
---|
10513 | IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
|
---|
10514 | IEM_MC_BEGIN(0, 1);
|
---|
10515 | IEM_MC_LOCAL(uint8_t, u8Value);
|
---|
10516 | IEM_MC_FETCH_GREG_U8(u8Value, (bRm & X86_MODRM_RM_MASK) | pVCpu->iem.s.uRexB);
|
---|
10517 | IEM_MC_STORE_GREG_U8(((bRm >> X86_MODRM_REG_SHIFT) & X86_MODRM_REG_SMASK) | pVCpu->iem.s.uRexReg, u8Value);
|
---|
10518 | IEM_MC_ADVANCE_RIP();
|
---|
10519 | IEM_MC_END();
|
---|
10520 | }
|
---|
10521 | else
|
---|
10522 | {
|
---|
10523 | /*
|
---|
10524 | * We're loading a register from memory.
|
---|
10525 | */
|
---|
10526 | IEM_MC_BEGIN(0, 2);
|
---|
10527 | IEM_MC_LOCAL(uint8_t, u8Value);
|
---|
10528 | IEM_MC_LOCAL(RTGCPTR, GCPtrEffDst);
|
---|
10529 | IEM_MC_CALC_RM_EFF_ADDR(GCPtrEffDst, bRm, 0);
|
---|
10530 | IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
|
---|
10531 | IEM_MC_FETCH_MEM_U8(u8Value, pVCpu->iem.s.iEffSeg, GCPtrEffDst);
|
---|
10532 | IEM_MC_STORE_GREG_U8(((bRm >> X86_MODRM_REG_SHIFT) & X86_MODRM_REG_SMASK) | pVCpu->iem.s.uRexReg, u8Value);
|
---|
10533 | IEM_MC_ADVANCE_RIP();
|
---|
10534 | IEM_MC_END();
|
---|
10535 | }
|
---|
10536 | return VINF_SUCCESS;
|
---|
10537 | }
|
---|
10538 |
|
---|
10539 |
|
---|
10540 | /** Opcode 0x8b. */
|
---|
10541 | FNIEMOP_DEF(iemOp_mov_Gv_Ev)
|
---|
10542 | {
|
---|
10543 | IEMOP_MNEMONIC("mov Gv,Ev");
|
---|
10544 |
|
---|
10545 | uint8_t bRm; IEM_OPCODE_GET_NEXT_U8(&bRm);
|
---|
10546 |
|
---|
10547 | /*
|
---|
10548 | * If rm is denoting a register, no more instruction bytes.
|
---|
10549 | */
|
---|
10550 | if ((bRm & X86_MODRM_MOD_MASK) == (3 << X86_MODRM_MOD_SHIFT))
|
---|
10551 | {
|
---|
10552 | IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
|
---|
10553 | switch (pVCpu->iem.s.enmEffOpSize)
|
---|
10554 | {
|
---|
10555 | case IEMMODE_16BIT:
|
---|
10556 | IEM_MC_BEGIN(0, 1);
|
---|
10557 | IEM_MC_LOCAL(uint16_t, u16Value);
|
---|
10558 | IEM_MC_FETCH_GREG_U16(u16Value, (bRm & X86_MODRM_RM_MASK) | pVCpu->iem.s.uRexB);
|
---|
10559 | IEM_MC_STORE_GREG_U16(((bRm >> X86_MODRM_REG_SHIFT) & X86_MODRM_REG_SMASK) | pVCpu->iem.s.uRexReg, u16Value);
|
---|
10560 | IEM_MC_ADVANCE_RIP();
|
---|
10561 | IEM_MC_END();
|
---|
10562 | break;
|
---|
10563 |
|
---|
10564 | case IEMMODE_32BIT:
|
---|
10565 | IEM_MC_BEGIN(0, 1);
|
---|
10566 | IEM_MC_LOCAL(uint32_t, u32Value);
|
---|
10567 | IEM_MC_FETCH_GREG_U32(u32Value, (bRm & X86_MODRM_RM_MASK) | pVCpu->iem.s.uRexB);
|
---|
10568 | IEM_MC_STORE_GREG_U32(((bRm >> X86_MODRM_REG_SHIFT) & X86_MODRM_REG_SMASK) | pVCpu->iem.s.uRexReg, u32Value);
|
---|
10569 | IEM_MC_ADVANCE_RIP();
|
---|
10570 | IEM_MC_END();
|
---|
10571 | break;
|
---|
10572 |
|
---|
10573 | case IEMMODE_64BIT:
|
---|
10574 | IEM_MC_BEGIN(0, 1);
|
---|
10575 | IEM_MC_LOCAL(uint64_t, u64Value);
|
---|
10576 | IEM_MC_FETCH_GREG_U64(u64Value, (bRm & X86_MODRM_RM_MASK) | pVCpu->iem.s.uRexB);
|
---|
10577 | IEM_MC_STORE_GREG_U64(((bRm >> X86_MODRM_REG_SHIFT) & X86_MODRM_REG_SMASK) | pVCpu->iem.s.uRexReg, u64Value);
|
---|
10578 | IEM_MC_ADVANCE_RIP();
|
---|
10579 | IEM_MC_END();
|
---|
10580 | break;
|
---|
10581 | }
|
---|
10582 | }
|
---|
10583 | else
|
---|
10584 | {
|
---|
10585 | /*
|
---|
10586 | * We're loading a register from memory.
|
---|
10587 | */
|
---|
10588 | switch (pVCpu->iem.s.enmEffOpSize)
|
---|
10589 | {
|
---|
10590 | case IEMMODE_16BIT:
|
---|
10591 | IEM_MC_BEGIN(0, 2);
|
---|
10592 | IEM_MC_LOCAL(uint16_t, u16Value);
|
---|
10593 | IEM_MC_LOCAL(RTGCPTR, GCPtrEffDst);
|
---|
10594 | IEM_MC_CALC_RM_EFF_ADDR(GCPtrEffDst, bRm, 0);
|
---|
10595 | IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
|
---|
10596 | IEM_MC_FETCH_MEM_U16(u16Value, pVCpu->iem.s.iEffSeg, GCPtrEffDst);
|
---|
10597 | IEM_MC_STORE_GREG_U16(((bRm >> X86_MODRM_REG_SHIFT) & X86_MODRM_REG_SMASK) | pVCpu->iem.s.uRexReg, u16Value);
|
---|
10598 | IEM_MC_ADVANCE_RIP();
|
---|
10599 | IEM_MC_END();
|
---|
10600 | break;
|
---|
10601 |
|
---|
10602 | case IEMMODE_32BIT:
|
---|
10603 | IEM_MC_BEGIN(0, 2);
|
---|
10604 | IEM_MC_LOCAL(uint32_t, u32Value);
|
---|
10605 | IEM_MC_LOCAL(RTGCPTR, GCPtrEffDst);
|
---|
10606 | IEM_MC_CALC_RM_EFF_ADDR(GCPtrEffDst, bRm, 0);
|
---|
10607 | IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
|
---|
10608 | IEM_MC_FETCH_MEM_U32(u32Value, pVCpu->iem.s.iEffSeg, GCPtrEffDst);
|
---|
10609 | IEM_MC_STORE_GREG_U32(((bRm >> X86_MODRM_REG_SHIFT) & X86_MODRM_REG_SMASK) | pVCpu->iem.s.uRexReg, u32Value);
|
---|
10610 | IEM_MC_ADVANCE_RIP();
|
---|
10611 | IEM_MC_END();
|
---|
10612 | break;
|
---|
10613 |
|
---|
10614 | case IEMMODE_64BIT:
|
---|
10615 | IEM_MC_BEGIN(0, 2);
|
---|
10616 | IEM_MC_LOCAL(uint64_t, u64Value);
|
---|
10617 | IEM_MC_LOCAL(RTGCPTR, GCPtrEffDst);
|
---|
10618 | IEM_MC_CALC_RM_EFF_ADDR(GCPtrEffDst, bRm, 0);
|
---|
10619 | IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
|
---|
10620 | IEM_MC_FETCH_MEM_U64(u64Value, pVCpu->iem.s.iEffSeg, GCPtrEffDst);
|
---|
10621 | IEM_MC_STORE_GREG_U64(((bRm >> X86_MODRM_REG_SHIFT) & X86_MODRM_REG_SMASK) | pVCpu->iem.s.uRexReg, u64Value);
|
---|
10622 | IEM_MC_ADVANCE_RIP();
|
---|
10623 | IEM_MC_END();
|
---|
10624 | break;
|
---|
10625 | }
|
---|
10626 | }
|
---|
10627 | return VINF_SUCCESS;
|
---|
10628 | }
|
---|
10629 |
|
---|
10630 |
|
---|
10631 | /** Opcode 0x63. */
|
---|
10632 | FNIEMOP_DEF(iemOp_arpl_Ew_Gw_movsx_Gv_Ev)
|
---|
10633 | {
|
---|
10634 | if (pVCpu->iem.s.enmCpuMode != IEMMODE_64BIT)
|
---|
10635 | return FNIEMOP_CALL(iemOp_arpl_Ew_Gw);
|
---|
10636 | if (pVCpu->iem.s.enmEffOpSize != IEMMODE_64BIT)
|
---|
10637 | return FNIEMOP_CALL(iemOp_mov_Gv_Ev);
|
---|
10638 | return FNIEMOP_CALL(iemOp_movsxd_Gv_Ev);
|
---|
10639 | }
|
---|
10640 |
|
---|
10641 |
|
---|
10642 | /** Opcode 0x8c. */
|
---|
10643 | FNIEMOP_DEF(iemOp_mov_Ev_Sw)
|
---|
10644 | {
|
---|
10645 | IEMOP_MNEMONIC("mov Ev,Sw");
|
---|
10646 |
|
---|
10647 | uint8_t bRm; IEM_OPCODE_GET_NEXT_U8(&bRm);
|
---|
10648 |
|
---|
10649 | /*
|
---|
10650 | * Check that the destination register exists. The REX.R prefix is ignored.
|
---|
10651 | */
|
---|
10652 | uint8_t const iSegReg = ((bRm >> X86_MODRM_REG_SHIFT) & X86_MODRM_REG_SMASK);
|
---|
10653 | if ( iSegReg > X86_SREG_GS)
|
---|
10654 | return IEMOP_RAISE_INVALID_OPCODE(); /** @todo should probably not be raised until we've fetched all the opcode bytes? */
|
---|
10655 |
|
---|
10656 | /*
|
---|
10657 | * If rm is denoting a register, no more instruction bytes.
|
---|
10658 | * In that case, the operand size is respected and the upper bits are
|
---|
10659 | * cleared (starting with some pentium).
|
---|
10660 | */
|
---|
10661 | if ((bRm & X86_MODRM_MOD_MASK) == (3 << X86_MODRM_MOD_SHIFT))
|
---|
10662 | {
|
---|
10663 | IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
|
---|
10664 | switch (pVCpu->iem.s.enmEffOpSize)
|
---|
10665 | {
|
---|
10666 | case IEMMODE_16BIT:
|
---|
10667 | IEM_MC_BEGIN(0, 1);
|
---|
10668 | IEM_MC_LOCAL(uint16_t, u16Value);
|
---|
10669 | IEM_MC_FETCH_SREG_U16(u16Value, iSegReg);
|
---|
10670 | IEM_MC_STORE_GREG_U16((bRm & X86_MODRM_RM_MASK) | pVCpu->iem.s.uRexB, u16Value);
|
---|
10671 | IEM_MC_ADVANCE_RIP();
|
---|
10672 | IEM_MC_END();
|
---|
10673 | break;
|
---|
10674 |
|
---|
10675 | case IEMMODE_32BIT:
|
---|
10676 | IEM_MC_BEGIN(0, 1);
|
---|
10677 | IEM_MC_LOCAL(uint32_t, u32Value);
|
---|
10678 | IEM_MC_FETCH_SREG_ZX_U32(u32Value, iSegReg);
|
---|
10679 | IEM_MC_STORE_GREG_U32((bRm & X86_MODRM_RM_MASK) | pVCpu->iem.s.uRexB, u32Value);
|
---|
10680 | IEM_MC_ADVANCE_RIP();
|
---|
10681 | IEM_MC_END();
|
---|
10682 | break;
|
---|
10683 |
|
---|
10684 | case IEMMODE_64BIT:
|
---|
10685 | IEM_MC_BEGIN(0, 1);
|
---|
10686 | IEM_MC_LOCAL(uint64_t, u64Value);
|
---|
10687 | IEM_MC_FETCH_SREG_ZX_U64(u64Value, iSegReg);
|
---|
10688 | IEM_MC_STORE_GREG_U64((bRm & X86_MODRM_RM_MASK) | pVCpu->iem.s.uRexB, u64Value);
|
---|
10689 | IEM_MC_ADVANCE_RIP();
|
---|
10690 | IEM_MC_END();
|
---|
10691 | break;
|
---|
10692 | }
|
---|
10693 | }
|
---|
10694 | else
|
---|
10695 | {
|
---|
10696 | /*
|
---|
10697 | * We're saving the register to memory. The access is word sized
|
---|
10698 | * regardless of operand size prefixes.
|
---|
10699 | */
|
---|
10700 | #if 0 /* not necessary */
|
---|
10701 | pVCpu->iem.s.enmEffOpSize = pVCpu->iem.s.enmDefOpSize = IEMMODE_16BIT;
|
---|
10702 | #endif
|
---|
10703 | IEM_MC_BEGIN(0, 2);
|
---|
10704 | IEM_MC_LOCAL(uint16_t, u16Value);
|
---|
10705 | IEM_MC_LOCAL(RTGCPTR, GCPtrEffDst);
|
---|
10706 | IEM_MC_CALC_RM_EFF_ADDR(GCPtrEffDst, bRm, 0);
|
---|
10707 | IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
|
---|
10708 | IEM_MC_FETCH_SREG_U16(u16Value, iSegReg);
|
---|
10709 | IEM_MC_STORE_MEM_U16(pVCpu->iem.s.iEffSeg, GCPtrEffDst, u16Value);
|
---|
10710 | IEM_MC_ADVANCE_RIP();
|
---|
10711 | IEM_MC_END();
|
---|
10712 | }
|
---|
10713 | return VINF_SUCCESS;
|
---|
10714 | }
|
---|
10715 |
|
---|
10716 |
|
---|
10717 |
|
---|
10718 |
|
---|
10719 | /** Opcode 0x8d. */
|
---|
10720 | FNIEMOP_DEF(iemOp_lea_Gv_M)
|
---|
10721 | {
|
---|
10722 | IEMOP_MNEMONIC("lea Gv,M");
|
---|
10723 | uint8_t bRm; IEM_OPCODE_GET_NEXT_U8(&bRm);
|
---|
10724 | if ((bRm & X86_MODRM_MOD_MASK) == (3 << X86_MODRM_MOD_SHIFT))
|
---|
10725 | return IEMOP_RAISE_INVALID_OPCODE(); /* no register form */
|
---|
10726 |
|
---|
10727 | switch (pVCpu->iem.s.enmEffOpSize)
|
---|
10728 | {
|
---|
10729 | case IEMMODE_16BIT:
|
---|
10730 | IEM_MC_BEGIN(0, 2);
|
---|
10731 | IEM_MC_LOCAL(RTGCPTR, GCPtrEffSrc);
|
---|
10732 | IEM_MC_LOCAL(uint16_t, u16Cast);
|
---|
10733 | IEM_MC_CALC_RM_EFF_ADDR(GCPtrEffSrc, bRm, 0);
|
---|
10734 | IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
|
---|
10735 | IEM_MC_ASSIGN_TO_SMALLER(u16Cast, GCPtrEffSrc);
|
---|
10736 | IEM_MC_STORE_GREG_U16(((bRm >> X86_MODRM_REG_SHIFT) & X86_MODRM_REG_SMASK) | pVCpu->iem.s.uRexReg, u16Cast);
|
---|
10737 | IEM_MC_ADVANCE_RIP();
|
---|
10738 | IEM_MC_END();
|
---|
10739 | return VINF_SUCCESS;
|
---|
10740 |
|
---|
10741 | case IEMMODE_32BIT:
|
---|
10742 | IEM_MC_BEGIN(0, 2);
|
---|
10743 | IEM_MC_LOCAL(RTGCPTR, GCPtrEffSrc);
|
---|
10744 | IEM_MC_LOCAL(uint32_t, u32Cast);
|
---|
10745 | IEM_MC_CALC_RM_EFF_ADDR(GCPtrEffSrc, bRm, 0);
|
---|
10746 | IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
|
---|
10747 | IEM_MC_ASSIGN_TO_SMALLER(u32Cast, GCPtrEffSrc);
|
---|
10748 | IEM_MC_STORE_GREG_U32(((bRm >> X86_MODRM_REG_SHIFT) & X86_MODRM_REG_SMASK) | pVCpu->iem.s.uRexReg, u32Cast);
|
---|
10749 | IEM_MC_ADVANCE_RIP();
|
---|
10750 | IEM_MC_END();
|
---|
10751 | return VINF_SUCCESS;
|
---|
10752 |
|
---|
10753 | case IEMMODE_64BIT:
|
---|
10754 | IEM_MC_BEGIN(0, 1);
|
---|
10755 | IEM_MC_LOCAL(RTGCPTR, GCPtrEffSrc);
|
---|
10756 | IEM_MC_CALC_RM_EFF_ADDR(GCPtrEffSrc, bRm, 0);
|
---|
10757 | IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
|
---|
10758 | IEM_MC_STORE_GREG_U64(((bRm >> X86_MODRM_REG_SHIFT) & X86_MODRM_REG_SMASK) | pVCpu->iem.s.uRexReg, GCPtrEffSrc);
|
---|
10759 | IEM_MC_ADVANCE_RIP();
|
---|
10760 | IEM_MC_END();
|
---|
10761 | return VINF_SUCCESS;
|
---|
10762 | }
|
---|
10763 | AssertFailedReturn(VERR_IEM_IPE_7);
|
---|
10764 | }
|
---|
10765 |
|
---|
10766 |
|
---|
10767 | /** Opcode 0x8e. */
|
---|
10768 | FNIEMOP_DEF(iemOp_mov_Sw_Ev)
|
---|
10769 | {
|
---|
10770 | IEMOP_MNEMONIC("mov Sw,Ev");
|
---|
10771 |
|
---|
10772 | uint8_t bRm; IEM_OPCODE_GET_NEXT_U8(&bRm);
|
---|
10773 |
|
---|
10774 | /*
|
---|
10775 | * The practical operand size is 16-bit.
|
---|
10776 | */
|
---|
10777 | #if 0 /* not necessary */
|
---|
10778 | pVCpu->iem.s.enmEffOpSize = pVCpu->iem.s.enmDefOpSize = IEMMODE_16BIT;
|
---|
10779 | #endif
|
---|
10780 |
|
---|
10781 | /*
|
---|
10782 | * Check that the destination register exists and can be used with this
|
---|
10783 | * instruction. The REX.R prefix is ignored.
|
---|
10784 | */
|
---|
10785 | uint8_t const iSegReg = ((bRm >> X86_MODRM_REG_SHIFT) & X86_MODRM_REG_SMASK);
|
---|
10786 | if ( iSegReg == X86_SREG_CS
|
---|
10787 | || iSegReg > X86_SREG_GS)
|
---|
10788 | return IEMOP_RAISE_INVALID_OPCODE(); /** @todo should probably not be raised until we've fetched all the opcode bytes? */
|
---|
10789 |
|
---|
10790 | /*
|
---|
10791 | * If rm is denoting a register, no more instruction bytes.
|
---|
10792 | */
|
---|
10793 | if ((bRm & X86_MODRM_MOD_MASK) == (3 << X86_MODRM_MOD_SHIFT))
|
---|
10794 | {
|
---|
10795 | IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
|
---|
10796 | IEM_MC_BEGIN(2, 0);
|
---|
10797 | IEM_MC_ARG_CONST(uint8_t, iSRegArg, iSegReg, 0);
|
---|
10798 | IEM_MC_ARG(uint16_t, u16Value, 1);
|
---|
10799 | IEM_MC_FETCH_GREG_U16(u16Value, (bRm & X86_MODRM_RM_MASK) | pVCpu->iem.s.uRexB);
|
---|
10800 | IEM_MC_CALL_CIMPL_2(iemCImpl_load_SReg, iSRegArg, u16Value);
|
---|
10801 | IEM_MC_END();
|
---|
10802 | }
|
---|
10803 | else
|
---|
10804 | {
|
---|
10805 | /*
|
---|
10806 | * We're loading the register from memory. The access is word sized
|
---|
10807 | * regardless of operand size prefixes.
|
---|
10808 | */
|
---|
10809 | IEM_MC_BEGIN(2, 1);
|
---|
10810 | IEM_MC_ARG_CONST(uint8_t, iSRegArg, iSegReg, 0);
|
---|
10811 | IEM_MC_ARG(uint16_t, u16Value, 1);
|
---|
10812 | IEM_MC_LOCAL(RTGCPTR, GCPtrEffDst);
|
---|
10813 | IEM_MC_CALC_RM_EFF_ADDR(GCPtrEffDst, bRm, 0);
|
---|
10814 | IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
|
---|
10815 | IEM_MC_FETCH_MEM_U16(u16Value, pVCpu->iem.s.iEffSeg, GCPtrEffDst);
|
---|
10816 | IEM_MC_CALL_CIMPL_2(iemCImpl_load_SReg, iSRegArg, u16Value);
|
---|
10817 | IEM_MC_END();
|
---|
10818 | }
|
---|
10819 | return VINF_SUCCESS;
|
---|
10820 | }
|
---|
10821 |
|
---|
10822 |
|
---|
10823 | /** Opcode 0x8f /0. */
|
---|
10824 | FNIEMOP_DEF_1(iemOp_pop_Ev, uint8_t, bRm)
|
---|
10825 | {
|
---|
10826 | /* This bugger is rather annoying as it requires rSP to be updated before
|
---|
10827 | doing the effective address calculations. Will eventually require a
|
---|
10828 | split between the R/M+SIB decoding and the effective address
|
---|
10829 | calculation - which is something that is required for any attempt at
|
---|
10830 | reusing this code for a recompiler. It may also be good to have if we
|
---|
10831 | need to delay #UD exception caused by invalid lock prefixes.
|
---|
10832 |
|
---|
10833 | For now, we'll do a mostly safe interpreter-only implementation here. */
|
---|
10834 | /** @todo What's the deal with the 'reg' field and pop Ev? Ignorning it for
|
---|
10835 | * now until tests show it's checked.. */
|
---|
10836 | IEMOP_MNEMONIC("pop Ev");
|
---|
10837 |
|
---|
10838 | /* Register access is relatively easy and can share code. */
|
---|
10839 | if ((bRm & X86_MODRM_MOD_MASK) == (3 << X86_MODRM_MOD_SHIFT))
|
---|
10840 | return FNIEMOP_CALL_1(iemOpCommonPopGReg, (bRm & X86_MODRM_RM_MASK) | pVCpu->iem.s.uRexB);
|
---|
10841 |
|
---|
10842 | /*
|
---|
10843 | * Memory target.
|
---|
10844 | *
|
---|
10845 | * Intel says that RSP is incremented before it's used in any effective
|
---|
10846 | * address calcuations. This means some serious extra annoyance here since
|
---|
10847 | * we decode and calculate the effective address in one step and like to
|
---|
10848 | * delay committing registers till everything is done.
|
---|
10849 | *
|
---|
10850 | * So, we'll decode and calculate the effective address twice. This will
|
---|
10851 | * require some recoding if turned into a recompiler.
|
---|
10852 | */
|
---|
10853 | IEMOP_HLP_DEFAULT_64BIT_OP_SIZE(); /* The common code does this differently. */
|
---|
10854 |
|
---|
10855 | #ifndef TST_IEM_CHECK_MC
|
---|
10856 | /* Calc effective address with modified ESP. */
|
---|
10857 | /** @todo testcase */
|
---|
10858 | PCPUMCTX pCtx = IEM_GET_CTX(pVCpu);
|
---|
10859 | RTGCPTR GCPtrEff;
|
---|
10860 | VBOXSTRICTRC rcStrict;
|
---|
10861 | switch (pVCpu->iem.s.enmEffOpSize)
|
---|
10862 | {
|
---|
10863 | case IEMMODE_16BIT: rcStrict = iemOpHlpCalcRmEffAddrEx(pVCpu, bRm, 0, &GCPtrEff, 2); break;
|
---|
10864 | case IEMMODE_32BIT: rcStrict = iemOpHlpCalcRmEffAddrEx(pVCpu, bRm, 0, &GCPtrEff, 4); break;
|
---|
10865 | case IEMMODE_64BIT: rcStrict = iemOpHlpCalcRmEffAddrEx(pVCpu, bRm, 0, &GCPtrEff, 8); break;
|
---|
10866 | IEM_NOT_REACHED_DEFAULT_CASE_RET();
|
---|
10867 | }
|
---|
10868 | if (rcStrict != VINF_SUCCESS)
|
---|
10869 | return rcStrict;
|
---|
10870 | IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
|
---|
10871 |
|
---|
10872 | /* Perform the operation - this should be CImpl. */
|
---|
10873 | RTUINT64U TmpRsp;
|
---|
10874 | TmpRsp.u = pCtx->rsp;
|
---|
10875 | switch (pVCpu->iem.s.enmEffOpSize)
|
---|
10876 | {
|
---|
10877 | case IEMMODE_16BIT:
|
---|
10878 | {
|
---|
10879 | uint16_t u16Value;
|
---|
10880 | rcStrict = iemMemStackPopU16Ex(pVCpu, &u16Value, &TmpRsp);
|
---|
10881 | if (rcStrict == VINF_SUCCESS)
|
---|
10882 | rcStrict = iemMemStoreDataU16(pVCpu, pVCpu->iem.s.iEffSeg, GCPtrEff, u16Value);
|
---|
10883 | break;
|
---|
10884 | }
|
---|
10885 |
|
---|
10886 | case IEMMODE_32BIT:
|
---|
10887 | {
|
---|
10888 | uint32_t u32Value;
|
---|
10889 | rcStrict = iemMemStackPopU32Ex(pVCpu, &u32Value, &TmpRsp);
|
---|
10890 | if (rcStrict == VINF_SUCCESS)
|
---|
10891 | rcStrict = iemMemStoreDataU32(pVCpu, pVCpu->iem.s.iEffSeg, GCPtrEff, u32Value);
|
---|
10892 | break;
|
---|
10893 | }
|
---|
10894 |
|
---|
10895 | case IEMMODE_64BIT:
|
---|
10896 | {
|
---|
10897 | uint64_t u64Value;
|
---|
10898 | rcStrict = iemMemStackPopU64Ex(pVCpu, &u64Value, &TmpRsp);
|
---|
10899 | if (rcStrict == VINF_SUCCESS)
|
---|
10900 | rcStrict = iemMemStoreDataU64(pVCpu, pVCpu->iem.s.iEffSeg, GCPtrEff, u64Value);
|
---|
10901 | break;
|
---|
10902 | }
|
---|
10903 |
|
---|
10904 | IEM_NOT_REACHED_DEFAULT_CASE_RET();
|
---|
10905 | }
|
---|
10906 | if (rcStrict == VINF_SUCCESS)
|
---|
10907 | {
|
---|
10908 | pCtx->rsp = TmpRsp.u;
|
---|
10909 | iemRegUpdateRipAndClearRF(pVCpu);
|
---|
10910 | }
|
---|
10911 | return rcStrict;
|
---|
10912 |
|
---|
10913 | #else
|
---|
10914 | return VERR_IEM_IPE_2;
|
---|
10915 | #endif
|
---|
10916 | }
|
---|
10917 |
|
---|
10918 |
|
---|
10919 | /** Opcode 0x8f. */
|
---|
10920 | FNIEMOP_DEF(iemOp_Grp1A)
|
---|
10921 | {
|
---|
10922 | uint8_t bRm; IEM_OPCODE_GET_NEXT_U8(&bRm);
|
---|
10923 | if ((bRm & X86_MODRM_REG_MASK) == (0 << X86_MODRM_REG_SHIFT)) /* /0 */
|
---|
10924 | return FNIEMOP_CALL_1(iemOp_pop_Ev, bRm);
|
---|
10925 |
|
---|
10926 | /* AMD has defined /1 thru /7 as XOP prefix (similar to three byte VEX). */
|
---|
10927 | /** @todo XOP decoding. */
|
---|
10928 | IEMOP_MNEMONIC("3-byte-xop");
|
---|
10929 | return IEMOP_RAISE_INVALID_OPCODE();
|
---|
10930 | }
|
---|
10931 |
|
---|
10932 |
|
---|
10933 | /**
|
---|
10934 | * Common 'xchg reg,rAX' helper.
|
---|
10935 | */
|
---|
10936 | FNIEMOP_DEF_1(iemOpCommonXchgGRegRax, uint8_t, iReg)
|
---|
10937 | {
|
---|
10938 | IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
|
---|
10939 |
|
---|
10940 | iReg |= pVCpu->iem.s.uRexB;
|
---|
10941 | switch (pVCpu->iem.s.enmEffOpSize)
|
---|
10942 | {
|
---|
10943 | case IEMMODE_16BIT:
|
---|
10944 | IEM_MC_BEGIN(0, 2);
|
---|
10945 | IEM_MC_LOCAL(uint16_t, u16Tmp1);
|
---|
10946 | IEM_MC_LOCAL(uint16_t, u16Tmp2);
|
---|
10947 | IEM_MC_FETCH_GREG_U16(u16Tmp1, iReg);
|
---|
10948 | IEM_MC_FETCH_GREG_U16(u16Tmp2, X86_GREG_xAX);
|
---|
10949 | IEM_MC_STORE_GREG_U16(X86_GREG_xAX, u16Tmp1);
|
---|
10950 | IEM_MC_STORE_GREG_U16(iReg, u16Tmp2);
|
---|
10951 | IEM_MC_ADVANCE_RIP();
|
---|
10952 | IEM_MC_END();
|
---|
10953 | return VINF_SUCCESS;
|
---|
10954 |
|
---|
10955 | case IEMMODE_32BIT:
|
---|
10956 | IEM_MC_BEGIN(0, 2);
|
---|
10957 | IEM_MC_LOCAL(uint32_t, u32Tmp1);
|
---|
10958 | IEM_MC_LOCAL(uint32_t, u32Tmp2);
|
---|
10959 | IEM_MC_FETCH_GREG_U32(u32Tmp1, iReg);
|
---|
10960 | IEM_MC_FETCH_GREG_U32(u32Tmp2, X86_GREG_xAX);
|
---|
10961 | IEM_MC_STORE_GREG_U32(X86_GREG_xAX, u32Tmp1);
|
---|
10962 | IEM_MC_STORE_GREG_U32(iReg, u32Tmp2);
|
---|
10963 | IEM_MC_ADVANCE_RIP();
|
---|
10964 | IEM_MC_END();
|
---|
10965 | return VINF_SUCCESS;
|
---|
10966 |
|
---|
10967 | case IEMMODE_64BIT:
|
---|
10968 | IEM_MC_BEGIN(0, 2);
|
---|
10969 | IEM_MC_LOCAL(uint64_t, u64Tmp1);
|
---|
10970 | IEM_MC_LOCAL(uint64_t, u64Tmp2);
|
---|
10971 | IEM_MC_FETCH_GREG_U64(u64Tmp1, iReg);
|
---|
10972 | IEM_MC_FETCH_GREG_U64(u64Tmp2, X86_GREG_xAX);
|
---|
10973 | IEM_MC_STORE_GREG_U64(X86_GREG_xAX, u64Tmp1);
|
---|
10974 | IEM_MC_STORE_GREG_U64(iReg, u64Tmp2);
|
---|
10975 | IEM_MC_ADVANCE_RIP();
|
---|
10976 | IEM_MC_END();
|
---|
10977 | return VINF_SUCCESS;
|
---|
10978 |
|
---|
10979 | IEM_NOT_REACHED_DEFAULT_CASE_RET();
|
---|
10980 | }
|
---|
10981 | }
|
---|
10982 |
|
---|
10983 |
|
---|
10984 | /** Opcode 0x90. */
|
---|
10985 | FNIEMOP_DEF(iemOp_nop)
|
---|
10986 | {
|
---|
10987 | /* R8/R8D and RAX/EAX can be exchanged. */
|
---|
10988 | if (pVCpu->iem.s.fPrefixes & IEM_OP_PRF_REX_B)
|
---|
10989 | {
|
---|
10990 | IEMOP_MNEMONIC("xchg r8,rAX");
|
---|
10991 | return FNIEMOP_CALL_1(iemOpCommonXchgGRegRax, X86_GREG_xAX);
|
---|
10992 | }
|
---|
10993 |
|
---|
10994 | if (pVCpu->iem.s.fPrefixes & IEM_OP_PRF_LOCK)
|
---|
10995 | IEMOP_MNEMONIC("pause");
|
---|
10996 | else
|
---|
10997 | IEMOP_MNEMONIC("nop");
|
---|
10998 | IEM_MC_BEGIN(0, 0);
|
---|
10999 | IEM_MC_ADVANCE_RIP();
|
---|
11000 | IEM_MC_END();
|
---|
11001 | return VINF_SUCCESS;
|
---|
11002 | }
|
---|
11003 |
|
---|
11004 |
|
---|
11005 | /** Opcode 0x91. */
|
---|
11006 | FNIEMOP_DEF(iemOp_xchg_eCX_eAX)
|
---|
11007 | {
|
---|
11008 | IEMOP_MNEMONIC("xchg rCX,rAX");
|
---|
11009 | return FNIEMOP_CALL_1(iemOpCommonXchgGRegRax, X86_GREG_xCX);
|
---|
11010 | }
|
---|
11011 |
|
---|
11012 |
|
---|
11013 | /** Opcode 0x92. */
|
---|
11014 | FNIEMOP_DEF(iemOp_xchg_eDX_eAX)
|
---|
11015 | {
|
---|
11016 | IEMOP_MNEMONIC("xchg rDX,rAX");
|
---|
11017 | return FNIEMOP_CALL_1(iemOpCommonXchgGRegRax, X86_GREG_xDX);
|
---|
11018 | }
|
---|
11019 |
|
---|
11020 |
|
---|
11021 | /** Opcode 0x93. */
|
---|
11022 | FNIEMOP_DEF(iemOp_xchg_eBX_eAX)
|
---|
11023 | {
|
---|
11024 | IEMOP_MNEMONIC("xchg rBX,rAX");
|
---|
11025 | return FNIEMOP_CALL_1(iemOpCommonXchgGRegRax, X86_GREG_xBX);
|
---|
11026 | }
|
---|
11027 |
|
---|
11028 |
|
---|
11029 | /** Opcode 0x94. */
|
---|
11030 | FNIEMOP_DEF(iemOp_xchg_eSP_eAX)
|
---|
11031 | {
|
---|
11032 | IEMOP_MNEMONIC("xchg rSX,rAX");
|
---|
11033 | return FNIEMOP_CALL_1(iemOpCommonXchgGRegRax, X86_GREG_xSP);
|
---|
11034 | }
|
---|
11035 |
|
---|
11036 |
|
---|
11037 | /** Opcode 0x95. */
|
---|
11038 | FNIEMOP_DEF(iemOp_xchg_eBP_eAX)
|
---|
11039 | {
|
---|
11040 | IEMOP_MNEMONIC("xchg rBP,rAX");
|
---|
11041 | return FNIEMOP_CALL_1(iemOpCommonXchgGRegRax, X86_GREG_xBP);
|
---|
11042 | }
|
---|
11043 |
|
---|
11044 |
|
---|
11045 | /** Opcode 0x96. */
|
---|
11046 | FNIEMOP_DEF(iemOp_xchg_eSI_eAX)
|
---|
11047 | {
|
---|
11048 | IEMOP_MNEMONIC("xchg rSI,rAX");
|
---|
11049 | return FNIEMOP_CALL_1(iemOpCommonXchgGRegRax, X86_GREG_xSI);
|
---|
11050 | }
|
---|
11051 |
|
---|
11052 |
|
---|
11053 | /** Opcode 0x97. */
|
---|
11054 | FNIEMOP_DEF(iemOp_xchg_eDI_eAX)
|
---|
11055 | {
|
---|
11056 | IEMOP_MNEMONIC("xchg rDI,rAX");
|
---|
11057 | return FNIEMOP_CALL_1(iemOpCommonXchgGRegRax, X86_GREG_xDI);
|
---|
11058 | }
|
---|
11059 |
|
---|
11060 |
|
---|
11061 | /** Opcode 0x98. */
|
---|
11062 | FNIEMOP_DEF(iemOp_cbw)
|
---|
11063 | {
|
---|
11064 | IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
|
---|
11065 | switch (pVCpu->iem.s.enmEffOpSize)
|
---|
11066 | {
|
---|
11067 | case IEMMODE_16BIT:
|
---|
11068 | IEMOP_MNEMONIC("cbw");
|
---|
11069 | IEM_MC_BEGIN(0, 1);
|
---|
11070 | IEM_MC_IF_GREG_BIT_SET(X86_GREG_xAX, 7) {
|
---|
11071 | IEM_MC_OR_GREG_U16(X86_GREG_xAX, UINT16_C(0xff00));
|
---|
11072 | } IEM_MC_ELSE() {
|
---|
11073 | IEM_MC_AND_GREG_U16(X86_GREG_xAX, UINT16_C(0x00ff));
|
---|
11074 | } IEM_MC_ENDIF();
|
---|
11075 | IEM_MC_ADVANCE_RIP();
|
---|
11076 | IEM_MC_END();
|
---|
11077 | return VINF_SUCCESS;
|
---|
11078 |
|
---|
11079 | case IEMMODE_32BIT:
|
---|
11080 | IEMOP_MNEMONIC("cwde");
|
---|
11081 | IEM_MC_BEGIN(0, 1);
|
---|
11082 | IEM_MC_IF_GREG_BIT_SET(X86_GREG_xAX, 15) {
|
---|
11083 | IEM_MC_OR_GREG_U32(X86_GREG_xAX, UINT32_C(0xffff0000));
|
---|
11084 | } IEM_MC_ELSE() {
|
---|
11085 | IEM_MC_AND_GREG_U32(X86_GREG_xAX, UINT32_C(0x0000ffff));
|
---|
11086 | } IEM_MC_ENDIF();
|
---|
11087 | IEM_MC_ADVANCE_RIP();
|
---|
11088 | IEM_MC_END();
|
---|
11089 | return VINF_SUCCESS;
|
---|
11090 |
|
---|
11091 | case IEMMODE_64BIT:
|
---|
11092 | IEMOP_MNEMONIC("cdqe");
|
---|
11093 | IEM_MC_BEGIN(0, 1);
|
---|
11094 | IEM_MC_IF_GREG_BIT_SET(X86_GREG_xAX, 31) {
|
---|
11095 | IEM_MC_OR_GREG_U64(X86_GREG_xAX, UINT64_C(0xffffffff00000000));
|
---|
11096 | } IEM_MC_ELSE() {
|
---|
11097 | IEM_MC_AND_GREG_U64(X86_GREG_xAX, UINT64_C(0x00000000ffffffff));
|
---|
11098 | } IEM_MC_ENDIF();
|
---|
11099 | IEM_MC_ADVANCE_RIP();
|
---|
11100 | IEM_MC_END();
|
---|
11101 | return VINF_SUCCESS;
|
---|
11102 |
|
---|
11103 | IEM_NOT_REACHED_DEFAULT_CASE_RET();
|
---|
11104 | }
|
---|
11105 | }
|
---|
11106 |
|
---|
11107 |
|
---|
11108 | /** Opcode 0x99. */
|
---|
11109 | FNIEMOP_DEF(iemOp_cwd)
|
---|
11110 | {
|
---|
11111 | IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
|
---|
11112 | switch (pVCpu->iem.s.enmEffOpSize)
|
---|
11113 | {
|
---|
11114 | case IEMMODE_16BIT:
|
---|
11115 | IEMOP_MNEMONIC("cwd");
|
---|
11116 | IEM_MC_BEGIN(0, 1);
|
---|
11117 | IEM_MC_IF_GREG_BIT_SET(X86_GREG_xAX, 15) {
|
---|
11118 | IEM_MC_STORE_GREG_U16_CONST(X86_GREG_xDX, UINT16_C(0xffff));
|
---|
11119 | } IEM_MC_ELSE() {
|
---|
11120 | IEM_MC_STORE_GREG_U16_CONST(X86_GREG_xDX, 0);
|
---|
11121 | } IEM_MC_ENDIF();
|
---|
11122 | IEM_MC_ADVANCE_RIP();
|
---|
11123 | IEM_MC_END();
|
---|
11124 | return VINF_SUCCESS;
|
---|
11125 |
|
---|
11126 | case IEMMODE_32BIT:
|
---|
11127 | IEMOP_MNEMONIC("cdq");
|
---|
11128 | IEM_MC_BEGIN(0, 1);
|
---|
11129 | IEM_MC_IF_GREG_BIT_SET(X86_GREG_xAX, 31) {
|
---|
11130 | IEM_MC_STORE_GREG_U32_CONST(X86_GREG_xDX, UINT32_C(0xffffffff));
|
---|
11131 | } IEM_MC_ELSE() {
|
---|
11132 | IEM_MC_STORE_GREG_U32_CONST(X86_GREG_xDX, 0);
|
---|
11133 | } IEM_MC_ENDIF();
|
---|
11134 | IEM_MC_ADVANCE_RIP();
|
---|
11135 | IEM_MC_END();
|
---|
11136 | return VINF_SUCCESS;
|
---|
11137 |
|
---|
11138 | case IEMMODE_64BIT:
|
---|
11139 | IEMOP_MNEMONIC("cqo");
|
---|
11140 | IEM_MC_BEGIN(0, 1);
|
---|
11141 | IEM_MC_IF_GREG_BIT_SET(X86_GREG_xAX, 63) {
|
---|
11142 | IEM_MC_STORE_GREG_U64_CONST(X86_GREG_xDX, UINT64_C(0xffffffffffffffff));
|
---|
11143 | } IEM_MC_ELSE() {
|
---|
11144 | IEM_MC_STORE_GREG_U64_CONST(X86_GREG_xDX, 0);
|
---|
11145 | } IEM_MC_ENDIF();
|
---|
11146 | IEM_MC_ADVANCE_RIP();
|
---|
11147 | IEM_MC_END();
|
---|
11148 | return VINF_SUCCESS;
|
---|
11149 |
|
---|
11150 | IEM_NOT_REACHED_DEFAULT_CASE_RET();
|
---|
11151 | }
|
---|
11152 | }
|
---|
11153 |
|
---|
11154 |
|
---|
11155 | /** Opcode 0x9a. */
|
---|
11156 | FNIEMOP_DEF(iemOp_call_Ap)
|
---|
11157 | {
|
---|
11158 | IEMOP_MNEMONIC("call Ap");
|
---|
11159 | IEMOP_HLP_NO_64BIT();
|
---|
11160 |
|
---|
11161 | /* Decode the far pointer address and pass it on to the far call C implementation. */
|
---|
11162 | uint32_t offSeg;
|
---|
11163 | if (pVCpu->iem.s.enmEffOpSize != IEMMODE_16BIT)
|
---|
11164 | IEM_OPCODE_GET_NEXT_U32(&offSeg);
|
---|
11165 | else
|
---|
11166 | IEM_OPCODE_GET_NEXT_U16_ZX_U32(&offSeg);
|
---|
11167 | uint16_t uSel; IEM_OPCODE_GET_NEXT_U16(&uSel);
|
---|
11168 | IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
|
---|
11169 | return IEM_MC_DEFER_TO_CIMPL_3(iemCImpl_callf, uSel, offSeg, pVCpu->iem.s.enmEffOpSize);
|
---|
11170 | }
|
---|
11171 |
|
---|
11172 |
|
---|
11173 | /** Opcode 0x9b. (aka fwait) */
|
---|
11174 | FNIEMOP_DEF(iemOp_wait)
|
---|
11175 | {
|
---|
11176 | IEMOP_MNEMONIC("wait");
|
---|
11177 | IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
|
---|
11178 |
|
---|
11179 | IEM_MC_BEGIN(0, 0);
|
---|
11180 | IEM_MC_MAYBE_RAISE_DEVICE_NOT_AVAILABLE();
|
---|
11181 | IEM_MC_MAYBE_RAISE_FPU_XCPT();
|
---|
11182 | IEM_MC_ADVANCE_RIP();
|
---|
11183 | IEM_MC_END();
|
---|
11184 | return VINF_SUCCESS;
|
---|
11185 | }
|
---|
11186 |
|
---|
11187 |
|
---|
11188 | /** Opcode 0x9c. */
|
---|
11189 | FNIEMOP_DEF(iemOp_pushf_Fv)
|
---|
11190 | {
|
---|
11191 | IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
|
---|
11192 | IEMOP_HLP_DEFAULT_64BIT_OP_SIZE();
|
---|
11193 | return IEM_MC_DEFER_TO_CIMPL_1(iemCImpl_pushf, pVCpu->iem.s.enmEffOpSize);
|
---|
11194 | }
|
---|
11195 |
|
---|
11196 |
|
---|
11197 | /** Opcode 0x9d. */
|
---|
11198 | FNIEMOP_DEF(iemOp_popf_Fv)
|
---|
11199 | {
|
---|
11200 | IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
|
---|
11201 | IEMOP_HLP_DEFAULT_64BIT_OP_SIZE();
|
---|
11202 | return IEM_MC_DEFER_TO_CIMPL_1(iemCImpl_popf, pVCpu->iem.s.enmEffOpSize);
|
---|
11203 | }
|
---|
11204 |
|
---|
11205 |
|
---|
11206 | /** Opcode 0x9e. */
|
---|
11207 | FNIEMOP_DEF(iemOp_sahf)
|
---|
11208 | {
|
---|
11209 | IEMOP_MNEMONIC("sahf");
|
---|
11210 | IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
|
---|
11211 | if ( pVCpu->iem.s.enmCpuMode == IEMMODE_64BIT
|
---|
11212 | && !IEM_GET_GUEST_CPU_FEATURES(pVCpu)->fLahfSahf)
|
---|
11213 | return IEMOP_RAISE_INVALID_OPCODE();
|
---|
11214 | IEM_MC_BEGIN(0, 2);
|
---|
11215 | IEM_MC_LOCAL(uint32_t, u32Flags);
|
---|
11216 | IEM_MC_LOCAL(uint32_t, EFlags);
|
---|
11217 | IEM_MC_FETCH_EFLAGS(EFlags);
|
---|
11218 | IEM_MC_FETCH_GREG_U8_ZX_U32(u32Flags, X86_GREG_xSP/*=AH*/);
|
---|
11219 | IEM_MC_AND_LOCAL_U32(u32Flags, X86_EFL_SF | X86_EFL_ZF | X86_EFL_AF | X86_EFL_PF | X86_EFL_CF);
|
---|
11220 | IEM_MC_AND_LOCAL_U32(EFlags, UINT32_C(0xffffff00));
|
---|
11221 | IEM_MC_OR_LOCAL_U32(u32Flags, X86_EFL_1);
|
---|
11222 | IEM_MC_OR_2LOCS_U32(EFlags, u32Flags);
|
---|
11223 | IEM_MC_COMMIT_EFLAGS(EFlags);
|
---|
11224 | IEM_MC_ADVANCE_RIP();
|
---|
11225 | IEM_MC_END();
|
---|
11226 | return VINF_SUCCESS;
|
---|
11227 | }
|
---|
11228 |
|
---|
11229 |
|
---|
11230 | /** Opcode 0x9f. */
|
---|
11231 | FNIEMOP_DEF(iemOp_lahf)
|
---|
11232 | {
|
---|
11233 | IEMOP_MNEMONIC("lahf");
|
---|
11234 | IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
|
---|
11235 | if ( pVCpu->iem.s.enmCpuMode == IEMMODE_64BIT
|
---|
11236 | && !IEM_GET_GUEST_CPU_FEATURES(pVCpu)->fLahfSahf)
|
---|
11237 | return IEMOP_RAISE_INVALID_OPCODE();
|
---|
11238 | IEM_MC_BEGIN(0, 1);
|
---|
11239 | IEM_MC_LOCAL(uint8_t, u8Flags);
|
---|
11240 | IEM_MC_FETCH_EFLAGS_U8(u8Flags);
|
---|
11241 | IEM_MC_STORE_GREG_U8(X86_GREG_xSP/*=AH*/, u8Flags);
|
---|
11242 | IEM_MC_ADVANCE_RIP();
|
---|
11243 | IEM_MC_END();
|
---|
11244 | return VINF_SUCCESS;
|
---|
11245 | }
|
---|
11246 |
|
---|
11247 |
|
---|
11248 | /**
|
---|
11249 | * Macro used by iemOp_mov_Al_Ob, iemOp_mov_rAX_Ov, iemOp_mov_Ob_AL and
|
---|
11250 | * iemOp_mov_Ov_rAX to fetch the moffsXX bit of the opcode and fend of lock
|
---|
11251 | * prefixes. Will return on failures.
|
---|
11252 | * @param a_GCPtrMemOff The variable to store the offset in.
|
---|
11253 | */
|
---|
11254 | #define IEMOP_FETCH_MOFFS_XX(a_GCPtrMemOff) \
|
---|
11255 | do \
|
---|
11256 | { \
|
---|
11257 | switch (pVCpu->iem.s.enmEffAddrMode) \
|
---|
11258 | { \
|
---|
11259 | case IEMMODE_16BIT: \
|
---|
11260 | IEM_OPCODE_GET_NEXT_U16_ZX_U64(&(a_GCPtrMemOff)); \
|
---|
11261 | break; \
|
---|
11262 | case IEMMODE_32BIT: \
|
---|
11263 | IEM_OPCODE_GET_NEXT_U32_ZX_U64(&(a_GCPtrMemOff)); \
|
---|
11264 | break; \
|
---|
11265 | case IEMMODE_64BIT: \
|
---|
11266 | IEM_OPCODE_GET_NEXT_U64(&(a_GCPtrMemOff)); \
|
---|
11267 | break; \
|
---|
11268 | IEM_NOT_REACHED_DEFAULT_CASE_RET(); \
|
---|
11269 | } \
|
---|
11270 | IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX(); \
|
---|
11271 | } while (0)
|
---|
11272 |
|
---|
11273 | /** Opcode 0xa0. */
|
---|
11274 | FNIEMOP_DEF(iemOp_mov_Al_Ob)
|
---|
11275 | {
|
---|
11276 | /*
|
---|
11277 | * Get the offset and fend of lock prefixes.
|
---|
11278 | */
|
---|
11279 | RTGCPTR GCPtrMemOff;
|
---|
11280 | IEMOP_FETCH_MOFFS_XX(GCPtrMemOff);
|
---|
11281 |
|
---|
11282 | /*
|
---|
11283 | * Fetch AL.
|
---|
11284 | */
|
---|
11285 | IEM_MC_BEGIN(0,1);
|
---|
11286 | IEM_MC_LOCAL(uint8_t, u8Tmp);
|
---|
11287 | IEM_MC_FETCH_MEM_U8(u8Tmp, pVCpu->iem.s.iEffSeg, GCPtrMemOff);
|
---|
11288 | IEM_MC_STORE_GREG_U8(X86_GREG_xAX, u8Tmp);
|
---|
11289 | IEM_MC_ADVANCE_RIP();
|
---|
11290 | IEM_MC_END();
|
---|
11291 | return VINF_SUCCESS;
|
---|
11292 | }
|
---|
11293 |
|
---|
11294 |
|
---|
11295 | /** Opcode 0xa1. */
|
---|
11296 | FNIEMOP_DEF(iemOp_mov_rAX_Ov)
|
---|
11297 | {
|
---|
11298 | /*
|
---|
11299 | * Get the offset and fend of lock prefixes.
|
---|
11300 | */
|
---|
11301 | IEMOP_MNEMONIC("mov rAX,Ov");
|
---|
11302 | RTGCPTR GCPtrMemOff;
|
---|
11303 | IEMOP_FETCH_MOFFS_XX(GCPtrMemOff);
|
---|
11304 |
|
---|
11305 | /*
|
---|
11306 | * Fetch rAX.
|
---|
11307 | */
|
---|
11308 | switch (pVCpu->iem.s.enmEffOpSize)
|
---|
11309 | {
|
---|
11310 | case IEMMODE_16BIT:
|
---|
11311 | IEM_MC_BEGIN(0,1);
|
---|
11312 | IEM_MC_LOCAL(uint16_t, u16Tmp);
|
---|
11313 | IEM_MC_FETCH_MEM_U16(u16Tmp, pVCpu->iem.s.iEffSeg, GCPtrMemOff);
|
---|
11314 | IEM_MC_STORE_GREG_U16(X86_GREG_xAX, u16Tmp);
|
---|
11315 | IEM_MC_ADVANCE_RIP();
|
---|
11316 | IEM_MC_END();
|
---|
11317 | return VINF_SUCCESS;
|
---|
11318 |
|
---|
11319 | case IEMMODE_32BIT:
|
---|
11320 | IEM_MC_BEGIN(0,1);
|
---|
11321 | IEM_MC_LOCAL(uint32_t, u32Tmp);
|
---|
11322 | IEM_MC_FETCH_MEM_U32(u32Tmp, pVCpu->iem.s.iEffSeg, GCPtrMemOff);
|
---|
11323 | IEM_MC_STORE_GREG_U32(X86_GREG_xAX, u32Tmp);
|
---|
11324 | IEM_MC_ADVANCE_RIP();
|
---|
11325 | IEM_MC_END();
|
---|
11326 | return VINF_SUCCESS;
|
---|
11327 |
|
---|
11328 | case IEMMODE_64BIT:
|
---|
11329 | IEM_MC_BEGIN(0,1);
|
---|
11330 | IEM_MC_LOCAL(uint64_t, u64Tmp);
|
---|
11331 | IEM_MC_FETCH_MEM_U64(u64Tmp, pVCpu->iem.s.iEffSeg, GCPtrMemOff);
|
---|
11332 | IEM_MC_STORE_GREG_U64(X86_GREG_xAX, u64Tmp);
|
---|
11333 | IEM_MC_ADVANCE_RIP();
|
---|
11334 | IEM_MC_END();
|
---|
11335 | return VINF_SUCCESS;
|
---|
11336 |
|
---|
11337 | IEM_NOT_REACHED_DEFAULT_CASE_RET();
|
---|
11338 | }
|
---|
11339 | }
|
---|
11340 |
|
---|
11341 |
|
---|
11342 | /** Opcode 0xa2. */
|
---|
11343 | FNIEMOP_DEF(iemOp_mov_Ob_AL)
|
---|
11344 | {
|
---|
11345 | /*
|
---|
11346 | * Get the offset and fend of lock prefixes.
|
---|
11347 | */
|
---|
11348 | RTGCPTR GCPtrMemOff;
|
---|
11349 | IEMOP_FETCH_MOFFS_XX(GCPtrMemOff);
|
---|
11350 |
|
---|
11351 | /*
|
---|
11352 | * Store AL.
|
---|
11353 | */
|
---|
11354 | IEM_MC_BEGIN(0,1);
|
---|
11355 | IEM_MC_LOCAL(uint8_t, u8Tmp);
|
---|
11356 | IEM_MC_FETCH_GREG_U8(u8Tmp, X86_GREG_xAX);
|
---|
11357 | IEM_MC_STORE_MEM_U8(pVCpu->iem.s.iEffSeg, GCPtrMemOff, u8Tmp);
|
---|
11358 | IEM_MC_ADVANCE_RIP();
|
---|
11359 | IEM_MC_END();
|
---|
11360 | return VINF_SUCCESS;
|
---|
11361 | }
|
---|
11362 |
|
---|
11363 |
|
---|
11364 | /** Opcode 0xa3. */
|
---|
11365 | FNIEMOP_DEF(iemOp_mov_Ov_rAX)
|
---|
11366 | {
|
---|
11367 | /*
|
---|
11368 | * Get the offset and fend of lock prefixes.
|
---|
11369 | */
|
---|
11370 | RTGCPTR GCPtrMemOff;
|
---|
11371 | IEMOP_FETCH_MOFFS_XX(GCPtrMemOff);
|
---|
11372 |
|
---|
11373 | /*
|
---|
11374 | * Store rAX.
|
---|
11375 | */
|
---|
11376 | switch (pVCpu->iem.s.enmEffOpSize)
|
---|
11377 | {
|
---|
11378 | case IEMMODE_16BIT:
|
---|
11379 | IEM_MC_BEGIN(0,1);
|
---|
11380 | IEM_MC_LOCAL(uint16_t, u16Tmp);
|
---|
11381 | IEM_MC_FETCH_GREG_U16(u16Tmp, X86_GREG_xAX);
|
---|
11382 | IEM_MC_STORE_MEM_U16(pVCpu->iem.s.iEffSeg, GCPtrMemOff, u16Tmp);
|
---|
11383 | IEM_MC_ADVANCE_RIP();
|
---|
11384 | IEM_MC_END();
|
---|
11385 | return VINF_SUCCESS;
|
---|
11386 |
|
---|
11387 | case IEMMODE_32BIT:
|
---|
11388 | IEM_MC_BEGIN(0,1);
|
---|
11389 | IEM_MC_LOCAL(uint32_t, u32Tmp);
|
---|
11390 | IEM_MC_FETCH_GREG_U32(u32Tmp, X86_GREG_xAX);
|
---|
11391 | IEM_MC_STORE_MEM_U32(pVCpu->iem.s.iEffSeg, GCPtrMemOff, u32Tmp);
|
---|
11392 | IEM_MC_ADVANCE_RIP();
|
---|
11393 | IEM_MC_END();
|
---|
11394 | return VINF_SUCCESS;
|
---|
11395 |
|
---|
11396 | case IEMMODE_64BIT:
|
---|
11397 | IEM_MC_BEGIN(0,1);
|
---|
11398 | IEM_MC_LOCAL(uint64_t, u64Tmp);
|
---|
11399 | IEM_MC_FETCH_GREG_U64(u64Tmp, X86_GREG_xAX);
|
---|
11400 | IEM_MC_STORE_MEM_U64(pVCpu->iem.s.iEffSeg, GCPtrMemOff, u64Tmp);
|
---|
11401 | IEM_MC_ADVANCE_RIP();
|
---|
11402 | IEM_MC_END();
|
---|
11403 | return VINF_SUCCESS;
|
---|
11404 |
|
---|
11405 | IEM_NOT_REACHED_DEFAULT_CASE_RET();
|
---|
11406 | }
|
---|
11407 | }
|
---|
11408 |
|
---|
11409 | /** Macro used by iemOp_movsb_Xb_Yb and iemOp_movswd_Xv_Yv */
|
---|
11410 | #define IEM_MOVS_CASE(ValBits, AddrBits) \
|
---|
11411 | IEM_MC_BEGIN(0, 2); \
|
---|
11412 | IEM_MC_LOCAL(uint##ValBits##_t, uValue); \
|
---|
11413 | IEM_MC_LOCAL(RTGCPTR, uAddr); \
|
---|
11414 | IEM_MC_FETCH_GREG_U##AddrBits##_ZX_U64(uAddr, X86_GREG_xSI); \
|
---|
11415 | IEM_MC_FETCH_MEM_U##ValBits(uValue, pVCpu->iem.s.iEffSeg, uAddr); \
|
---|
11416 | IEM_MC_FETCH_GREG_U##AddrBits##_ZX_U64(uAddr, X86_GREG_xDI); \
|
---|
11417 | IEM_MC_STORE_MEM_U##ValBits(X86_SREG_ES, uAddr, uValue); \
|
---|
11418 | IEM_MC_IF_EFL_BIT_SET(X86_EFL_DF) { \
|
---|
11419 | IEM_MC_SUB_GREG_U##AddrBits(X86_GREG_xDI, ValBits / 8); \
|
---|
11420 | IEM_MC_SUB_GREG_U##AddrBits(X86_GREG_xSI, ValBits / 8); \
|
---|
11421 | } IEM_MC_ELSE() { \
|
---|
11422 | IEM_MC_ADD_GREG_U##AddrBits(X86_GREG_xDI, ValBits / 8); \
|
---|
11423 | IEM_MC_ADD_GREG_U##AddrBits(X86_GREG_xSI, ValBits / 8); \
|
---|
11424 | } IEM_MC_ENDIF(); \
|
---|
11425 | IEM_MC_ADVANCE_RIP(); \
|
---|
11426 | IEM_MC_END();
|
---|
11427 |
|
---|
11428 | /** Opcode 0xa4. */
|
---|
11429 | FNIEMOP_DEF(iemOp_movsb_Xb_Yb)
|
---|
11430 | {
|
---|
11431 | IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
|
---|
11432 |
|
---|
11433 | /*
|
---|
11434 | * Use the C implementation if a repeat prefix is encountered.
|
---|
11435 | */
|
---|
11436 | if (pVCpu->iem.s.fPrefixes & (IEM_OP_PRF_REPNZ | IEM_OP_PRF_REPZ))
|
---|
11437 | {
|
---|
11438 | IEMOP_MNEMONIC("rep movsb Xb,Yb");
|
---|
11439 | switch (pVCpu->iem.s.enmEffAddrMode)
|
---|
11440 | {
|
---|
11441 | case IEMMODE_16BIT: return IEM_MC_DEFER_TO_CIMPL_1(iemCImpl_rep_movs_op8_addr16, pVCpu->iem.s.iEffSeg);
|
---|
11442 | case IEMMODE_32BIT: return IEM_MC_DEFER_TO_CIMPL_1(iemCImpl_rep_movs_op8_addr32, pVCpu->iem.s.iEffSeg);
|
---|
11443 | case IEMMODE_64BIT: return IEM_MC_DEFER_TO_CIMPL_1(iemCImpl_rep_movs_op8_addr64, pVCpu->iem.s.iEffSeg);
|
---|
11444 | IEM_NOT_REACHED_DEFAULT_CASE_RET();
|
---|
11445 | }
|
---|
11446 | }
|
---|
11447 | IEMOP_MNEMONIC("movsb Xb,Yb");
|
---|
11448 |
|
---|
11449 | /*
|
---|
11450 | * Sharing case implementation with movs[wdq] below.
|
---|
11451 | */
|
---|
11452 | switch (pVCpu->iem.s.enmEffAddrMode)
|
---|
11453 | {
|
---|
11454 | case IEMMODE_16BIT: IEM_MOVS_CASE(8, 16); break;
|
---|
11455 | case IEMMODE_32BIT: IEM_MOVS_CASE(8, 32); break;
|
---|
11456 | case IEMMODE_64BIT: IEM_MOVS_CASE(8, 64); break;
|
---|
11457 | IEM_NOT_REACHED_DEFAULT_CASE_RET();
|
---|
11458 | }
|
---|
11459 | return VINF_SUCCESS;
|
---|
11460 | }
|
---|
11461 |
|
---|
11462 |
|
---|
11463 | /** Opcode 0xa5. */
|
---|
11464 | FNIEMOP_DEF(iemOp_movswd_Xv_Yv)
|
---|
11465 | {
|
---|
11466 | IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
|
---|
11467 |
|
---|
11468 | /*
|
---|
11469 | * Use the C implementation if a repeat prefix is encountered.
|
---|
11470 | */
|
---|
11471 | if (pVCpu->iem.s.fPrefixes & (IEM_OP_PRF_REPNZ | IEM_OP_PRF_REPZ))
|
---|
11472 | {
|
---|
11473 | IEMOP_MNEMONIC("rep movs Xv,Yv");
|
---|
11474 | switch (pVCpu->iem.s.enmEffOpSize)
|
---|
11475 | {
|
---|
11476 | case IEMMODE_16BIT:
|
---|
11477 | switch (pVCpu->iem.s.enmEffAddrMode)
|
---|
11478 | {
|
---|
11479 | case IEMMODE_16BIT: return IEM_MC_DEFER_TO_CIMPL_1(iemCImpl_rep_movs_op16_addr16, pVCpu->iem.s.iEffSeg);
|
---|
11480 | case IEMMODE_32BIT: return IEM_MC_DEFER_TO_CIMPL_1(iemCImpl_rep_movs_op16_addr32, pVCpu->iem.s.iEffSeg);
|
---|
11481 | case IEMMODE_64BIT: return IEM_MC_DEFER_TO_CIMPL_1(iemCImpl_rep_movs_op16_addr64, pVCpu->iem.s.iEffSeg);
|
---|
11482 | IEM_NOT_REACHED_DEFAULT_CASE_RET();
|
---|
11483 | }
|
---|
11484 | break;
|
---|
11485 | case IEMMODE_32BIT:
|
---|
11486 | switch (pVCpu->iem.s.enmEffAddrMode)
|
---|
11487 | {
|
---|
11488 | case IEMMODE_16BIT: return IEM_MC_DEFER_TO_CIMPL_1(iemCImpl_rep_movs_op32_addr16, pVCpu->iem.s.iEffSeg);
|
---|
11489 | case IEMMODE_32BIT: return IEM_MC_DEFER_TO_CIMPL_1(iemCImpl_rep_movs_op32_addr32, pVCpu->iem.s.iEffSeg);
|
---|
11490 | case IEMMODE_64BIT: return IEM_MC_DEFER_TO_CIMPL_1(iemCImpl_rep_movs_op32_addr64, pVCpu->iem.s.iEffSeg);
|
---|
11491 | IEM_NOT_REACHED_DEFAULT_CASE_RET();
|
---|
11492 | }
|
---|
11493 | case IEMMODE_64BIT:
|
---|
11494 | switch (pVCpu->iem.s.enmEffAddrMode)
|
---|
11495 | {
|
---|
11496 | case IEMMODE_16BIT: AssertFailedReturn(VERR_IEM_IPE_6);
|
---|
11497 | case IEMMODE_32BIT: return IEM_MC_DEFER_TO_CIMPL_1(iemCImpl_rep_movs_op64_addr32, pVCpu->iem.s.iEffSeg);
|
---|
11498 | case IEMMODE_64BIT: return IEM_MC_DEFER_TO_CIMPL_1(iemCImpl_rep_movs_op64_addr64, pVCpu->iem.s.iEffSeg);
|
---|
11499 | IEM_NOT_REACHED_DEFAULT_CASE_RET();
|
---|
11500 | }
|
---|
11501 | IEM_NOT_REACHED_DEFAULT_CASE_RET();
|
---|
11502 | }
|
---|
11503 | }
|
---|
11504 | IEMOP_MNEMONIC("movs Xv,Yv");
|
---|
11505 |
|
---|
11506 | /*
|
---|
11507 | * Annoying double switch here.
|
---|
11508 | * Using ugly macro for implementing the cases, sharing it with movsb.
|
---|
11509 | */
|
---|
11510 | switch (pVCpu->iem.s.enmEffOpSize)
|
---|
11511 | {
|
---|
11512 | case IEMMODE_16BIT:
|
---|
11513 | switch (pVCpu->iem.s.enmEffAddrMode)
|
---|
11514 | {
|
---|
11515 | case IEMMODE_16BIT: IEM_MOVS_CASE(16, 16); break;
|
---|
11516 | case IEMMODE_32BIT: IEM_MOVS_CASE(16, 32); break;
|
---|
11517 | case IEMMODE_64BIT: IEM_MOVS_CASE(16, 64); break;
|
---|
11518 | IEM_NOT_REACHED_DEFAULT_CASE_RET();
|
---|
11519 | }
|
---|
11520 | break;
|
---|
11521 |
|
---|
11522 | case IEMMODE_32BIT:
|
---|
11523 | switch (pVCpu->iem.s.enmEffAddrMode)
|
---|
11524 | {
|
---|
11525 | case IEMMODE_16BIT: IEM_MOVS_CASE(32, 16); break;
|
---|
11526 | case IEMMODE_32BIT: IEM_MOVS_CASE(32, 32); break;
|
---|
11527 | case IEMMODE_64BIT: IEM_MOVS_CASE(32, 64); break;
|
---|
11528 | IEM_NOT_REACHED_DEFAULT_CASE_RET();
|
---|
11529 | }
|
---|
11530 | break;
|
---|
11531 |
|
---|
11532 | case IEMMODE_64BIT:
|
---|
11533 | switch (pVCpu->iem.s.enmEffAddrMode)
|
---|
11534 | {
|
---|
11535 | case IEMMODE_16BIT: AssertFailedReturn(VERR_IEM_IPE_1); /* cannot be encoded */ break;
|
---|
11536 | case IEMMODE_32BIT: IEM_MOVS_CASE(64, 32); break;
|
---|
11537 | case IEMMODE_64BIT: IEM_MOVS_CASE(64, 64); break;
|
---|
11538 | IEM_NOT_REACHED_DEFAULT_CASE_RET();
|
---|
11539 | }
|
---|
11540 | break;
|
---|
11541 | IEM_NOT_REACHED_DEFAULT_CASE_RET();
|
---|
11542 | }
|
---|
11543 | return VINF_SUCCESS;
|
---|
11544 | }
|
---|
11545 |
|
---|
11546 | #undef IEM_MOVS_CASE
|
---|
11547 |
|
---|
11548 | /** Macro used by iemOp_cmpsb_Xb_Yb and iemOp_cmpswd_Xv_Yv */
|
---|
11549 | #define IEM_CMPS_CASE(ValBits, AddrBits) \
|
---|
11550 | IEM_MC_BEGIN(3, 3); \
|
---|
11551 | IEM_MC_ARG(uint##ValBits##_t *, puValue1, 0); \
|
---|
11552 | IEM_MC_ARG(uint##ValBits##_t, uValue2, 1); \
|
---|
11553 | IEM_MC_ARG(uint32_t *, pEFlags, 2); \
|
---|
11554 | IEM_MC_LOCAL(uint##ValBits##_t, uValue1); \
|
---|
11555 | IEM_MC_LOCAL(RTGCPTR, uAddr); \
|
---|
11556 | \
|
---|
11557 | IEM_MC_FETCH_GREG_U##AddrBits##_ZX_U64(uAddr, X86_GREG_xSI); \
|
---|
11558 | IEM_MC_FETCH_MEM_U##ValBits(uValue1, pVCpu->iem.s.iEffSeg, uAddr); \
|
---|
11559 | IEM_MC_FETCH_GREG_U##AddrBits##_ZX_U64(uAddr, X86_GREG_xDI); \
|
---|
11560 | IEM_MC_FETCH_MEM_U##ValBits(uValue2, X86_SREG_ES, uAddr); \
|
---|
11561 | IEM_MC_REF_LOCAL(puValue1, uValue1); \
|
---|
11562 | IEM_MC_REF_EFLAGS(pEFlags); \
|
---|
11563 | IEM_MC_CALL_VOID_AIMPL_3(iemAImpl_cmp_u##ValBits, puValue1, uValue2, pEFlags); \
|
---|
11564 | \
|
---|
11565 | IEM_MC_IF_EFL_BIT_SET(X86_EFL_DF) { \
|
---|
11566 | IEM_MC_SUB_GREG_U##AddrBits(X86_GREG_xDI, ValBits / 8); \
|
---|
11567 | IEM_MC_SUB_GREG_U##AddrBits(X86_GREG_xSI, ValBits / 8); \
|
---|
11568 | } IEM_MC_ELSE() { \
|
---|
11569 | IEM_MC_ADD_GREG_U##AddrBits(X86_GREG_xDI, ValBits / 8); \
|
---|
11570 | IEM_MC_ADD_GREG_U##AddrBits(X86_GREG_xSI, ValBits / 8); \
|
---|
11571 | } IEM_MC_ENDIF(); \
|
---|
11572 | IEM_MC_ADVANCE_RIP(); \
|
---|
11573 | IEM_MC_END(); \
|
---|
11574 |
|
---|
11575 | /** Opcode 0xa6. */
|
---|
11576 | FNIEMOP_DEF(iemOp_cmpsb_Xb_Yb)
|
---|
11577 | {
|
---|
11578 | IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
|
---|
11579 |
|
---|
11580 | /*
|
---|
11581 | * Use the C implementation if a repeat prefix is encountered.
|
---|
11582 | */
|
---|
11583 | if (pVCpu->iem.s.fPrefixes & IEM_OP_PRF_REPZ)
|
---|
11584 | {
|
---|
11585 | IEMOP_MNEMONIC("repe cmps Xb,Yb");
|
---|
11586 | switch (pVCpu->iem.s.enmEffAddrMode)
|
---|
11587 | {
|
---|
11588 | case IEMMODE_16BIT: return IEM_MC_DEFER_TO_CIMPL_1(iemCImpl_repe_cmps_op8_addr16, pVCpu->iem.s.iEffSeg);
|
---|
11589 | case IEMMODE_32BIT: return IEM_MC_DEFER_TO_CIMPL_1(iemCImpl_repe_cmps_op8_addr32, pVCpu->iem.s.iEffSeg);
|
---|
11590 | case IEMMODE_64BIT: return IEM_MC_DEFER_TO_CIMPL_1(iemCImpl_repe_cmps_op8_addr64, pVCpu->iem.s.iEffSeg);
|
---|
11591 | IEM_NOT_REACHED_DEFAULT_CASE_RET();
|
---|
11592 | }
|
---|
11593 | }
|
---|
11594 | if (pVCpu->iem.s.fPrefixes & IEM_OP_PRF_REPNZ)
|
---|
11595 | {
|
---|
11596 | IEMOP_MNEMONIC("repe cmps Xb,Yb");
|
---|
11597 | switch (pVCpu->iem.s.enmEffAddrMode)
|
---|
11598 | {
|
---|
11599 | case IEMMODE_16BIT: return IEM_MC_DEFER_TO_CIMPL_1(iemCImpl_repne_cmps_op8_addr16, pVCpu->iem.s.iEffSeg);
|
---|
11600 | case IEMMODE_32BIT: return IEM_MC_DEFER_TO_CIMPL_1(iemCImpl_repne_cmps_op8_addr32, pVCpu->iem.s.iEffSeg);
|
---|
11601 | case IEMMODE_64BIT: return IEM_MC_DEFER_TO_CIMPL_1(iemCImpl_repne_cmps_op8_addr64, pVCpu->iem.s.iEffSeg);
|
---|
11602 | IEM_NOT_REACHED_DEFAULT_CASE_RET();
|
---|
11603 | }
|
---|
11604 | }
|
---|
11605 | IEMOP_MNEMONIC("cmps Xb,Yb");
|
---|
11606 |
|
---|
11607 | /*
|
---|
11608 | * Sharing case implementation with cmps[wdq] below.
|
---|
11609 | */
|
---|
11610 | switch (pVCpu->iem.s.enmEffAddrMode)
|
---|
11611 | {
|
---|
11612 | case IEMMODE_16BIT: IEM_CMPS_CASE(8, 16); break;
|
---|
11613 | case IEMMODE_32BIT: IEM_CMPS_CASE(8, 32); break;
|
---|
11614 | case IEMMODE_64BIT: IEM_CMPS_CASE(8, 64); break;
|
---|
11615 | IEM_NOT_REACHED_DEFAULT_CASE_RET();
|
---|
11616 | }
|
---|
11617 | return VINF_SUCCESS;
|
---|
11618 |
|
---|
11619 | }
|
---|
11620 |
|
---|
11621 |
|
---|
11622 | /** Opcode 0xa7. */
|
---|
11623 | FNIEMOP_DEF(iemOp_cmpswd_Xv_Yv)
|
---|
11624 | {
|
---|
11625 | IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
|
---|
11626 |
|
---|
11627 | /*
|
---|
11628 | * Use the C implementation if a repeat prefix is encountered.
|
---|
11629 | */
|
---|
11630 | if (pVCpu->iem.s.fPrefixes & IEM_OP_PRF_REPZ)
|
---|
11631 | {
|
---|
11632 | IEMOP_MNEMONIC("repe cmps Xv,Yv");
|
---|
11633 | switch (pVCpu->iem.s.enmEffOpSize)
|
---|
11634 | {
|
---|
11635 | case IEMMODE_16BIT:
|
---|
11636 | switch (pVCpu->iem.s.enmEffAddrMode)
|
---|
11637 | {
|
---|
11638 | case IEMMODE_16BIT: return IEM_MC_DEFER_TO_CIMPL_1(iemCImpl_repe_cmps_op16_addr16, pVCpu->iem.s.iEffSeg);
|
---|
11639 | case IEMMODE_32BIT: return IEM_MC_DEFER_TO_CIMPL_1(iemCImpl_repe_cmps_op16_addr32, pVCpu->iem.s.iEffSeg);
|
---|
11640 | case IEMMODE_64BIT: return IEM_MC_DEFER_TO_CIMPL_1(iemCImpl_repe_cmps_op16_addr64, pVCpu->iem.s.iEffSeg);
|
---|
11641 | IEM_NOT_REACHED_DEFAULT_CASE_RET();
|
---|
11642 | }
|
---|
11643 | break;
|
---|
11644 | case IEMMODE_32BIT:
|
---|
11645 | switch (pVCpu->iem.s.enmEffAddrMode)
|
---|
11646 | {
|
---|
11647 | case IEMMODE_16BIT: return IEM_MC_DEFER_TO_CIMPL_1(iemCImpl_repe_cmps_op32_addr16, pVCpu->iem.s.iEffSeg);
|
---|
11648 | case IEMMODE_32BIT: return IEM_MC_DEFER_TO_CIMPL_1(iemCImpl_repe_cmps_op32_addr32, pVCpu->iem.s.iEffSeg);
|
---|
11649 | case IEMMODE_64BIT: return IEM_MC_DEFER_TO_CIMPL_1(iemCImpl_repe_cmps_op32_addr64, pVCpu->iem.s.iEffSeg);
|
---|
11650 | IEM_NOT_REACHED_DEFAULT_CASE_RET();
|
---|
11651 | }
|
---|
11652 | case IEMMODE_64BIT:
|
---|
11653 | switch (pVCpu->iem.s.enmEffAddrMode)
|
---|
11654 | {
|
---|
11655 | case IEMMODE_16BIT: AssertFailedReturn(VERR_IEM_IPE_4);
|
---|
11656 | case IEMMODE_32BIT: return IEM_MC_DEFER_TO_CIMPL_1(iemCImpl_repe_cmps_op64_addr32, pVCpu->iem.s.iEffSeg);
|
---|
11657 | case IEMMODE_64BIT: return IEM_MC_DEFER_TO_CIMPL_1(iemCImpl_repe_cmps_op64_addr64, pVCpu->iem.s.iEffSeg);
|
---|
11658 | IEM_NOT_REACHED_DEFAULT_CASE_RET();
|
---|
11659 | }
|
---|
11660 | IEM_NOT_REACHED_DEFAULT_CASE_RET();
|
---|
11661 | }
|
---|
11662 | }
|
---|
11663 |
|
---|
11664 | if (pVCpu->iem.s.fPrefixes & IEM_OP_PRF_REPNZ)
|
---|
11665 | {
|
---|
11666 | IEMOP_MNEMONIC("repne cmps Xv,Yv");
|
---|
11667 | switch (pVCpu->iem.s.enmEffOpSize)
|
---|
11668 | {
|
---|
11669 | case IEMMODE_16BIT:
|
---|
11670 | switch (pVCpu->iem.s.enmEffAddrMode)
|
---|
11671 | {
|
---|
11672 | case IEMMODE_16BIT: return IEM_MC_DEFER_TO_CIMPL_1(iemCImpl_repne_cmps_op16_addr16, pVCpu->iem.s.iEffSeg);
|
---|
11673 | case IEMMODE_32BIT: return IEM_MC_DEFER_TO_CIMPL_1(iemCImpl_repne_cmps_op16_addr32, pVCpu->iem.s.iEffSeg);
|
---|
11674 | case IEMMODE_64BIT: return IEM_MC_DEFER_TO_CIMPL_1(iemCImpl_repne_cmps_op16_addr64, pVCpu->iem.s.iEffSeg);
|
---|
11675 | IEM_NOT_REACHED_DEFAULT_CASE_RET();
|
---|
11676 | }
|
---|
11677 | break;
|
---|
11678 | case IEMMODE_32BIT:
|
---|
11679 | switch (pVCpu->iem.s.enmEffAddrMode)
|
---|
11680 | {
|
---|
11681 | case IEMMODE_16BIT: return IEM_MC_DEFER_TO_CIMPL_1(iemCImpl_repne_cmps_op32_addr16, pVCpu->iem.s.iEffSeg);
|
---|
11682 | case IEMMODE_32BIT: return IEM_MC_DEFER_TO_CIMPL_1(iemCImpl_repne_cmps_op32_addr32, pVCpu->iem.s.iEffSeg);
|
---|
11683 | case IEMMODE_64BIT: return IEM_MC_DEFER_TO_CIMPL_1(iemCImpl_repne_cmps_op32_addr64, pVCpu->iem.s.iEffSeg);
|
---|
11684 | IEM_NOT_REACHED_DEFAULT_CASE_RET();
|
---|
11685 | }
|
---|
11686 | case IEMMODE_64BIT:
|
---|
11687 | switch (pVCpu->iem.s.enmEffAddrMode)
|
---|
11688 | {
|
---|
11689 | case IEMMODE_16BIT: AssertFailedReturn(VERR_IEM_IPE_2);
|
---|
11690 | case IEMMODE_32BIT: return IEM_MC_DEFER_TO_CIMPL_1(iemCImpl_repne_cmps_op64_addr32, pVCpu->iem.s.iEffSeg);
|
---|
11691 | case IEMMODE_64BIT: return IEM_MC_DEFER_TO_CIMPL_1(iemCImpl_repne_cmps_op64_addr64, pVCpu->iem.s.iEffSeg);
|
---|
11692 | IEM_NOT_REACHED_DEFAULT_CASE_RET();
|
---|
11693 | }
|
---|
11694 | IEM_NOT_REACHED_DEFAULT_CASE_RET();
|
---|
11695 | }
|
---|
11696 | }
|
---|
11697 |
|
---|
11698 | IEMOP_MNEMONIC("cmps Xv,Yv");
|
---|
11699 |
|
---|
11700 | /*
|
---|
11701 | * Annoying double switch here.
|
---|
11702 | * Using ugly macro for implementing the cases, sharing it with cmpsb.
|
---|
11703 | */
|
---|
11704 | switch (pVCpu->iem.s.enmEffOpSize)
|
---|
11705 | {
|
---|
11706 | case IEMMODE_16BIT:
|
---|
11707 | switch (pVCpu->iem.s.enmEffAddrMode)
|
---|
11708 | {
|
---|
11709 | case IEMMODE_16BIT: IEM_CMPS_CASE(16, 16); break;
|
---|
11710 | case IEMMODE_32BIT: IEM_CMPS_CASE(16, 32); break;
|
---|
11711 | case IEMMODE_64BIT: IEM_CMPS_CASE(16, 64); break;
|
---|
11712 | IEM_NOT_REACHED_DEFAULT_CASE_RET();
|
---|
11713 | }
|
---|
11714 | break;
|
---|
11715 |
|
---|
11716 | case IEMMODE_32BIT:
|
---|
11717 | switch (pVCpu->iem.s.enmEffAddrMode)
|
---|
11718 | {
|
---|
11719 | case IEMMODE_16BIT: IEM_CMPS_CASE(32, 16); break;
|
---|
11720 | case IEMMODE_32BIT: IEM_CMPS_CASE(32, 32); break;
|
---|
11721 | case IEMMODE_64BIT: IEM_CMPS_CASE(32, 64); break;
|
---|
11722 | IEM_NOT_REACHED_DEFAULT_CASE_RET();
|
---|
11723 | }
|
---|
11724 | break;
|
---|
11725 |
|
---|
11726 | case IEMMODE_64BIT:
|
---|
11727 | switch (pVCpu->iem.s.enmEffAddrMode)
|
---|
11728 | {
|
---|
11729 | case IEMMODE_16BIT: AssertFailedReturn(VERR_IEM_IPE_1); /* cannot be encoded */ break;
|
---|
11730 | case IEMMODE_32BIT: IEM_CMPS_CASE(64, 32); break;
|
---|
11731 | case IEMMODE_64BIT: IEM_CMPS_CASE(64, 64); break;
|
---|
11732 | IEM_NOT_REACHED_DEFAULT_CASE_RET();
|
---|
11733 | }
|
---|
11734 | break;
|
---|
11735 | IEM_NOT_REACHED_DEFAULT_CASE_RET();
|
---|
11736 | }
|
---|
11737 | return VINF_SUCCESS;
|
---|
11738 |
|
---|
11739 | }
|
---|
11740 |
|
---|
11741 | #undef IEM_CMPS_CASE
|
---|
11742 |
|
---|
11743 | /** Opcode 0xa8. */
|
---|
11744 | FNIEMOP_DEF(iemOp_test_AL_Ib)
|
---|
11745 | {
|
---|
11746 | IEMOP_MNEMONIC("test al,Ib");
|
---|
11747 | IEMOP_VERIFICATION_UNDEFINED_EFLAGS(X86_EFL_AF);
|
---|
11748 | return FNIEMOP_CALL_1(iemOpHlpBinaryOperator_AL_Ib, &g_iemAImpl_test);
|
---|
11749 | }
|
---|
11750 |
|
---|
11751 |
|
---|
11752 | /** Opcode 0xa9. */
|
---|
11753 | FNIEMOP_DEF(iemOp_test_eAX_Iz)
|
---|
11754 | {
|
---|
11755 | IEMOP_MNEMONIC("test rAX,Iz");
|
---|
11756 | IEMOP_VERIFICATION_UNDEFINED_EFLAGS(X86_EFL_AF);
|
---|
11757 | return FNIEMOP_CALL_1(iemOpHlpBinaryOperator_rAX_Iz, &g_iemAImpl_test);
|
---|
11758 | }
|
---|
11759 |
|
---|
11760 |
|
---|
11761 | /** Macro used by iemOp_stosb_Yb_AL and iemOp_stoswd_Yv_eAX */
|
---|
11762 | #define IEM_STOS_CASE(ValBits, AddrBits) \
|
---|
11763 | IEM_MC_BEGIN(0, 2); \
|
---|
11764 | IEM_MC_LOCAL(uint##ValBits##_t, uValue); \
|
---|
11765 | IEM_MC_LOCAL(RTGCPTR, uAddr); \
|
---|
11766 | IEM_MC_FETCH_GREG_U##ValBits(uValue, X86_GREG_xAX); \
|
---|
11767 | IEM_MC_FETCH_GREG_U##AddrBits##_ZX_U64(uAddr, X86_GREG_xDI); \
|
---|
11768 | IEM_MC_STORE_MEM_U##ValBits(X86_SREG_ES, uAddr, uValue); \
|
---|
11769 | IEM_MC_IF_EFL_BIT_SET(X86_EFL_DF) { \
|
---|
11770 | IEM_MC_SUB_GREG_U##AddrBits(X86_GREG_xDI, ValBits / 8); \
|
---|
11771 | } IEM_MC_ELSE() { \
|
---|
11772 | IEM_MC_ADD_GREG_U##AddrBits(X86_GREG_xDI, ValBits / 8); \
|
---|
11773 | } IEM_MC_ENDIF(); \
|
---|
11774 | IEM_MC_ADVANCE_RIP(); \
|
---|
11775 | IEM_MC_END(); \
|
---|
11776 |
|
---|
11777 | /** Opcode 0xaa. */
|
---|
11778 | FNIEMOP_DEF(iemOp_stosb_Yb_AL)
|
---|
11779 | {
|
---|
11780 | IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
|
---|
11781 |
|
---|
11782 | /*
|
---|
11783 | * Use the C implementation if a repeat prefix is encountered.
|
---|
11784 | */
|
---|
11785 | if (pVCpu->iem.s.fPrefixes & (IEM_OP_PRF_REPNZ | IEM_OP_PRF_REPZ))
|
---|
11786 | {
|
---|
11787 | IEMOP_MNEMONIC("rep stos Yb,al");
|
---|
11788 | switch (pVCpu->iem.s.enmEffAddrMode)
|
---|
11789 | {
|
---|
11790 | case IEMMODE_16BIT: return IEM_MC_DEFER_TO_CIMPL_0(iemCImpl_stos_al_m16);
|
---|
11791 | case IEMMODE_32BIT: return IEM_MC_DEFER_TO_CIMPL_0(iemCImpl_stos_al_m32);
|
---|
11792 | case IEMMODE_64BIT: return IEM_MC_DEFER_TO_CIMPL_0(iemCImpl_stos_al_m64);
|
---|
11793 | IEM_NOT_REACHED_DEFAULT_CASE_RET();
|
---|
11794 | }
|
---|
11795 | }
|
---|
11796 | IEMOP_MNEMONIC("stos Yb,al");
|
---|
11797 |
|
---|
11798 | /*
|
---|
11799 | * Sharing case implementation with stos[wdq] below.
|
---|
11800 | */
|
---|
11801 | switch (pVCpu->iem.s.enmEffAddrMode)
|
---|
11802 | {
|
---|
11803 | case IEMMODE_16BIT: IEM_STOS_CASE(8, 16); break;
|
---|
11804 | case IEMMODE_32BIT: IEM_STOS_CASE(8, 32); break;
|
---|
11805 | case IEMMODE_64BIT: IEM_STOS_CASE(8, 64); break;
|
---|
11806 | IEM_NOT_REACHED_DEFAULT_CASE_RET();
|
---|
11807 | }
|
---|
11808 | return VINF_SUCCESS;
|
---|
11809 | }
|
---|
11810 |
|
---|
11811 |
|
---|
11812 | /** Opcode 0xab. */
|
---|
11813 | FNIEMOP_DEF(iemOp_stoswd_Yv_eAX)
|
---|
11814 | {
|
---|
11815 | IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
|
---|
11816 |
|
---|
11817 | /*
|
---|
11818 | * Use the C implementation if a repeat prefix is encountered.
|
---|
11819 | */
|
---|
11820 | if (pVCpu->iem.s.fPrefixes & (IEM_OP_PRF_REPNZ | IEM_OP_PRF_REPZ))
|
---|
11821 | {
|
---|
11822 | IEMOP_MNEMONIC("rep stos Yv,rAX");
|
---|
11823 | switch (pVCpu->iem.s.enmEffOpSize)
|
---|
11824 | {
|
---|
11825 | case IEMMODE_16BIT:
|
---|
11826 | switch (pVCpu->iem.s.enmEffAddrMode)
|
---|
11827 | {
|
---|
11828 | case IEMMODE_16BIT: return IEM_MC_DEFER_TO_CIMPL_0(iemCImpl_stos_ax_m16);
|
---|
11829 | case IEMMODE_32BIT: return IEM_MC_DEFER_TO_CIMPL_0(iemCImpl_stos_ax_m32);
|
---|
11830 | case IEMMODE_64BIT: return IEM_MC_DEFER_TO_CIMPL_0(iemCImpl_stos_ax_m64);
|
---|
11831 | IEM_NOT_REACHED_DEFAULT_CASE_RET();
|
---|
11832 | }
|
---|
11833 | break;
|
---|
11834 | case IEMMODE_32BIT:
|
---|
11835 | switch (pVCpu->iem.s.enmEffAddrMode)
|
---|
11836 | {
|
---|
11837 | case IEMMODE_16BIT: return IEM_MC_DEFER_TO_CIMPL_0(iemCImpl_stos_eax_m16);
|
---|
11838 | case IEMMODE_32BIT: return IEM_MC_DEFER_TO_CIMPL_0(iemCImpl_stos_eax_m32);
|
---|
11839 | case IEMMODE_64BIT: return IEM_MC_DEFER_TO_CIMPL_0(iemCImpl_stos_eax_m64);
|
---|
11840 | IEM_NOT_REACHED_DEFAULT_CASE_RET();
|
---|
11841 | }
|
---|
11842 | case IEMMODE_64BIT:
|
---|
11843 | switch (pVCpu->iem.s.enmEffAddrMode)
|
---|
11844 | {
|
---|
11845 | case IEMMODE_16BIT: AssertFailedReturn(VERR_IEM_IPE_9);
|
---|
11846 | case IEMMODE_32BIT: return IEM_MC_DEFER_TO_CIMPL_0(iemCImpl_stos_rax_m32);
|
---|
11847 | case IEMMODE_64BIT: return IEM_MC_DEFER_TO_CIMPL_0(iemCImpl_stos_rax_m64);
|
---|
11848 | IEM_NOT_REACHED_DEFAULT_CASE_RET();
|
---|
11849 | }
|
---|
11850 | IEM_NOT_REACHED_DEFAULT_CASE_RET();
|
---|
11851 | }
|
---|
11852 | }
|
---|
11853 | IEMOP_MNEMONIC("stos Yv,rAX");
|
---|
11854 |
|
---|
11855 | /*
|
---|
11856 | * Annoying double switch here.
|
---|
11857 | * Using ugly macro for implementing the cases, sharing it with stosb.
|
---|
11858 | */
|
---|
11859 | switch (pVCpu->iem.s.enmEffOpSize)
|
---|
11860 | {
|
---|
11861 | case IEMMODE_16BIT:
|
---|
11862 | switch (pVCpu->iem.s.enmEffAddrMode)
|
---|
11863 | {
|
---|
11864 | case IEMMODE_16BIT: IEM_STOS_CASE(16, 16); break;
|
---|
11865 | case IEMMODE_32BIT: IEM_STOS_CASE(16, 32); break;
|
---|
11866 | case IEMMODE_64BIT: IEM_STOS_CASE(16, 64); break;
|
---|
11867 | IEM_NOT_REACHED_DEFAULT_CASE_RET();
|
---|
11868 | }
|
---|
11869 | break;
|
---|
11870 |
|
---|
11871 | case IEMMODE_32BIT:
|
---|
11872 | switch (pVCpu->iem.s.enmEffAddrMode)
|
---|
11873 | {
|
---|
11874 | case IEMMODE_16BIT: IEM_STOS_CASE(32, 16); break;
|
---|
11875 | case IEMMODE_32BIT: IEM_STOS_CASE(32, 32); break;
|
---|
11876 | case IEMMODE_64BIT: IEM_STOS_CASE(32, 64); break;
|
---|
11877 | IEM_NOT_REACHED_DEFAULT_CASE_RET();
|
---|
11878 | }
|
---|
11879 | break;
|
---|
11880 |
|
---|
11881 | case IEMMODE_64BIT:
|
---|
11882 | switch (pVCpu->iem.s.enmEffAddrMode)
|
---|
11883 | {
|
---|
11884 | case IEMMODE_16BIT: AssertFailedReturn(VERR_IEM_IPE_1); /* cannot be encoded */ break;
|
---|
11885 | case IEMMODE_32BIT: IEM_STOS_CASE(64, 32); break;
|
---|
11886 | case IEMMODE_64BIT: IEM_STOS_CASE(64, 64); break;
|
---|
11887 | IEM_NOT_REACHED_DEFAULT_CASE_RET();
|
---|
11888 | }
|
---|
11889 | break;
|
---|
11890 | IEM_NOT_REACHED_DEFAULT_CASE_RET();
|
---|
11891 | }
|
---|
11892 | return VINF_SUCCESS;
|
---|
11893 | }
|
---|
11894 |
|
---|
11895 | #undef IEM_STOS_CASE
|
---|
11896 |
|
---|
11897 | /** Macro used by iemOp_lodsb_AL_Xb and iemOp_lodswd_eAX_Xv */
|
---|
11898 | #define IEM_LODS_CASE(ValBits, AddrBits) \
|
---|
11899 | IEM_MC_BEGIN(0, 2); \
|
---|
11900 | IEM_MC_LOCAL(uint##ValBits##_t, uValue); \
|
---|
11901 | IEM_MC_LOCAL(RTGCPTR, uAddr); \
|
---|
11902 | IEM_MC_FETCH_GREG_U##AddrBits##_ZX_U64(uAddr, X86_GREG_xSI); \
|
---|
11903 | IEM_MC_FETCH_MEM_U##ValBits(uValue, pVCpu->iem.s.iEffSeg, uAddr); \
|
---|
11904 | IEM_MC_STORE_GREG_U##ValBits(X86_GREG_xAX, uValue); \
|
---|
11905 | IEM_MC_IF_EFL_BIT_SET(X86_EFL_DF) { \
|
---|
11906 | IEM_MC_SUB_GREG_U##AddrBits(X86_GREG_xSI, ValBits / 8); \
|
---|
11907 | } IEM_MC_ELSE() { \
|
---|
11908 | IEM_MC_ADD_GREG_U##AddrBits(X86_GREG_xSI, ValBits / 8); \
|
---|
11909 | } IEM_MC_ENDIF(); \
|
---|
11910 | IEM_MC_ADVANCE_RIP(); \
|
---|
11911 | IEM_MC_END();
|
---|
11912 |
|
---|
11913 | /** Opcode 0xac. */
|
---|
11914 | FNIEMOP_DEF(iemOp_lodsb_AL_Xb)
|
---|
11915 | {
|
---|
11916 | IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
|
---|
11917 |
|
---|
11918 | /*
|
---|
11919 | * Use the C implementation if a repeat prefix is encountered.
|
---|
11920 | */
|
---|
11921 | if (pVCpu->iem.s.fPrefixes & (IEM_OP_PRF_REPNZ | IEM_OP_PRF_REPZ))
|
---|
11922 | {
|
---|
11923 | IEMOP_MNEMONIC("rep lodsb al,Xb");
|
---|
11924 | switch (pVCpu->iem.s.enmEffAddrMode)
|
---|
11925 | {
|
---|
11926 | case IEMMODE_16BIT: return IEM_MC_DEFER_TO_CIMPL_1(iemCImpl_lods_al_m16, pVCpu->iem.s.iEffSeg);
|
---|
11927 | case IEMMODE_32BIT: return IEM_MC_DEFER_TO_CIMPL_1(iemCImpl_lods_al_m32, pVCpu->iem.s.iEffSeg);
|
---|
11928 | case IEMMODE_64BIT: return IEM_MC_DEFER_TO_CIMPL_1(iemCImpl_lods_al_m64, pVCpu->iem.s.iEffSeg);
|
---|
11929 | IEM_NOT_REACHED_DEFAULT_CASE_RET();
|
---|
11930 | }
|
---|
11931 | }
|
---|
11932 | IEMOP_MNEMONIC("lodsb al,Xb");
|
---|
11933 |
|
---|
11934 | /*
|
---|
11935 | * Sharing case implementation with stos[wdq] below.
|
---|
11936 | */
|
---|
11937 | switch (pVCpu->iem.s.enmEffAddrMode)
|
---|
11938 | {
|
---|
11939 | case IEMMODE_16BIT: IEM_LODS_CASE(8, 16); break;
|
---|
11940 | case IEMMODE_32BIT: IEM_LODS_CASE(8, 32); break;
|
---|
11941 | case IEMMODE_64BIT: IEM_LODS_CASE(8, 64); break;
|
---|
11942 | IEM_NOT_REACHED_DEFAULT_CASE_RET();
|
---|
11943 | }
|
---|
11944 | return VINF_SUCCESS;
|
---|
11945 | }
|
---|
11946 |
|
---|
11947 |
|
---|
11948 | /** Opcode 0xad. */
|
---|
11949 | FNIEMOP_DEF(iemOp_lodswd_eAX_Xv)
|
---|
11950 | {
|
---|
11951 | IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
|
---|
11952 |
|
---|
11953 | /*
|
---|
11954 | * Use the C implementation if a repeat prefix is encountered.
|
---|
11955 | */
|
---|
11956 | if (pVCpu->iem.s.fPrefixes & (IEM_OP_PRF_REPNZ | IEM_OP_PRF_REPZ))
|
---|
11957 | {
|
---|
11958 | IEMOP_MNEMONIC("rep lods rAX,Xv");
|
---|
11959 | switch (pVCpu->iem.s.enmEffOpSize)
|
---|
11960 | {
|
---|
11961 | case IEMMODE_16BIT:
|
---|
11962 | switch (pVCpu->iem.s.enmEffAddrMode)
|
---|
11963 | {
|
---|
11964 | case IEMMODE_16BIT: return IEM_MC_DEFER_TO_CIMPL_1(iemCImpl_lods_ax_m16, pVCpu->iem.s.iEffSeg);
|
---|
11965 | case IEMMODE_32BIT: return IEM_MC_DEFER_TO_CIMPL_1(iemCImpl_lods_ax_m32, pVCpu->iem.s.iEffSeg);
|
---|
11966 | case IEMMODE_64BIT: return IEM_MC_DEFER_TO_CIMPL_1(iemCImpl_lods_ax_m64, pVCpu->iem.s.iEffSeg);
|
---|
11967 | IEM_NOT_REACHED_DEFAULT_CASE_RET();
|
---|
11968 | }
|
---|
11969 | break;
|
---|
11970 | case IEMMODE_32BIT:
|
---|
11971 | switch (pVCpu->iem.s.enmEffAddrMode)
|
---|
11972 | {
|
---|
11973 | case IEMMODE_16BIT: return IEM_MC_DEFER_TO_CIMPL_1(iemCImpl_lods_eax_m16, pVCpu->iem.s.iEffSeg);
|
---|
11974 | case IEMMODE_32BIT: return IEM_MC_DEFER_TO_CIMPL_1(iemCImpl_lods_eax_m32, pVCpu->iem.s.iEffSeg);
|
---|
11975 | case IEMMODE_64BIT: return IEM_MC_DEFER_TO_CIMPL_1(iemCImpl_lods_eax_m64, pVCpu->iem.s.iEffSeg);
|
---|
11976 | IEM_NOT_REACHED_DEFAULT_CASE_RET();
|
---|
11977 | }
|
---|
11978 | case IEMMODE_64BIT:
|
---|
11979 | switch (pVCpu->iem.s.enmEffAddrMode)
|
---|
11980 | {
|
---|
11981 | case IEMMODE_16BIT: AssertFailedReturn(VERR_IEM_IPE_7);
|
---|
11982 | case IEMMODE_32BIT: return IEM_MC_DEFER_TO_CIMPL_1(iemCImpl_lods_rax_m32, pVCpu->iem.s.iEffSeg);
|
---|
11983 | case IEMMODE_64BIT: return IEM_MC_DEFER_TO_CIMPL_1(iemCImpl_lods_rax_m64, pVCpu->iem.s.iEffSeg);
|
---|
11984 | IEM_NOT_REACHED_DEFAULT_CASE_RET();
|
---|
11985 | }
|
---|
11986 | IEM_NOT_REACHED_DEFAULT_CASE_RET();
|
---|
11987 | }
|
---|
11988 | }
|
---|
11989 | IEMOP_MNEMONIC("lods rAX,Xv");
|
---|
11990 |
|
---|
11991 | /*
|
---|
11992 | * Annoying double switch here.
|
---|
11993 | * Using ugly macro for implementing the cases, sharing it with lodsb.
|
---|
11994 | */
|
---|
11995 | switch (pVCpu->iem.s.enmEffOpSize)
|
---|
11996 | {
|
---|
11997 | case IEMMODE_16BIT:
|
---|
11998 | switch (pVCpu->iem.s.enmEffAddrMode)
|
---|
11999 | {
|
---|
12000 | case IEMMODE_16BIT: IEM_LODS_CASE(16, 16); break;
|
---|
12001 | case IEMMODE_32BIT: IEM_LODS_CASE(16, 32); break;
|
---|
12002 | case IEMMODE_64BIT: IEM_LODS_CASE(16, 64); break;
|
---|
12003 | IEM_NOT_REACHED_DEFAULT_CASE_RET();
|
---|
12004 | }
|
---|
12005 | break;
|
---|
12006 |
|
---|
12007 | case IEMMODE_32BIT:
|
---|
12008 | switch (pVCpu->iem.s.enmEffAddrMode)
|
---|
12009 | {
|
---|
12010 | case IEMMODE_16BIT: IEM_LODS_CASE(32, 16); break;
|
---|
12011 | case IEMMODE_32BIT: IEM_LODS_CASE(32, 32); break;
|
---|
12012 | case IEMMODE_64BIT: IEM_LODS_CASE(32, 64); break;
|
---|
12013 | IEM_NOT_REACHED_DEFAULT_CASE_RET();
|
---|
12014 | }
|
---|
12015 | break;
|
---|
12016 |
|
---|
12017 | case IEMMODE_64BIT:
|
---|
12018 | switch (pVCpu->iem.s.enmEffAddrMode)
|
---|
12019 | {
|
---|
12020 | case IEMMODE_16BIT: AssertFailedReturn(VERR_IEM_IPE_1); /* cannot be encoded */ break;
|
---|
12021 | case IEMMODE_32BIT: IEM_LODS_CASE(64, 32); break;
|
---|
12022 | case IEMMODE_64BIT: IEM_LODS_CASE(64, 64); break;
|
---|
12023 | IEM_NOT_REACHED_DEFAULT_CASE_RET();
|
---|
12024 | }
|
---|
12025 | break;
|
---|
12026 | IEM_NOT_REACHED_DEFAULT_CASE_RET();
|
---|
12027 | }
|
---|
12028 | return VINF_SUCCESS;
|
---|
12029 | }
|
---|
12030 |
|
---|
12031 | #undef IEM_LODS_CASE
|
---|
12032 |
|
---|
12033 | /** Macro used by iemOp_scasb_AL_Xb and iemOp_scaswd_eAX_Xv */
|
---|
12034 | #define IEM_SCAS_CASE(ValBits, AddrBits) \
|
---|
12035 | IEM_MC_BEGIN(3, 2); \
|
---|
12036 | IEM_MC_ARG(uint##ValBits##_t *, puRax, 0); \
|
---|
12037 | IEM_MC_ARG(uint##ValBits##_t, uValue, 1); \
|
---|
12038 | IEM_MC_ARG(uint32_t *, pEFlags, 2); \
|
---|
12039 | IEM_MC_LOCAL(RTGCPTR, uAddr); \
|
---|
12040 | \
|
---|
12041 | IEM_MC_FETCH_GREG_U##AddrBits##_ZX_U64(uAddr, X86_GREG_xDI); \
|
---|
12042 | IEM_MC_FETCH_MEM_U##ValBits(uValue, X86_SREG_ES, uAddr); \
|
---|
12043 | IEM_MC_REF_GREG_U##ValBits(puRax, X86_GREG_xAX); \
|
---|
12044 | IEM_MC_REF_EFLAGS(pEFlags); \
|
---|
12045 | IEM_MC_CALL_VOID_AIMPL_3(iemAImpl_cmp_u##ValBits, puRax, uValue, pEFlags); \
|
---|
12046 | \
|
---|
12047 | IEM_MC_IF_EFL_BIT_SET(X86_EFL_DF) { \
|
---|
12048 | IEM_MC_SUB_GREG_U##AddrBits(X86_GREG_xDI, ValBits / 8); \
|
---|
12049 | } IEM_MC_ELSE() { \
|
---|
12050 | IEM_MC_ADD_GREG_U##AddrBits(X86_GREG_xDI, ValBits / 8); \
|
---|
12051 | } IEM_MC_ENDIF(); \
|
---|
12052 | IEM_MC_ADVANCE_RIP(); \
|
---|
12053 | IEM_MC_END();
|
---|
12054 |
|
---|
12055 | /** Opcode 0xae. */
|
---|
12056 | FNIEMOP_DEF(iemOp_scasb_AL_Xb)
|
---|
12057 | {
|
---|
12058 | IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
|
---|
12059 |
|
---|
12060 | /*
|
---|
12061 | * Use the C implementation if a repeat prefix is encountered.
|
---|
12062 | */
|
---|
12063 | if (pVCpu->iem.s.fPrefixes & IEM_OP_PRF_REPZ)
|
---|
12064 | {
|
---|
12065 | IEMOP_MNEMONIC("repe scasb al,Xb");
|
---|
12066 | switch (pVCpu->iem.s.enmEffAddrMode)
|
---|
12067 | {
|
---|
12068 | case IEMMODE_16BIT: return IEM_MC_DEFER_TO_CIMPL_0(iemCImpl_repe_scas_al_m16);
|
---|
12069 | case IEMMODE_32BIT: return IEM_MC_DEFER_TO_CIMPL_0(iemCImpl_repe_scas_al_m32);
|
---|
12070 | case IEMMODE_64BIT: return IEM_MC_DEFER_TO_CIMPL_0(iemCImpl_repe_scas_al_m64);
|
---|
12071 | IEM_NOT_REACHED_DEFAULT_CASE_RET();
|
---|
12072 | }
|
---|
12073 | }
|
---|
12074 | if (pVCpu->iem.s.fPrefixes & IEM_OP_PRF_REPNZ)
|
---|
12075 | {
|
---|
12076 | IEMOP_MNEMONIC("repne scasb al,Xb");
|
---|
12077 | switch (pVCpu->iem.s.enmEffAddrMode)
|
---|
12078 | {
|
---|
12079 | case IEMMODE_16BIT: return IEM_MC_DEFER_TO_CIMPL_0(iemCImpl_repne_scas_al_m16);
|
---|
12080 | case IEMMODE_32BIT: return IEM_MC_DEFER_TO_CIMPL_0(iemCImpl_repne_scas_al_m32);
|
---|
12081 | case IEMMODE_64BIT: return IEM_MC_DEFER_TO_CIMPL_0(iemCImpl_repne_scas_al_m64);
|
---|
12082 | IEM_NOT_REACHED_DEFAULT_CASE_RET();
|
---|
12083 | }
|
---|
12084 | }
|
---|
12085 | IEMOP_MNEMONIC("scasb al,Xb");
|
---|
12086 |
|
---|
12087 | /*
|
---|
12088 | * Sharing case implementation with stos[wdq] below.
|
---|
12089 | */
|
---|
12090 | switch (pVCpu->iem.s.enmEffAddrMode)
|
---|
12091 | {
|
---|
12092 | case IEMMODE_16BIT: IEM_SCAS_CASE(8, 16); break;
|
---|
12093 | case IEMMODE_32BIT: IEM_SCAS_CASE(8, 32); break;
|
---|
12094 | case IEMMODE_64BIT: IEM_SCAS_CASE(8, 64); break;
|
---|
12095 | IEM_NOT_REACHED_DEFAULT_CASE_RET();
|
---|
12096 | }
|
---|
12097 | return VINF_SUCCESS;
|
---|
12098 | }
|
---|
12099 |
|
---|
12100 |
|
---|
12101 | /** Opcode 0xaf. */
|
---|
12102 | FNIEMOP_DEF(iemOp_scaswd_eAX_Xv)
|
---|
12103 | {
|
---|
12104 | IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
|
---|
12105 |
|
---|
12106 | /*
|
---|
12107 | * Use the C implementation if a repeat prefix is encountered.
|
---|
12108 | */
|
---|
12109 | if (pVCpu->iem.s.fPrefixes & IEM_OP_PRF_REPZ)
|
---|
12110 | {
|
---|
12111 | IEMOP_MNEMONIC("repe scas rAX,Xv");
|
---|
12112 | switch (pVCpu->iem.s.enmEffOpSize)
|
---|
12113 | {
|
---|
12114 | case IEMMODE_16BIT:
|
---|
12115 | switch (pVCpu->iem.s.enmEffAddrMode)
|
---|
12116 | {
|
---|
12117 | case IEMMODE_16BIT: return IEM_MC_DEFER_TO_CIMPL_0(iemCImpl_repe_scas_ax_m16);
|
---|
12118 | case IEMMODE_32BIT: return IEM_MC_DEFER_TO_CIMPL_0(iemCImpl_repe_scas_ax_m32);
|
---|
12119 | case IEMMODE_64BIT: return IEM_MC_DEFER_TO_CIMPL_0(iemCImpl_repe_scas_ax_m64);
|
---|
12120 | IEM_NOT_REACHED_DEFAULT_CASE_RET();
|
---|
12121 | }
|
---|
12122 | break;
|
---|
12123 | case IEMMODE_32BIT:
|
---|
12124 | switch (pVCpu->iem.s.enmEffAddrMode)
|
---|
12125 | {
|
---|
12126 | case IEMMODE_16BIT: return IEM_MC_DEFER_TO_CIMPL_0(iemCImpl_repe_scas_eax_m16);
|
---|
12127 | case IEMMODE_32BIT: return IEM_MC_DEFER_TO_CIMPL_0(iemCImpl_repe_scas_eax_m32);
|
---|
12128 | case IEMMODE_64BIT: return IEM_MC_DEFER_TO_CIMPL_0(iemCImpl_repe_scas_eax_m64);
|
---|
12129 | IEM_NOT_REACHED_DEFAULT_CASE_RET();
|
---|
12130 | }
|
---|
12131 | case IEMMODE_64BIT:
|
---|
12132 | switch (pVCpu->iem.s.enmEffAddrMode)
|
---|
12133 | {
|
---|
12134 | case IEMMODE_16BIT: AssertFailedReturn(VERR_IEM_IPE_6); /** @todo It's this wrong, we can do 16-bit addressing in 64-bit mode, but not 32-bit. right? */
|
---|
12135 | case IEMMODE_32BIT: return IEM_MC_DEFER_TO_CIMPL_0(iemCImpl_repe_scas_rax_m32);
|
---|
12136 | case IEMMODE_64BIT: return IEM_MC_DEFER_TO_CIMPL_0(iemCImpl_repe_scas_rax_m64);
|
---|
12137 | IEM_NOT_REACHED_DEFAULT_CASE_RET();
|
---|
12138 | }
|
---|
12139 | IEM_NOT_REACHED_DEFAULT_CASE_RET();
|
---|
12140 | }
|
---|
12141 | }
|
---|
12142 | if (pVCpu->iem.s.fPrefixes & IEM_OP_PRF_REPNZ)
|
---|
12143 | {
|
---|
12144 | IEMOP_MNEMONIC("repne scas rAX,Xv");
|
---|
12145 | switch (pVCpu->iem.s.enmEffOpSize)
|
---|
12146 | {
|
---|
12147 | case IEMMODE_16BIT:
|
---|
12148 | switch (pVCpu->iem.s.enmEffAddrMode)
|
---|
12149 | {
|
---|
12150 | case IEMMODE_16BIT: return IEM_MC_DEFER_TO_CIMPL_0(iemCImpl_repne_scas_ax_m16);
|
---|
12151 | case IEMMODE_32BIT: return IEM_MC_DEFER_TO_CIMPL_0(iemCImpl_repne_scas_ax_m32);
|
---|
12152 | case IEMMODE_64BIT: return IEM_MC_DEFER_TO_CIMPL_0(iemCImpl_repne_scas_ax_m64);
|
---|
12153 | IEM_NOT_REACHED_DEFAULT_CASE_RET();
|
---|
12154 | }
|
---|
12155 | break;
|
---|
12156 | case IEMMODE_32BIT:
|
---|
12157 | switch (pVCpu->iem.s.enmEffAddrMode)
|
---|
12158 | {
|
---|
12159 | case IEMMODE_16BIT: return IEM_MC_DEFER_TO_CIMPL_0(iemCImpl_repne_scas_eax_m16);
|
---|
12160 | case IEMMODE_32BIT: return IEM_MC_DEFER_TO_CIMPL_0(iemCImpl_repne_scas_eax_m32);
|
---|
12161 | case IEMMODE_64BIT: return IEM_MC_DEFER_TO_CIMPL_0(iemCImpl_repne_scas_eax_m64);
|
---|
12162 | IEM_NOT_REACHED_DEFAULT_CASE_RET();
|
---|
12163 | }
|
---|
12164 | case IEMMODE_64BIT:
|
---|
12165 | switch (pVCpu->iem.s.enmEffAddrMode)
|
---|
12166 | {
|
---|
12167 | case IEMMODE_16BIT: AssertFailedReturn(VERR_IEM_IPE_5);
|
---|
12168 | case IEMMODE_32BIT: return IEM_MC_DEFER_TO_CIMPL_0(iemCImpl_repne_scas_rax_m32);
|
---|
12169 | case IEMMODE_64BIT: return IEM_MC_DEFER_TO_CIMPL_0(iemCImpl_repne_scas_rax_m64);
|
---|
12170 | IEM_NOT_REACHED_DEFAULT_CASE_RET();
|
---|
12171 | }
|
---|
12172 | IEM_NOT_REACHED_DEFAULT_CASE_RET();
|
---|
12173 | }
|
---|
12174 | }
|
---|
12175 | IEMOP_MNEMONIC("scas rAX,Xv");
|
---|
12176 |
|
---|
12177 | /*
|
---|
12178 | * Annoying double switch here.
|
---|
12179 | * Using ugly macro for implementing the cases, sharing it with scasb.
|
---|
12180 | */
|
---|
12181 | switch (pVCpu->iem.s.enmEffOpSize)
|
---|
12182 | {
|
---|
12183 | case IEMMODE_16BIT:
|
---|
12184 | switch (pVCpu->iem.s.enmEffAddrMode)
|
---|
12185 | {
|
---|
12186 | case IEMMODE_16BIT: IEM_SCAS_CASE(16, 16); break;
|
---|
12187 | case IEMMODE_32BIT: IEM_SCAS_CASE(16, 32); break;
|
---|
12188 | case IEMMODE_64BIT: IEM_SCAS_CASE(16, 64); break;
|
---|
12189 | IEM_NOT_REACHED_DEFAULT_CASE_RET();
|
---|
12190 | }
|
---|
12191 | break;
|
---|
12192 |
|
---|
12193 | case IEMMODE_32BIT:
|
---|
12194 | switch (pVCpu->iem.s.enmEffAddrMode)
|
---|
12195 | {
|
---|
12196 | case IEMMODE_16BIT: IEM_SCAS_CASE(32, 16); break;
|
---|
12197 | case IEMMODE_32BIT: IEM_SCAS_CASE(32, 32); break;
|
---|
12198 | case IEMMODE_64BIT: IEM_SCAS_CASE(32, 64); break;
|
---|
12199 | IEM_NOT_REACHED_DEFAULT_CASE_RET();
|
---|
12200 | }
|
---|
12201 | break;
|
---|
12202 |
|
---|
12203 | case IEMMODE_64BIT:
|
---|
12204 | switch (pVCpu->iem.s.enmEffAddrMode)
|
---|
12205 | {
|
---|
12206 | case IEMMODE_16BIT: AssertFailedReturn(VERR_IEM_IPE_1); /* cannot be encoded */ break;
|
---|
12207 | case IEMMODE_32BIT: IEM_SCAS_CASE(64, 32); break;
|
---|
12208 | case IEMMODE_64BIT: IEM_SCAS_CASE(64, 64); break;
|
---|
12209 | IEM_NOT_REACHED_DEFAULT_CASE_RET();
|
---|
12210 | }
|
---|
12211 | break;
|
---|
12212 | IEM_NOT_REACHED_DEFAULT_CASE_RET();
|
---|
12213 | }
|
---|
12214 | return VINF_SUCCESS;
|
---|
12215 | }
|
---|
12216 |
|
---|
12217 | #undef IEM_SCAS_CASE
|
---|
12218 |
|
---|
12219 | /**
|
---|
12220 | * Common 'mov r8, imm8' helper.
|
---|
12221 | */
|
---|
12222 | FNIEMOP_DEF_1(iemOpCommonMov_r8_Ib, uint8_t, iReg)
|
---|
12223 | {
|
---|
12224 | uint8_t u8Imm; IEM_OPCODE_GET_NEXT_U8(&u8Imm);
|
---|
12225 | IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
|
---|
12226 |
|
---|
12227 | IEM_MC_BEGIN(0, 1);
|
---|
12228 | IEM_MC_LOCAL_CONST(uint8_t, u8Value,/*=*/ u8Imm);
|
---|
12229 | IEM_MC_STORE_GREG_U8(iReg, u8Value);
|
---|
12230 | IEM_MC_ADVANCE_RIP();
|
---|
12231 | IEM_MC_END();
|
---|
12232 |
|
---|
12233 | return VINF_SUCCESS;
|
---|
12234 | }
|
---|
12235 |
|
---|
12236 |
|
---|
12237 | /** Opcode 0xb0. */
|
---|
12238 | FNIEMOP_DEF(iemOp_mov_AL_Ib)
|
---|
12239 | {
|
---|
12240 | IEMOP_MNEMONIC("mov AL,Ib");
|
---|
12241 | return FNIEMOP_CALL_1(iemOpCommonMov_r8_Ib, X86_GREG_xAX | pVCpu->iem.s.uRexB);
|
---|
12242 | }
|
---|
12243 |
|
---|
12244 |
|
---|
12245 | /** Opcode 0xb1. */
|
---|
12246 | FNIEMOP_DEF(iemOp_CL_Ib)
|
---|
12247 | {
|
---|
12248 | IEMOP_MNEMONIC("mov CL,Ib");
|
---|
12249 | return FNIEMOP_CALL_1(iemOpCommonMov_r8_Ib, X86_GREG_xCX | pVCpu->iem.s.uRexB);
|
---|
12250 | }
|
---|
12251 |
|
---|
12252 |
|
---|
12253 | /** Opcode 0xb2. */
|
---|
12254 | FNIEMOP_DEF(iemOp_DL_Ib)
|
---|
12255 | {
|
---|
12256 | IEMOP_MNEMONIC("mov DL,Ib");
|
---|
12257 | return FNIEMOP_CALL_1(iemOpCommonMov_r8_Ib, X86_GREG_xDX | pVCpu->iem.s.uRexB);
|
---|
12258 | }
|
---|
12259 |
|
---|
12260 |
|
---|
12261 | /** Opcode 0xb3. */
|
---|
12262 | FNIEMOP_DEF(iemOp_BL_Ib)
|
---|
12263 | {
|
---|
12264 | IEMOP_MNEMONIC("mov BL,Ib");
|
---|
12265 | return FNIEMOP_CALL_1(iemOpCommonMov_r8_Ib, X86_GREG_xBX | pVCpu->iem.s.uRexB);
|
---|
12266 | }
|
---|
12267 |
|
---|
12268 |
|
---|
12269 | /** Opcode 0xb4. */
|
---|
12270 | FNIEMOP_DEF(iemOp_mov_AH_Ib)
|
---|
12271 | {
|
---|
12272 | IEMOP_MNEMONIC("mov AH,Ib");
|
---|
12273 | return FNIEMOP_CALL_1(iemOpCommonMov_r8_Ib, X86_GREG_xSP | pVCpu->iem.s.uRexB);
|
---|
12274 | }
|
---|
12275 |
|
---|
12276 |
|
---|
12277 | /** Opcode 0xb5. */
|
---|
12278 | FNIEMOP_DEF(iemOp_CH_Ib)
|
---|
12279 | {
|
---|
12280 | IEMOP_MNEMONIC("mov CH,Ib");
|
---|
12281 | return FNIEMOP_CALL_1(iemOpCommonMov_r8_Ib, X86_GREG_xBP | pVCpu->iem.s.uRexB);
|
---|
12282 | }
|
---|
12283 |
|
---|
12284 |
|
---|
12285 | /** Opcode 0xb6. */
|
---|
12286 | FNIEMOP_DEF(iemOp_DH_Ib)
|
---|
12287 | {
|
---|
12288 | IEMOP_MNEMONIC("mov DH,Ib");
|
---|
12289 | return FNIEMOP_CALL_1(iemOpCommonMov_r8_Ib, X86_GREG_xSI | pVCpu->iem.s.uRexB);
|
---|
12290 | }
|
---|
12291 |
|
---|
12292 |
|
---|
12293 | /** Opcode 0xb7. */
|
---|
12294 | FNIEMOP_DEF(iemOp_BH_Ib)
|
---|
12295 | {
|
---|
12296 | IEMOP_MNEMONIC("mov BH,Ib");
|
---|
12297 | return FNIEMOP_CALL_1(iemOpCommonMov_r8_Ib, X86_GREG_xDI | pVCpu->iem.s.uRexB);
|
---|
12298 | }
|
---|
12299 |
|
---|
12300 |
|
---|
12301 | /**
|
---|
12302 | * Common 'mov regX,immX' helper.
|
---|
12303 | */
|
---|
12304 | FNIEMOP_DEF_1(iemOpCommonMov_Rv_Iv, uint8_t, iReg)
|
---|
12305 | {
|
---|
12306 | switch (pVCpu->iem.s.enmEffOpSize)
|
---|
12307 | {
|
---|
12308 | case IEMMODE_16BIT:
|
---|
12309 | {
|
---|
12310 | uint16_t u16Imm; IEM_OPCODE_GET_NEXT_U16(&u16Imm);
|
---|
12311 | IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
|
---|
12312 |
|
---|
12313 | IEM_MC_BEGIN(0, 1);
|
---|
12314 | IEM_MC_LOCAL_CONST(uint16_t, u16Value,/*=*/ u16Imm);
|
---|
12315 | IEM_MC_STORE_GREG_U16(iReg, u16Value);
|
---|
12316 | IEM_MC_ADVANCE_RIP();
|
---|
12317 | IEM_MC_END();
|
---|
12318 | break;
|
---|
12319 | }
|
---|
12320 |
|
---|
12321 | case IEMMODE_32BIT:
|
---|
12322 | {
|
---|
12323 | uint32_t u32Imm; IEM_OPCODE_GET_NEXT_U32(&u32Imm);
|
---|
12324 | IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
|
---|
12325 |
|
---|
12326 | IEM_MC_BEGIN(0, 1);
|
---|
12327 | IEM_MC_LOCAL_CONST(uint32_t, u32Value,/*=*/ u32Imm);
|
---|
12328 | IEM_MC_STORE_GREG_U32(iReg, u32Value);
|
---|
12329 | IEM_MC_ADVANCE_RIP();
|
---|
12330 | IEM_MC_END();
|
---|
12331 | break;
|
---|
12332 | }
|
---|
12333 | case IEMMODE_64BIT:
|
---|
12334 | {
|
---|
12335 | uint64_t u64Imm; IEM_OPCODE_GET_NEXT_U64(&u64Imm); /* 64-bit immediate! */
|
---|
12336 | IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
|
---|
12337 |
|
---|
12338 | IEM_MC_BEGIN(0, 1);
|
---|
12339 | IEM_MC_LOCAL_CONST(uint64_t, u64Value,/*=*/ u64Imm);
|
---|
12340 | IEM_MC_STORE_GREG_U64(iReg, u64Value);
|
---|
12341 | IEM_MC_ADVANCE_RIP();
|
---|
12342 | IEM_MC_END();
|
---|
12343 | break;
|
---|
12344 | }
|
---|
12345 | }
|
---|
12346 |
|
---|
12347 | return VINF_SUCCESS;
|
---|
12348 | }
|
---|
12349 |
|
---|
12350 |
|
---|
12351 | /** Opcode 0xb8. */
|
---|
12352 | FNIEMOP_DEF(iemOp_eAX_Iv)
|
---|
12353 | {
|
---|
12354 | IEMOP_MNEMONIC("mov rAX,IV");
|
---|
12355 | return FNIEMOP_CALL_1(iemOpCommonMov_Rv_Iv, X86_GREG_xAX | pVCpu->iem.s.uRexB);
|
---|
12356 | }
|
---|
12357 |
|
---|
12358 |
|
---|
12359 | /** Opcode 0xb9. */
|
---|
12360 | FNIEMOP_DEF(iemOp_eCX_Iv)
|
---|
12361 | {
|
---|
12362 | IEMOP_MNEMONIC("mov rCX,IV");
|
---|
12363 | return FNIEMOP_CALL_1(iemOpCommonMov_Rv_Iv, X86_GREG_xCX | pVCpu->iem.s.uRexB);
|
---|
12364 | }
|
---|
12365 |
|
---|
12366 |
|
---|
12367 | /** Opcode 0xba. */
|
---|
12368 | FNIEMOP_DEF(iemOp_eDX_Iv)
|
---|
12369 | {
|
---|
12370 | IEMOP_MNEMONIC("mov rDX,IV");
|
---|
12371 | return FNIEMOP_CALL_1(iemOpCommonMov_Rv_Iv, X86_GREG_xDX | pVCpu->iem.s.uRexB);
|
---|
12372 | }
|
---|
12373 |
|
---|
12374 |
|
---|
12375 | /** Opcode 0xbb. */
|
---|
12376 | FNIEMOP_DEF(iemOp_eBX_Iv)
|
---|
12377 | {
|
---|
12378 | IEMOP_MNEMONIC("mov rBX,IV");
|
---|
12379 | return FNIEMOP_CALL_1(iemOpCommonMov_Rv_Iv, X86_GREG_xBX | pVCpu->iem.s.uRexB);
|
---|
12380 | }
|
---|
12381 |
|
---|
12382 |
|
---|
12383 | /** Opcode 0xbc. */
|
---|
12384 | FNIEMOP_DEF(iemOp_eSP_Iv)
|
---|
12385 | {
|
---|
12386 | IEMOP_MNEMONIC("mov rSP,IV");
|
---|
12387 | return FNIEMOP_CALL_1(iemOpCommonMov_Rv_Iv, X86_GREG_xSP | pVCpu->iem.s.uRexB);
|
---|
12388 | }
|
---|
12389 |
|
---|
12390 |
|
---|
12391 | /** Opcode 0xbd. */
|
---|
12392 | FNIEMOP_DEF(iemOp_eBP_Iv)
|
---|
12393 | {
|
---|
12394 | IEMOP_MNEMONIC("mov rBP,IV");
|
---|
12395 | return FNIEMOP_CALL_1(iemOpCommonMov_Rv_Iv, X86_GREG_xBP | pVCpu->iem.s.uRexB);
|
---|
12396 | }
|
---|
12397 |
|
---|
12398 |
|
---|
12399 | /** Opcode 0xbe. */
|
---|
12400 | FNIEMOP_DEF(iemOp_eSI_Iv)
|
---|
12401 | {
|
---|
12402 | IEMOP_MNEMONIC("mov rSI,IV");
|
---|
12403 | return FNIEMOP_CALL_1(iemOpCommonMov_Rv_Iv, X86_GREG_xSI | pVCpu->iem.s.uRexB);
|
---|
12404 | }
|
---|
12405 |
|
---|
12406 |
|
---|
12407 | /** Opcode 0xbf. */
|
---|
12408 | FNIEMOP_DEF(iemOp_eDI_Iv)
|
---|
12409 | {
|
---|
12410 | IEMOP_MNEMONIC("mov rDI,IV");
|
---|
12411 | return FNIEMOP_CALL_1(iemOpCommonMov_Rv_Iv, X86_GREG_xDI | pVCpu->iem.s.uRexB);
|
---|
12412 | }
|
---|
12413 |
|
---|
12414 |
|
---|
12415 | /** Opcode 0xc0. */
|
---|
12416 | FNIEMOP_DEF(iemOp_Grp2_Eb_Ib)
|
---|
12417 | {
|
---|
12418 | IEMOP_HLP_MIN_186();
|
---|
12419 | uint8_t bRm; IEM_OPCODE_GET_NEXT_U8(&bRm);
|
---|
12420 | PCIEMOPSHIFTSIZES pImpl;
|
---|
12421 | switch ((bRm >> X86_MODRM_REG_SHIFT) & X86_MODRM_REG_SMASK)
|
---|
12422 | {
|
---|
12423 | case 0: pImpl = &g_iemAImpl_rol; IEMOP_MNEMONIC("rol Eb,Ib"); break;
|
---|
12424 | case 1: pImpl = &g_iemAImpl_ror; IEMOP_MNEMONIC("ror Eb,Ib"); break;
|
---|
12425 | case 2: pImpl = &g_iemAImpl_rcl; IEMOP_MNEMONIC("rcl Eb,Ib"); break;
|
---|
12426 | case 3: pImpl = &g_iemAImpl_rcr; IEMOP_MNEMONIC("rcr Eb,Ib"); break;
|
---|
12427 | case 4: pImpl = &g_iemAImpl_shl; IEMOP_MNEMONIC("shl Eb,Ib"); break;
|
---|
12428 | case 5: pImpl = &g_iemAImpl_shr; IEMOP_MNEMONIC("shr Eb,Ib"); break;
|
---|
12429 | case 7: pImpl = &g_iemAImpl_sar; IEMOP_MNEMONIC("sar Eb,Ib"); break;
|
---|
12430 | case 6: return IEMOP_RAISE_INVALID_OPCODE();
|
---|
12431 | IEM_NOT_REACHED_DEFAULT_CASE_RET(); /* gcc maybe stupid */
|
---|
12432 | }
|
---|
12433 | IEMOP_VERIFICATION_UNDEFINED_EFLAGS(X86_EFL_OF | X86_EFL_AF);
|
---|
12434 |
|
---|
12435 | if ((bRm & X86_MODRM_MOD_MASK) == (3 << X86_MODRM_MOD_SHIFT))
|
---|
12436 | {
|
---|
12437 | /* register */
|
---|
12438 | uint8_t cShift; IEM_OPCODE_GET_NEXT_U8(&cShift);
|
---|
12439 | IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
|
---|
12440 | IEM_MC_BEGIN(3, 0);
|
---|
12441 | IEM_MC_ARG(uint8_t *, pu8Dst, 0);
|
---|
12442 | IEM_MC_ARG_CONST(uint8_t, cShiftArg, cShift, 1);
|
---|
12443 | IEM_MC_ARG(uint32_t *, pEFlags, 2);
|
---|
12444 | IEM_MC_REF_GREG_U8(pu8Dst, (bRm & X86_MODRM_RM_MASK) | pVCpu->iem.s.uRexB);
|
---|
12445 | IEM_MC_REF_EFLAGS(pEFlags);
|
---|
12446 | IEM_MC_CALL_VOID_AIMPL_3(pImpl->pfnNormalU8, pu8Dst, cShiftArg, pEFlags);
|
---|
12447 | IEM_MC_ADVANCE_RIP();
|
---|
12448 | IEM_MC_END();
|
---|
12449 | }
|
---|
12450 | else
|
---|
12451 | {
|
---|
12452 | /* memory */
|
---|
12453 | IEM_MC_BEGIN(3, 2);
|
---|
12454 | IEM_MC_ARG(uint8_t *, pu8Dst, 0);
|
---|
12455 | IEM_MC_ARG(uint8_t, cShiftArg, 1);
|
---|
12456 | IEM_MC_ARG_LOCAL_EFLAGS(pEFlags, EFlags, 2);
|
---|
12457 | IEM_MC_LOCAL(RTGCPTR, GCPtrEffDst);
|
---|
12458 |
|
---|
12459 | IEM_MC_CALC_RM_EFF_ADDR(GCPtrEffDst, bRm, 1);
|
---|
12460 | uint8_t cShift; IEM_OPCODE_GET_NEXT_U8(&cShift);
|
---|
12461 | IEM_MC_ASSIGN(cShiftArg, cShift);
|
---|
12462 | IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
|
---|
12463 | IEM_MC_MEM_MAP(pu8Dst, IEM_ACCESS_DATA_RW, pVCpu->iem.s.iEffSeg, GCPtrEffDst, 0 /*arg*/);
|
---|
12464 | IEM_MC_FETCH_EFLAGS(EFlags);
|
---|
12465 | IEM_MC_CALL_VOID_AIMPL_3(pImpl->pfnNormalU8, pu8Dst, cShiftArg, pEFlags);
|
---|
12466 |
|
---|
12467 | IEM_MC_MEM_COMMIT_AND_UNMAP(pu8Dst, IEM_ACCESS_DATA_RW);
|
---|
12468 | IEM_MC_COMMIT_EFLAGS(EFlags);
|
---|
12469 | IEM_MC_ADVANCE_RIP();
|
---|
12470 | IEM_MC_END();
|
---|
12471 | }
|
---|
12472 | return VINF_SUCCESS;
|
---|
12473 | }
|
---|
12474 |
|
---|
12475 |
|
---|
12476 | /** Opcode 0xc1. */
|
---|
12477 | FNIEMOP_DEF(iemOp_Grp2_Ev_Ib)
|
---|
12478 | {
|
---|
12479 | IEMOP_HLP_MIN_186();
|
---|
12480 | uint8_t bRm; IEM_OPCODE_GET_NEXT_U8(&bRm);
|
---|
12481 | PCIEMOPSHIFTSIZES pImpl;
|
---|
12482 | switch ((bRm >> X86_MODRM_REG_SHIFT) & X86_MODRM_REG_SMASK)
|
---|
12483 | {
|
---|
12484 | case 0: pImpl = &g_iemAImpl_rol; IEMOP_MNEMONIC("rol Ev,Ib"); break;
|
---|
12485 | case 1: pImpl = &g_iemAImpl_ror; IEMOP_MNEMONIC("ror Ev,Ib"); break;
|
---|
12486 | case 2: pImpl = &g_iemAImpl_rcl; IEMOP_MNEMONIC("rcl Ev,Ib"); break;
|
---|
12487 | case 3: pImpl = &g_iemAImpl_rcr; IEMOP_MNEMONIC("rcr Ev,Ib"); break;
|
---|
12488 | case 4: pImpl = &g_iemAImpl_shl; IEMOP_MNEMONIC("shl Ev,Ib"); break;
|
---|
12489 | case 5: pImpl = &g_iemAImpl_shr; IEMOP_MNEMONIC("shr Ev,Ib"); break;
|
---|
12490 | case 7: pImpl = &g_iemAImpl_sar; IEMOP_MNEMONIC("sar Ev,Ib"); break;
|
---|
12491 | case 6: return IEMOP_RAISE_INVALID_OPCODE();
|
---|
12492 | IEM_NOT_REACHED_DEFAULT_CASE_RET(); /* gcc maybe stupid */
|
---|
12493 | }
|
---|
12494 | IEMOP_VERIFICATION_UNDEFINED_EFLAGS(X86_EFL_OF | X86_EFL_AF);
|
---|
12495 |
|
---|
12496 | if ((bRm & X86_MODRM_MOD_MASK) == (3 << X86_MODRM_MOD_SHIFT))
|
---|
12497 | {
|
---|
12498 | /* register */
|
---|
12499 | uint8_t cShift; IEM_OPCODE_GET_NEXT_U8(&cShift);
|
---|
12500 | IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
|
---|
12501 | switch (pVCpu->iem.s.enmEffOpSize)
|
---|
12502 | {
|
---|
12503 | case IEMMODE_16BIT:
|
---|
12504 | IEM_MC_BEGIN(3, 0);
|
---|
12505 | IEM_MC_ARG(uint16_t *, pu16Dst, 0);
|
---|
12506 | IEM_MC_ARG_CONST(uint8_t, cShiftArg, cShift, 1);
|
---|
12507 | IEM_MC_ARG(uint32_t *, pEFlags, 2);
|
---|
12508 | IEM_MC_REF_GREG_U16(pu16Dst, (bRm & X86_MODRM_RM_MASK) | pVCpu->iem.s.uRexB);
|
---|
12509 | IEM_MC_REF_EFLAGS(pEFlags);
|
---|
12510 | IEM_MC_CALL_VOID_AIMPL_3(pImpl->pfnNormalU16, pu16Dst, cShiftArg, pEFlags);
|
---|
12511 | IEM_MC_ADVANCE_RIP();
|
---|
12512 | IEM_MC_END();
|
---|
12513 | return VINF_SUCCESS;
|
---|
12514 |
|
---|
12515 | case IEMMODE_32BIT:
|
---|
12516 | IEM_MC_BEGIN(3, 0);
|
---|
12517 | IEM_MC_ARG(uint32_t *, pu32Dst, 0);
|
---|
12518 | IEM_MC_ARG_CONST(uint8_t, cShiftArg, cShift, 1);
|
---|
12519 | IEM_MC_ARG(uint32_t *, pEFlags, 2);
|
---|
12520 | IEM_MC_REF_GREG_U32(pu32Dst, (bRm & X86_MODRM_RM_MASK) | pVCpu->iem.s.uRexB);
|
---|
12521 | IEM_MC_REF_EFLAGS(pEFlags);
|
---|
12522 | IEM_MC_CALL_VOID_AIMPL_3(pImpl->pfnNormalU32, pu32Dst, cShiftArg, pEFlags);
|
---|
12523 | IEM_MC_CLEAR_HIGH_GREG_U64_BY_REF(pu32Dst);
|
---|
12524 | IEM_MC_ADVANCE_RIP();
|
---|
12525 | IEM_MC_END();
|
---|
12526 | return VINF_SUCCESS;
|
---|
12527 |
|
---|
12528 | case IEMMODE_64BIT:
|
---|
12529 | IEM_MC_BEGIN(3, 0);
|
---|
12530 | IEM_MC_ARG(uint64_t *, pu64Dst, 0);
|
---|
12531 | IEM_MC_ARG_CONST(uint8_t, cShiftArg, cShift, 1);
|
---|
12532 | IEM_MC_ARG(uint32_t *, pEFlags, 2);
|
---|
12533 | IEM_MC_REF_GREG_U64(pu64Dst, (bRm & X86_MODRM_RM_MASK) | pVCpu->iem.s.uRexB);
|
---|
12534 | IEM_MC_REF_EFLAGS(pEFlags);
|
---|
12535 | IEM_MC_CALL_VOID_AIMPL_3(pImpl->pfnNormalU64, pu64Dst, cShiftArg, pEFlags);
|
---|
12536 | IEM_MC_ADVANCE_RIP();
|
---|
12537 | IEM_MC_END();
|
---|
12538 | return VINF_SUCCESS;
|
---|
12539 |
|
---|
12540 | IEM_NOT_REACHED_DEFAULT_CASE_RET();
|
---|
12541 | }
|
---|
12542 | }
|
---|
12543 | else
|
---|
12544 | {
|
---|
12545 | /* memory */
|
---|
12546 | switch (pVCpu->iem.s.enmEffOpSize)
|
---|
12547 | {
|
---|
12548 | case IEMMODE_16BIT:
|
---|
12549 | IEM_MC_BEGIN(3, 2);
|
---|
12550 | IEM_MC_ARG(uint16_t *, pu16Dst, 0);
|
---|
12551 | IEM_MC_ARG(uint8_t, cShiftArg, 1);
|
---|
12552 | IEM_MC_ARG_LOCAL_EFLAGS(pEFlags, EFlags, 2);
|
---|
12553 | IEM_MC_LOCAL(RTGCPTR, GCPtrEffDst);
|
---|
12554 |
|
---|
12555 | IEM_MC_CALC_RM_EFF_ADDR(GCPtrEffDst, bRm, 1);
|
---|
12556 | uint8_t cShift; IEM_OPCODE_GET_NEXT_U8(&cShift);
|
---|
12557 | IEM_MC_ASSIGN(cShiftArg, cShift);
|
---|
12558 | IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
|
---|
12559 | IEM_MC_MEM_MAP(pu16Dst, IEM_ACCESS_DATA_RW, pVCpu->iem.s.iEffSeg, GCPtrEffDst, 0 /*arg*/);
|
---|
12560 | IEM_MC_FETCH_EFLAGS(EFlags);
|
---|
12561 | IEM_MC_CALL_VOID_AIMPL_3(pImpl->pfnNormalU16, pu16Dst, cShiftArg, pEFlags);
|
---|
12562 |
|
---|
12563 | IEM_MC_MEM_COMMIT_AND_UNMAP(pu16Dst, IEM_ACCESS_DATA_RW);
|
---|
12564 | IEM_MC_COMMIT_EFLAGS(EFlags);
|
---|
12565 | IEM_MC_ADVANCE_RIP();
|
---|
12566 | IEM_MC_END();
|
---|
12567 | return VINF_SUCCESS;
|
---|
12568 |
|
---|
12569 | case IEMMODE_32BIT:
|
---|
12570 | IEM_MC_BEGIN(3, 2);
|
---|
12571 | IEM_MC_ARG(uint32_t *, pu32Dst, 0);
|
---|
12572 | IEM_MC_ARG(uint8_t, cShiftArg, 1);
|
---|
12573 | IEM_MC_ARG_LOCAL_EFLAGS(pEFlags, EFlags, 2);
|
---|
12574 | IEM_MC_LOCAL(RTGCPTR, GCPtrEffDst);
|
---|
12575 |
|
---|
12576 | IEM_MC_CALC_RM_EFF_ADDR(GCPtrEffDst, bRm, 1);
|
---|
12577 | uint8_t cShift; IEM_OPCODE_GET_NEXT_U8(&cShift);
|
---|
12578 | IEM_MC_ASSIGN(cShiftArg, cShift);
|
---|
12579 | IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
|
---|
12580 | IEM_MC_MEM_MAP(pu32Dst, IEM_ACCESS_DATA_RW, pVCpu->iem.s.iEffSeg, GCPtrEffDst, 0 /*arg*/);
|
---|
12581 | IEM_MC_FETCH_EFLAGS(EFlags);
|
---|
12582 | IEM_MC_CALL_VOID_AIMPL_3(pImpl->pfnNormalU32, pu32Dst, cShiftArg, pEFlags);
|
---|
12583 |
|
---|
12584 | IEM_MC_MEM_COMMIT_AND_UNMAP(pu32Dst, IEM_ACCESS_DATA_RW);
|
---|
12585 | IEM_MC_COMMIT_EFLAGS(EFlags);
|
---|
12586 | IEM_MC_ADVANCE_RIP();
|
---|
12587 | IEM_MC_END();
|
---|
12588 | return VINF_SUCCESS;
|
---|
12589 |
|
---|
12590 | case IEMMODE_64BIT:
|
---|
12591 | IEM_MC_BEGIN(3, 2);
|
---|
12592 | IEM_MC_ARG(uint64_t *, pu64Dst, 0);
|
---|
12593 | IEM_MC_ARG(uint8_t, cShiftArg, 1);
|
---|
12594 | IEM_MC_ARG_LOCAL_EFLAGS(pEFlags, EFlags, 2);
|
---|
12595 | IEM_MC_LOCAL(RTGCPTR, GCPtrEffDst);
|
---|
12596 |
|
---|
12597 | IEM_MC_CALC_RM_EFF_ADDR(GCPtrEffDst, bRm, 1);
|
---|
12598 | uint8_t cShift; IEM_OPCODE_GET_NEXT_U8(&cShift);
|
---|
12599 | IEM_MC_ASSIGN(cShiftArg, cShift);
|
---|
12600 | IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
|
---|
12601 | IEM_MC_MEM_MAP(pu64Dst, IEM_ACCESS_DATA_RW, pVCpu->iem.s.iEffSeg, GCPtrEffDst, 0 /*arg*/);
|
---|
12602 | IEM_MC_FETCH_EFLAGS(EFlags);
|
---|
12603 | IEM_MC_CALL_VOID_AIMPL_3(pImpl->pfnNormalU64, pu64Dst, cShiftArg, pEFlags);
|
---|
12604 |
|
---|
12605 | IEM_MC_MEM_COMMIT_AND_UNMAP(pu64Dst, IEM_ACCESS_DATA_RW);
|
---|
12606 | IEM_MC_COMMIT_EFLAGS(EFlags);
|
---|
12607 | IEM_MC_ADVANCE_RIP();
|
---|
12608 | IEM_MC_END();
|
---|
12609 | return VINF_SUCCESS;
|
---|
12610 |
|
---|
12611 | IEM_NOT_REACHED_DEFAULT_CASE_RET();
|
---|
12612 | }
|
---|
12613 | }
|
---|
12614 | }
|
---|
12615 |
|
---|
12616 |
|
---|
12617 | /** Opcode 0xc2. */
|
---|
12618 | FNIEMOP_DEF(iemOp_retn_Iw)
|
---|
12619 | {
|
---|
12620 | IEMOP_MNEMONIC("retn Iw");
|
---|
12621 | uint16_t u16Imm; IEM_OPCODE_GET_NEXT_U16(&u16Imm);
|
---|
12622 | IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
|
---|
12623 | IEMOP_HLP_DEFAULT_64BIT_OP_SIZE();
|
---|
12624 | return IEM_MC_DEFER_TO_CIMPL_2(iemCImpl_retn, pVCpu->iem.s.enmEffOpSize, u16Imm);
|
---|
12625 | }
|
---|
12626 |
|
---|
12627 |
|
---|
12628 | /** Opcode 0xc3. */
|
---|
12629 | FNIEMOP_DEF(iemOp_retn)
|
---|
12630 | {
|
---|
12631 | IEMOP_MNEMONIC("retn");
|
---|
12632 | IEMOP_HLP_DEFAULT_64BIT_OP_SIZE();
|
---|
12633 | IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
|
---|
12634 | return IEM_MC_DEFER_TO_CIMPL_2(iemCImpl_retn, pVCpu->iem.s.enmEffOpSize, 0);
|
---|
12635 | }
|
---|
12636 |
|
---|
12637 |
|
---|
12638 | /** Opcode 0xc4. */
|
---|
12639 | FNIEMOP_DEF(iemOp_les_Gv_Mp_vex2)
|
---|
12640 | {
|
---|
12641 | uint8_t bRm; IEM_OPCODE_GET_NEXT_U8(&bRm);
|
---|
12642 | if ( pVCpu->iem.s.enmCpuMode == IEMMODE_64BIT
|
---|
12643 | || (bRm & X86_MODRM_MOD_MASK) == (3 << X86_MODRM_MOD_SHIFT))
|
---|
12644 | {
|
---|
12645 | IEMOP_MNEMONIC("2-byte-vex");
|
---|
12646 | /* The LES instruction is invalid 64-bit mode. In legacy and
|
---|
12647 | compatability mode it is invalid with MOD=3.
|
---|
12648 | The use as a VEX prefix is made possible by assigning the inverted
|
---|
12649 | REX.R to the top MOD bit, and the top bit in the inverted register
|
---|
12650 | specifier to the bottom MOD bit, thereby effectively limiting 32-bit
|
---|
12651 | to accessing registers 0..7 in this VEX form. */
|
---|
12652 | /** @todo VEX: Just use new tables for it. */
|
---|
12653 | return IEMOP_RAISE_INVALID_OPCODE();
|
---|
12654 | }
|
---|
12655 | IEMOP_MNEMONIC("les Gv,Mp");
|
---|
12656 | return FNIEMOP_CALL_2(iemOpCommonLoadSRegAndGreg, X86_SREG_ES, bRm);
|
---|
12657 | }
|
---|
12658 |
|
---|
12659 |
|
---|
12660 | /** Opcode 0xc5. */
|
---|
12661 | FNIEMOP_DEF(iemOp_lds_Gv_Mp_vex3)
|
---|
12662 | {
|
---|
12663 | /* The LDS instruction is invalid 64-bit mode. In legacy and
|
---|
12664 | compatability mode it is invalid with MOD=3.
|
---|
12665 | The use as a VEX prefix is made possible by assigning the inverted
|
---|
12666 | REX.R and REX.X to the two MOD bits, since the REX bits are ignored
|
---|
12667 | outside of 64-bit mode. VEX is not available in real or v86 mode. */
|
---|
12668 | uint8_t bRm; IEM_OPCODE_GET_NEXT_U8(&bRm);
|
---|
12669 | if (pVCpu->iem.s.enmCpuMode != IEMMODE_64BIT)
|
---|
12670 | {
|
---|
12671 | if ((bRm & X86_MODRM_MOD_MASK) != (3 << X86_MODRM_MOD_SHIFT))
|
---|
12672 | {
|
---|
12673 | IEMOP_MNEMONIC("lds Gv,Mp");
|
---|
12674 | return FNIEMOP_CALL_2(iemOpCommonLoadSRegAndGreg, X86_SREG_DS, bRm);
|
---|
12675 | }
|
---|
12676 | IEMOP_HLP_NO_REAL_OR_V86_MODE();
|
---|
12677 | }
|
---|
12678 |
|
---|
12679 | IEMOP_MNEMONIC("3-byte-vex");
|
---|
12680 | /** @todo Test when exctly the VEX conformance checks kick in during
|
---|
12681 | * instruction decoding and fetching (using \#PF). */
|
---|
12682 | uint8_t bVex1; IEM_OPCODE_GET_NEXT_U8(&bVex1);
|
---|
12683 | uint8_t bVex2; IEM_OPCODE_GET_NEXT_U8(&bVex2);
|
---|
12684 | uint8_t bOpcode; IEM_OPCODE_GET_NEXT_U8(&bOpcode);
|
---|
12685 | #if 0 /* will make sense of this next week... */
|
---|
12686 | if ( !(pVCpu->iem.s.fPrefixes & (IEM_OP_PRF_REPNZ | IEM_OP_PRF_REPZ | IEM_OP_PRF_REPZ | IEM_OP_PRF_SIZE_OP | IEM_OP_PRF_REX))
|
---|
12687 | &&
|
---|
12688 | )
|
---|
12689 | {
|
---|
12690 |
|
---|
12691 | }
|
---|
12692 | #endif
|
---|
12693 |
|
---|
12694 | /** @todo VEX: Just use new tables for it. */
|
---|
12695 | return IEMOP_RAISE_INVALID_OPCODE();
|
---|
12696 | }
|
---|
12697 |
|
---|
12698 |
|
---|
12699 | /** Opcode 0xc6. */
|
---|
12700 | FNIEMOP_DEF(iemOp_Grp11_Eb_Ib)
|
---|
12701 | {
|
---|
12702 | uint8_t bRm; IEM_OPCODE_GET_NEXT_U8(&bRm);
|
---|
12703 | if ((bRm & X86_MODRM_REG_MASK) != (0 << X86_MODRM_REG_SHIFT)) /* only mov Eb,Ib in this group. */
|
---|
12704 | return IEMOP_RAISE_INVALID_OPCODE();
|
---|
12705 | IEMOP_MNEMONIC("mov Eb,Ib");
|
---|
12706 |
|
---|
12707 | if ((bRm & X86_MODRM_MOD_MASK) == (3 << X86_MODRM_MOD_SHIFT))
|
---|
12708 | {
|
---|
12709 | /* register access */
|
---|
12710 | uint8_t u8Imm; IEM_OPCODE_GET_NEXT_U8(&u8Imm);
|
---|
12711 | IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
|
---|
12712 | IEM_MC_BEGIN(0, 0);
|
---|
12713 | IEM_MC_STORE_GREG_U8((bRm & X86_MODRM_RM_MASK) | pVCpu->iem.s.uRexB, u8Imm);
|
---|
12714 | IEM_MC_ADVANCE_RIP();
|
---|
12715 | IEM_MC_END();
|
---|
12716 | }
|
---|
12717 | else
|
---|
12718 | {
|
---|
12719 | /* memory access. */
|
---|
12720 | IEM_MC_BEGIN(0, 1);
|
---|
12721 | IEM_MC_LOCAL(RTGCPTR, GCPtrEffDst);
|
---|
12722 | IEM_MC_CALC_RM_EFF_ADDR(GCPtrEffDst, bRm, 1);
|
---|
12723 | uint8_t u8Imm; IEM_OPCODE_GET_NEXT_U8(&u8Imm);
|
---|
12724 | IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
|
---|
12725 | IEM_MC_STORE_MEM_U8(pVCpu->iem.s.iEffSeg, GCPtrEffDst, u8Imm);
|
---|
12726 | IEM_MC_ADVANCE_RIP();
|
---|
12727 | IEM_MC_END();
|
---|
12728 | }
|
---|
12729 | return VINF_SUCCESS;
|
---|
12730 | }
|
---|
12731 |
|
---|
12732 |
|
---|
12733 | /** Opcode 0xc7. */
|
---|
12734 | FNIEMOP_DEF(iemOp_Grp11_Ev_Iz)
|
---|
12735 | {
|
---|
12736 | uint8_t bRm; IEM_OPCODE_GET_NEXT_U8(&bRm);
|
---|
12737 | if ((bRm & X86_MODRM_REG_MASK) != (0 << X86_MODRM_REG_SHIFT)) /* only mov Eb,Ib in this group. */
|
---|
12738 | return IEMOP_RAISE_INVALID_OPCODE();
|
---|
12739 | IEMOP_MNEMONIC("mov Ev,Iz");
|
---|
12740 |
|
---|
12741 | if ((bRm & X86_MODRM_MOD_MASK) == (3 << X86_MODRM_MOD_SHIFT))
|
---|
12742 | {
|
---|
12743 | /* register access */
|
---|
12744 | switch (pVCpu->iem.s.enmEffOpSize)
|
---|
12745 | {
|
---|
12746 | case IEMMODE_16BIT:
|
---|
12747 | IEM_MC_BEGIN(0, 0);
|
---|
12748 | uint16_t u16Imm; IEM_OPCODE_GET_NEXT_U16(&u16Imm);
|
---|
12749 | IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
|
---|
12750 | IEM_MC_STORE_GREG_U16((bRm & X86_MODRM_RM_MASK) | pVCpu->iem.s.uRexB, u16Imm);
|
---|
12751 | IEM_MC_ADVANCE_RIP();
|
---|
12752 | IEM_MC_END();
|
---|
12753 | return VINF_SUCCESS;
|
---|
12754 |
|
---|
12755 | case IEMMODE_32BIT:
|
---|
12756 | IEM_MC_BEGIN(0, 0);
|
---|
12757 | uint32_t u32Imm; IEM_OPCODE_GET_NEXT_U32(&u32Imm);
|
---|
12758 | IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
|
---|
12759 | IEM_MC_STORE_GREG_U32((bRm & X86_MODRM_RM_MASK) | pVCpu->iem.s.uRexB, u32Imm);
|
---|
12760 | IEM_MC_ADVANCE_RIP();
|
---|
12761 | IEM_MC_END();
|
---|
12762 | return VINF_SUCCESS;
|
---|
12763 |
|
---|
12764 | case IEMMODE_64BIT:
|
---|
12765 | IEM_MC_BEGIN(0, 0);
|
---|
12766 | uint64_t u64Imm; IEM_OPCODE_GET_NEXT_S32_SX_U64(&u64Imm);
|
---|
12767 | IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
|
---|
12768 | IEM_MC_STORE_GREG_U64((bRm & X86_MODRM_RM_MASK) | pVCpu->iem.s.uRexB, u64Imm);
|
---|
12769 | IEM_MC_ADVANCE_RIP();
|
---|
12770 | IEM_MC_END();
|
---|
12771 | return VINF_SUCCESS;
|
---|
12772 |
|
---|
12773 | IEM_NOT_REACHED_DEFAULT_CASE_RET();
|
---|
12774 | }
|
---|
12775 | }
|
---|
12776 | else
|
---|
12777 | {
|
---|
12778 | /* memory access. */
|
---|
12779 | switch (pVCpu->iem.s.enmEffOpSize)
|
---|
12780 | {
|
---|
12781 | case IEMMODE_16BIT:
|
---|
12782 | IEM_MC_BEGIN(0, 1);
|
---|
12783 | IEM_MC_LOCAL(RTGCPTR, GCPtrEffDst);
|
---|
12784 | IEM_MC_CALC_RM_EFF_ADDR(GCPtrEffDst, bRm, 2);
|
---|
12785 | uint16_t u16Imm; IEM_OPCODE_GET_NEXT_U16(&u16Imm);
|
---|
12786 | IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
|
---|
12787 | IEM_MC_STORE_MEM_U16(pVCpu->iem.s.iEffSeg, GCPtrEffDst, u16Imm);
|
---|
12788 | IEM_MC_ADVANCE_RIP();
|
---|
12789 | IEM_MC_END();
|
---|
12790 | return VINF_SUCCESS;
|
---|
12791 |
|
---|
12792 | case IEMMODE_32BIT:
|
---|
12793 | IEM_MC_BEGIN(0, 1);
|
---|
12794 | IEM_MC_LOCAL(RTGCPTR, GCPtrEffDst);
|
---|
12795 | IEM_MC_CALC_RM_EFF_ADDR(GCPtrEffDst, bRm, 4);
|
---|
12796 | uint32_t u32Imm; IEM_OPCODE_GET_NEXT_U32(&u32Imm);
|
---|
12797 | IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
|
---|
12798 | IEM_MC_STORE_MEM_U32(pVCpu->iem.s.iEffSeg, GCPtrEffDst, u32Imm);
|
---|
12799 | IEM_MC_ADVANCE_RIP();
|
---|
12800 | IEM_MC_END();
|
---|
12801 | return VINF_SUCCESS;
|
---|
12802 |
|
---|
12803 | case IEMMODE_64BIT:
|
---|
12804 | IEM_MC_BEGIN(0, 1);
|
---|
12805 | IEM_MC_LOCAL(RTGCPTR, GCPtrEffDst);
|
---|
12806 | IEM_MC_CALC_RM_EFF_ADDR(GCPtrEffDst, bRm, 4);
|
---|
12807 | uint64_t u64Imm; IEM_OPCODE_GET_NEXT_S32_SX_U64(&u64Imm);
|
---|
12808 | IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
|
---|
12809 | IEM_MC_STORE_MEM_U64(pVCpu->iem.s.iEffSeg, GCPtrEffDst, u64Imm);
|
---|
12810 | IEM_MC_ADVANCE_RIP();
|
---|
12811 | IEM_MC_END();
|
---|
12812 | return VINF_SUCCESS;
|
---|
12813 |
|
---|
12814 | IEM_NOT_REACHED_DEFAULT_CASE_RET();
|
---|
12815 | }
|
---|
12816 | }
|
---|
12817 | }
|
---|
12818 |
|
---|
12819 |
|
---|
12820 |
|
---|
12821 |
|
---|
12822 | /** Opcode 0xc8. */
|
---|
12823 | FNIEMOP_DEF(iemOp_enter_Iw_Ib)
|
---|
12824 | {
|
---|
12825 | IEMOP_MNEMONIC("enter Iw,Ib");
|
---|
12826 | IEMOP_HLP_MIN_186();
|
---|
12827 | IEMOP_HLP_DEFAULT_64BIT_OP_SIZE();
|
---|
12828 | uint16_t cbFrame; IEM_OPCODE_GET_NEXT_U16(&cbFrame);
|
---|
12829 | uint8_t u8NestingLevel; IEM_OPCODE_GET_NEXT_U8(&u8NestingLevel);
|
---|
12830 | IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
|
---|
12831 | return IEM_MC_DEFER_TO_CIMPL_3(iemCImpl_enter, pVCpu->iem.s.enmEffOpSize, cbFrame, u8NestingLevel);
|
---|
12832 | }
|
---|
12833 |
|
---|
12834 |
|
---|
12835 | /** Opcode 0xc9. */
|
---|
12836 | FNIEMOP_DEF(iemOp_leave)
|
---|
12837 | {
|
---|
12838 | IEMOP_MNEMONIC("retn");
|
---|
12839 | IEMOP_HLP_MIN_186();
|
---|
12840 | IEMOP_HLP_DEFAULT_64BIT_OP_SIZE();
|
---|
12841 | IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
|
---|
12842 | return IEM_MC_DEFER_TO_CIMPL_1(iemCImpl_leave, pVCpu->iem.s.enmEffOpSize);
|
---|
12843 | }
|
---|
12844 |
|
---|
12845 |
|
---|
12846 | /** Opcode 0xca. */
|
---|
12847 | FNIEMOP_DEF(iemOp_retf_Iw)
|
---|
12848 | {
|
---|
12849 | IEMOP_MNEMONIC("retf Iw");
|
---|
12850 | uint16_t u16Imm; IEM_OPCODE_GET_NEXT_U16(&u16Imm);
|
---|
12851 | IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
|
---|
12852 | IEMOP_HLP_DEFAULT_64BIT_OP_SIZE();
|
---|
12853 | return IEM_MC_DEFER_TO_CIMPL_2(iemCImpl_retf, pVCpu->iem.s.enmEffOpSize, u16Imm);
|
---|
12854 | }
|
---|
12855 |
|
---|
12856 |
|
---|
12857 | /** Opcode 0xcb. */
|
---|
12858 | FNIEMOP_DEF(iemOp_retf)
|
---|
12859 | {
|
---|
12860 | IEMOP_MNEMONIC("retf");
|
---|
12861 | IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
|
---|
12862 | IEMOP_HLP_DEFAULT_64BIT_OP_SIZE();
|
---|
12863 | return IEM_MC_DEFER_TO_CIMPL_2(iemCImpl_retf, pVCpu->iem.s.enmEffOpSize, 0);
|
---|
12864 | }
|
---|
12865 |
|
---|
12866 |
|
---|
12867 | /** Opcode 0xcc. */
|
---|
12868 | FNIEMOP_DEF(iemOp_int_3)
|
---|
12869 | {
|
---|
12870 | IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
|
---|
12871 | return IEM_MC_DEFER_TO_CIMPL_2(iemCImpl_int, X86_XCPT_BP, true /*fIsBpInstr*/);
|
---|
12872 | }
|
---|
12873 |
|
---|
12874 |
|
---|
12875 | /** Opcode 0xcd. */
|
---|
12876 | FNIEMOP_DEF(iemOp_int_Ib)
|
---|
12877 | {
|
---|
12878 | uint8_t u8Int; IEM_OPCODE_GET_NEXT_U8(&u8Int);
|
---|
12879 | IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
|
---|
12880 | return IEM_MC_DEFER_TO_CIMPL_2(iemCImpl_int, u8Int, false /*fIsBpInstr*/);
|
---|
12881 | }
|
---|
12882 |
|
---|
12883 |
|
---|
12884 | /** Opcode 0xce. */
|
---|
12885 | FNIEMOP_DEF(iemOp_into)
|
---|
12886 | {
|
---|
12887 | IEMOP_MNEMONIC("into");
|
---|
12888 | IEMOP_HLP_NO_64BIT();
|
---|
12889 |
|
---|
12890 | IEM_MC_BEGIN(2, 0);
|
---|
12891 | IEM_MC_ARG_CONST(uint8_t, u8Int, /*=*/ X86_XCPT_OF, 0);
|
---|
12892 | IEM_MC_ARG_CONST(bool, fIsBpInstr, /*=*/ false, 1);
|
---|
12893 | IEM_MC_CALL_CIMPL_2(iemCImpl_int, u8Int, fIsBpInstr);
|
---|
12894 | IEM_MC_END();
|
---|
12895 | return VINF_SUCCESS;
|
---|
12896 | }
|
---|
12897 |
|
---|
12898 |
|
---|
12899 | /** Opcode 0xcf. */
|
---|
12900 | FNIEMOP_DEF(iemOp_iret)
|
---|
12901 | {
|
---|
12902 | IEMOP_MNEMONIC("iret");
|
---|
12903 | IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
|
---|
12904 | return IEM_MC_DEFER_TO_CIMPL_1(iemCImpl_iret, pVCpu->iem.s.enmEffOpSize);
|
---|
12905 | }
|
---|
12906 |
|
---|
12907 |
|
---|
12908 | /** Opcode 0xd0. */
|
---|
12909 | FNIEMOP_DEF(iemOp_Grp2_Eb_1)
|
---|
12910 | {
|
---|
12911 | uint8_t bRm; IEM_OPCODE_GET_NEXT_U8(&bRm);
|
---|
12912 | PCIEMOPSHIFTSIZES pImpl;
|
---|
12913 | switch ((bRm >> X86_MODRM_REG_SHIFT) & X86_MODRM_REG_SMASK)
|
---|
12914 | {
|
---|
12915 | case 0: pImpl = &g_iemAImpl_rol; IEMOP_MNEMONIC("rol Eb,1"); break;
|
---|
12916 | case 1: pImpl = &g_iemAImpl_ror; IEMOP_MNEMONIC("ror Eb,1"); break;
|
---|
12917 | case 2: pImpl = &g_iemAImpl_rcl; IEMOP_MNEMONIC("rcl Eb,1"); break;
|
---|
12918 | case 3: pImpl = &g_iemAImpl_rcr; IEMOP_MNEMONIC("rcr Eb,1"); break;
|
---|
12919 | case 4: pImpl = &g_iemAImpl_shl; IEMOP_MNEMONIC("shl Eb,1"); break;
|
---|
12920 | case 5: pImpl = &g_iemAImpl_shr; IEMOP_MNEMONIC("shr Eb,1"); break;
|
---|
12921 | case 7: pImpl = &g_iemAImpl_sar; IEMOP_MNEMONIC("sar Eb,1"); break;
|
---|
12922 | case 6: return IEMOP_RAISE_INVALID_OPCODE();
|
---|
12923 | IEM_NOT_REACHED_DEFAULT_CASE_RET(); /* gcc maybe, well... */
|
---|
12924 | }
|
---|
12925 | IEMOP_VERIFICATION_UNDEFINED_EFLAGS(X86_EFL_OF | X86_EFL_AF);
|
---|
12926 |
|
---|
12927 | if ((bRm & X86_MODRM_MOD_MASK) == (3 << X86_MODRM_MOD_SHIFT))
|
---|
12928 | {
|
---|
12929 | /* register */
|
---|
12930 | IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
|
---|
12931 | IEM_MC_BEGIN(3, 0);
|
---|
12932 | IEM_MC_ARG(uint8_t *, pu8Dst, 0);
|
---|
12933 | IEM_MC_ARG_CONST(uint8_t, cShiftArg,/*=*/1, 1);
|
---|
12934 | IEM_MC_ARG(uint32_t *, pEFlags, 2);
|
---|
12935 | IEM_MC_REF_GREG_U8(pu8Dst, (bRm & X86_MODRM_RM_MASK) | pVCpu->iem.s.uRexB);
|
---|
12936 | IEM_MC_REF_EFLAGS(pEFlags);
|
---|
12937 | IEM_MC_CALL_VOID_AIMPL_3(pImpl->pfnNormalU8, pu8Dst, cShiftArg, pEFlags);
|
---|
12938 | IEM_MC_ADVANCE_RIP();
|
---|
12939 | IEM_MC_END();
|
---|
12940 | }
|
---|
12941 | else
|
---|
12942 | {
|
---|
12943 | /* memory */
|
---|
12944 | IEM_MC_BEGIN(3, 2);
|
---|
12945 | IEM_MC_ARG(uint8_t *, pu8Dst, 0);
|
---|
12946 | IEM_MC_ARG_CONST(uint8_t, cShiftArg,/*=*/1, 1);
|
---|
12947 | IEM_MC_ARG_LOCAL_EFLAGS(pEFlags, EFlags, 2);
|
---|
12948 | IEM_MC_LOCAL(RTGCPTR, GCPtrEffDst);
|
---|
12949 |
|
---|
12950 | IEM_MC_CALC_RM_EFF_ADDR(GCPtrEffDst, bRm, 0);
|
---|
12951 | IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
|
---|
12952 | IEM_MC_MEM_MAP(pu8Dst, IEM_ACCESS_DATA_RW, pVCpu->iem.s.iEffSeg, GCPtrEffDst, 0 /*arg*/);
|
---|
12953 | IEM_MC_FETCH_EFLAGS(EFlags);
|
---|
12954 | IEM_MC_CALL_VOID_AIMPL_3(pImpl->pfnNormalU8, pu8Dst, cShiftArg, pEFlags);
|
---|
12955 |
|
---|
12956 | IEM_MC_MEM_COMMIT_AND_UNMAP(pu8Dst, IEM_ACCESS_DATA_RW);
|
---|
12957 | IEM_MC_COMMIT_EFLAGS(EFlags);
|
---|
12958 | IEM_MC_ADVANCE_RIP();
|
---|
12959 | IEM_MC_END();
|
---|
12960 | }
|
---|
12961 | return VINF_SUCCESS;
|
---|
12962 | }
|
---|
12963 |
|
---|
12964 |
|
---|
12965 |
|
---|
12966 | /** Opcode 0xd1. */
|
---|
12967 | FNIEMOP_DEF(iemOp_Grp2_Ev_1)
|
---|
12968 | {
|
---|
12969 | uint8_t bRm; IEM_OPCODE_GET_NEXT_U8(&bRm);
|
---|
12970 | PCIEMOPSHIFTSIZES pImpl;
|
---|
12971 | switch ((bRm >> X86_MODRM_REG_SHIFT) & X86_MODRM_REG_SMASK)
|
---|
12972 | {
|
---|
12973 | case 0: pImpl = &g_iemAImpl_rol; IEMOP_MNEMONIC("rol Ev,1"); break;
|
---|
12974 | case 1: pImpl = &g_iemAImpl_ror; IEMOP_MNEMONIC("ror Ev,1"); break;
|
---|
12975 | case 2: pImpl = &g_iemAImpl_rcl; IEMOP_MNEMONIC("rcl Ev,1"); break;
|
---|
12976 | case 3: pImpl = &g_iemAImpl_rcr; IEMOP_MNEMONIC("rcr Ev,1"); break;
|
---|
12977 | case 4: pImpl = &g_iemAImpl_shl; IEMOP_MNEMONIC("shl Ev,1"); break;
|
---|
12978 | case 5: pImpl = &g_iemAImpl_shr; IEMOP_MNEMONIC("shr Ev,1"); break;
|
---|
12979 | case 7: pImpl = &g_iemAImpl_sar; IEMOP_MNEMONIC("sar Ev,1"); break;
|
---|
12980 | case 6: return IEMOP_RAISE_INVALID_OPCODE();
|
---|
12981 | IEM_NOT_REACHED_DEFAULT_CASE_RET(); /* gcc maybe, well... */
|
---|
12982 | }
|
---|
12983 | IEMOP_VERIFICATION_UNDEFINED_EFLAGS(X86_EFL_OF | X86_EFL_AF);
|
---|
12984 |
|
---|
12985 | if ((bRm & X86_MODRM_MOD_MASK) == (3 << X86_MODRM_MOD_SHIFT))
|
---|
12986 | {
|
---|
12987 | /* register */
|
---|
12988 | IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
|
---|
12989 | switch (pVCpu->iem.s.enmEffOpSize)
|
---|
12990 | {
|
---|
12991 | case IEMMODE_16BIT:
|
---|
12992 | IEM_MC_BEGIN(3, 0);
|
---|
12993 | IEM_MC_ARG(uint16_t *, pu16Dst, 0);
|
---|
12994 | IEM_MC_ARG_CONST(uint8_t, cShiftArg,/*=1*/1, 1);
|
---|
12995 | IEM_MC_ARG(uint32_t *, pEFlags, 2);
|
---|
12996 | IEM_MC_REF_GREG_U16(pu16Dst, (bRm & X86_MODRM_RM_MASK) | pVCpu->iem.s.uRexB);
|
---|
12997 | IEM_MC_REF_EFLAGS(pEFlags);
|
---|
12998 | IEM_MC_CALL_VOID_AIMPL_3(pImpl->pfnNormalU16, pu16Dst, cShiftArg, pEFlags);
|
---|
12999 | IEM_MC_ADVANCE_RIP();
|
---|
13000 | IEM_MC_END();
|
---|
13001 | return VINF_SUCCESS;
|
---|
13002 |
|
---|
13003 | case IEMMODE_32BIT:
|
---|
13004 | IEM_MC_BEGIN(3, 0);
|
---|
13005 | IEM_MC_ARG(uint32_t *, pu32Dst, 0);
|
---|
13006 | IEM_MC_ARG_CONST(uint8_t, cShiftArg,/*=1*/1, 1);
|
---|
13007 | IEM_MC_ARG(uint32_t *, pEFlags, 2);
|
---|
13008 | IEM_MC_REF_GREG_U32(pu32Dst, (bRm & X86_MODRM_RM_MASK) | pVCpu->iem.s.uRexB);
|
---|
13009 | IEM_MC_REF_EFLAGS(pEFlags);
|
---|
13010 | IEM_MC_CALL_VOID_AIMPL_3(pImpl->pfnNormalU32, pu32Dst, cShiftArg, pEFlags);
|
---|
13011 | IEM_MC_CLEAR_HIGH_GREG_U64_BY_REF(pu32Dst);
|
---|
13012 | IEM_MC_ADVANCE_RIP();
|
---|
13013 | IEM_MC_END();
|
---|
13014 | return VINF_SUCCESS;
|
---|
13015 |
|
---|
13016 | case IEMMODE_64BIT:
|
---|
13017 | IEM_MC_BEGIN(3, 0);
|
---|
13018 | IEM_MC_ARG(uint64_t *, pu64Dst, 0);
|
---|
13019 | IEM_MC_ARG_CONST(uint8_t, cShiftArg,/*=1*/1, 1);
|
---|
13020 | IEM_MC_ARG(uint32_t *, pEFlags, 2);
|
---|
13021 | IEM_MC_REF_GREG_U64(pu64Dst, (bRm & X86_MODRM_RM_MASK) | pVCpu->iem.s.uRexB);
|
---|
13022 | IEM_MC_REF_EFLAGS(pEFlags);
|
---|
13023 | IEM_MC_CALL_VOID_AIMPL_3(pImpl->pfnNormalU64, pu64Dst, cShiftArg, pEFlags);
|
---|
13024 | IEM_MC_ADVANCE_RIP();
|
---|
13025 | IEM_MC_END();
|
---|
13026 | return VINF_SUCCESS;
|
---|
13027 |
|
---|
13028 | IEM_NOT_REACHED_DEFAULT_CASE_RET();
|
---|
13029 | }
|
---|
13030 | }
|
---|
13031 | else
|
---|
13032 | {
|
---|
13033 | /* memory */
|
---|
13034 | switch (pVCpu->iem.s.enmEffOpSize)
|
---|
13035 | {
|
---|
13036 | case IEMMODE_16BIT:
|
---|
13037 | IEM_MC_BEGIN(3, 2);
|
---|
13038 | IEM_MC_ARG(uint16_t *, pu16Dst, 0);
|
---|
13039 | IEM_MC_ARG_CONST(uint8_t, cShiftArg,/*=1*/1, 1);
|
---|
13040 | IEM_MC_ARG_LOCAL_EFLAGS(pEFlags, EFlags, 2);
|
---|
13041 | IEM_MC_LOCAL(RTGCPTR, GCPtrEffDst);
|
---|
13042 |
|
---|
13043 | IEM_MC_CALC_RM_EFF_ADDR(GCPtrEffDst, bRm, 0);
|
---|
13044 | IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
|
---|
13045 | IEM_MC_MEM_MAP(pu16Dst, IEM_ACCESS_DATA_RW, pVCpu->iem.s.iEffSeg, GCPtrEffDst, 0 /*arg*/);
|
---|
13046 | IEM_MC_FETCH_EFLAGS(EFlags);
|
---|
13047 | IEM_MC_CALL_VOID_AIMPL_3(pImpl->pfnNormalU16, pu16Dst, cShiftArg, pEFlags);
|
---|
13048 |
|
---|
13049 | IEM_MC_MEM_COMMIT_AND_UNMAP(pu16Dst, IEM_ACCESS_DATA_RW);
|
---|
13050 | IEM_MC_COMMIT_EFLAGS(EFlags);
|
---|
13051 | IEM_MC_ADVANCE_RIP();
|
---|
13052 | IEM_MC_END();
|
---|
13053 | return VINF_SUCCESS;
|
---|
13054 |
|
---|
13055 | case IEMMODE_32BIT:
|
---|
13056 | IEM_MC_BEGIN(3, 2);
|
---|
13057 | IEM_MC_ARG(uint32_t *, pu32Dst, 0);
|
---|
13058 | IEM_MC_ARG_CONST(uint8_t, cShiftArg,/*=1*/1, 1);
|
---|
13059 | IEM_MC_ARG_LOCAL_EFLAGS(pEFlags, EFlags, 2);
|
---|
13060 | IEM_MC_LOCAL(RTGCPTR, GCPtrEffDst);
|
---|
13061 |
|
---|
13062 | IEM_MC_CALC_RM_EFF_ADDR(GCPtrEffDst, bRm, 0);
|
---|
13063 | IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
|
---|
13064 | IEM_MC_MEM_MAP(pu32Dst, IEM_ACCESS_DATA_RW, pVCpu->iem.s.iEffSeg, GCPtrEffDst, 0 /*arg*/);
|
---|
13065 | IEM_MC_FETCH_EFLAGS(EFlags);
|
---|
13066 | IEM_MC_CALL_VOID_AIMPL_3(pImpl->pfnNormalU32, pu32Dst, cShiftArg, pEFlags);
|
---|
13067 |
|
---|
13068 | IEM_MC_MEM_COMMIT_AND_UNMAP(pu32Dst, IEM_ACCESS_DATA_RW);
|
---|
13069 | IEM_MC_COMMIT_EFLAGS(EFlags);
|
---|
13070 | IEM_MC_ADVANCE_RIP();
|
---|
13071 | IEM_MC_END();
|
---|
13072 | return VINF_SUCCESS;
|
---|
13073 |
|
---|
13074 | case IEMMODE_64BIT:
|
---|
13075 | IEM_MC_BEGIN(3, 2);
|
---|
13076 | IEM_MC_ARG(uint64_t *, pu64Dst, 0);
|
---|
13077 | IEM_MC_ARG_CONST(uint8_t, cShiftArg,/*=1*/1, 1);
|
---|
13078 | IEM_MC_ARG_LOCAL_EFLAGS(pEFlags, EFlags, 2);
|
---|
13079 | IEM_MC_LOCAL(RTGCPTR, GCPtrEffDst);
|
---|
13080 |
|
---|
13081 | IEM_MC_CALC_RM_EFF_ADDR(GCPtrEffDst, bRm, 0);
|
---|
13082 | IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
|
---|
13083 | IEM_MC_MEM_MAP(pu64Dst, IEM_ACCESS_DATA_RW, pVCpu->iem.s.iEffSeg, GCPtrEffDst, 0 /*arg*/);
|
---|
13084 | IEM_MC_FETCH_EFLAGS(EFlags);
|
---|
13085 | IEM_MC_CALL_VOID_AIMPL_3(pImpl->pfnNormalU64, pu64Dst, cShiftArg, pEFlags);
|
---|
13086 |
|
---|
13087 | IEM_MC_MEM_COMMIT_AND_UNMAP(pu64Dst, IEM_ACCESS_DATA_RW);
|
---|
13088 | IEM_MC_COMMIT_EFLAGS(EFlags);
|
---|
13089 | IEM_MC_ADVANCE_RIP();
|
---|
13090 | IEM_MC_END();
|
---|
13091 | return VINF_SUCCESS;
|
---|
13092 |
|
---|
13093 | IEM_NOT_REACHED_DEFAULT_CASE_RET();
|
---|
13094 | }
|
---|
13095 | }
|
---|
13096 | }
|
---|
13097 |
|
---|
13098 |
|
---|
13099 | /** Opcode 0xd2. */
|
---|
13100 | FNIEMOP_DEF(iemOp_Grp2_Eb_CL)
|
---|
13101 | {
|
---|
13102 | uint8_t bRm; IEM_OPCODE_GET_NEXT_U8(&bRm);
|
---|
13103 | PCIEMOPSHIFTSIZES pImpl;
|
---|
13104 | switch ((bRm >> X86_MODRM_REG_SHIFT) & X86_MODRM_REG_SMASK)
|
---|
13105 | {
|
---|
13106 | case 0: pImpl = &g_iemAImpl_rol; IEMOP_MNEMONIC("rol Eb,CL"); break;
|
---|
13107 | case 1: pImpl = &g_iemAImpl_ror; IEMOP_MNEMONIC("ror Eb,CL"); break;
|
---|
13108 | case 2: pImpl = &g_iemAImpl_rcl; IEMOP_MNEMONIC("rcl Eb,CL"); break;
|
---|
13109 | case 3: pImpl = &g_iemAImpl_rcr; IEMOP_MNEMONIC("rcr Eb,CL"); break;
|
---|
13110 | case 4: pImpl = &g_iemAImpl_shl; IEMOP_MNEMONIC("shl Eb,CL"); break;
|
---|
13111 | case 5: pImpl = &g_iemAImpl_shr; IEMOP_MNEMONIC("shr Eb,CL"); break;
|
---|
13112 | case 7: pImpl = &g_iemAImpl_sar; IEMOP_MNEMONIC("sar Eb,CL"); break;
|
---|
13113 | case 6: return IEMOP_RAISE_INVALID_OPCODE();
|
---|
13114 | IEM_NOT_REACHED_DEFAULT_CASE_RET(); /* gcc, grr. */
|
---|
13115 | }
|
---|
13116 | IEMOP_VERIFICATION_UNDEFINED_EFLAGS(X86_EFL_OF | X86_EFL_AF);
|
---|
13117 |
|
---|
13118 | if ((bRm & X86_MODRM_MOD_MASK) == (3 << X86_MODRM_MOD_SHIFT))
|
---|
13119 | {
|
---|
13120 | /* register */
|
---|
13121 | IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
|
---|
13122 | IEM_MC_BEGIN(3, 0);
|
---|
13123 | IEM_MC_ARG(uint8_t *, pu8Dst, 0);
|
---|
13124 | IEM_MC_ARG(uint8_t, cShiftArg, 1);
|
---|
13125 | IEM_MC_ARG(uint32_t *, pEFlags, 2);
|
---|
13126 | IEM_MC_REF_GREG_U8(pu8Dst, (bRm & X86_MODRM_RM_MASK) | pVCpu->iem.s.uRexB);
|
---|
13127 | IEM_MC_FETCH_GREG_U8(cShiftArg, X86_GREG_xCX);
|
---|
13128 | IEM_MC_REF_EFLAGS(pEFlags);
|
---|
13129 | IEM_MC_CALL_VOID_AIMPL_3(pImpl->pfnNormalU8, pu8Dst, cShiftArg, pEFlags);
|
---|
13130 | IEM_MC_ADVANCE_RIP();
|
---|
13131 | IEM_MC_END();
|
---|
13132 | }
|
---|
13133 | else
|
---|
13134 | {
|
---|
13135 | /* memory */
|
---|
13136 | IEM_MC_BEGIN(3, 2);
|
---|
13137 | IEM_MC_ARG(uint8_t *, pu8Dst, 0);
|
---|
13138 | IEM_MC_ARG(uint8_t, cShiftArg, 1);
|
---|
13139 | IEM_MC_ARG_LOCAL_EFLAGS(pEFlags, EFlags, 2);
|
---|
13140 | IEM_MC_LOCAL(RTGCPTR, GCPtrEffDst);
|
---|
13141 |
|
---|
13142 | IEM_MC_CALC_RM_EFF_ADDR(GCPtrEffDst, bRm, 0);
|
---|
13143 | IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
|
---|
13144 | IEM_MC_FETCH_GREG_U8(cShiftArg, X86_GREG_xCX);
|
---|
13145 | IEM_MC_MEM_MAP(pu8Dst, IEM_ACCESS_DATA_RW, pVCpu->iem.s.iEffSeg, GCPtrEffDst, 0 /*arg*/);
|
---|
13146 | IEM_MC_FETCH_EFLAGS(EFlags);
|
---|
13147 | IEM_MC_CALL_VOID_AIMPL_3(pImpl->pfnNormalU8, pu8Dst, cShiftArg, pEFlags);
|
---|
13148 |
|
---|
13149 | IEM_MC_MEM_COMMIT_AND_UNMAP(pu8Dst, IEM_ACCESS_DATA_RW);
|
---|
13150 | IEM_MC_COMMIT_EFLAGS(EFlags);
|
---|
13151 | IEM_MC_ADVANCE_RIP();
|
---|
13152 | IEM_MC_END();
|
---|
13153 | }
|
---|
13154 | return VINF_SUCCESS;
|
---|
13155 | }
|
---|
13156 |
|
---|
13157 |
|
---|
13158 | /** Opcode 0xd3. */
|
---|
13159 | FNIEMOP_DEF(iemOp_Grp2_Ev_CL)
|
---|
13160 | {
|
---|
13161 | uint8_t bRm; IEM_OPCODE_GET_NEXT_U8(&bRm);
|
---|
13162 | PCIEMOPSHIFTSIZES pImpl;
|
---|
13163 | switch ((bRm >> X86_MODRM_REG_SHIFT) & X86_MODRM_REG_SMASK)
|
---|
13164 | {
|
---|
13165 | case 0: pImpl = &g_iemAImpl_rol; IEMOP_MNEMONIC("rol Ev,CL"); break;
|
---|
13166 | case 1: pImpl = &g_iemAImpl_ror; IEMOP_MNEMONIC("ror Ev,CL"); break;
|
---|
13167 | case 2: pImpl = &g_iemAImpl_rcl; IEMOP_MNEMONIC("rcl Ev,CL"); break;
|
---|
13168 | case 3: pImpl = &g_iemAImpl_rcr; IEMOP_MNEMONIC("rcr Ev,CL"); break;
|
---|
13169 | case 4: pImpl = &g_iemAImpl_shl; IEMOP_MNEMONIC("shl Ev,CL"); break;
|
---|
13170 | case 5: pImpl = &g_iemAImpl_shr; IEMOP_MNEMONIC("shr Ev,CL"); break;
|
---|
13171 | case 7: pImpl = &g_iemAImpl_sar; IEMOP_MNEMONIC("sar Ev,CL"); break;
|
---|
13172 | case 6: return IEMOP_RAISE_INVALID_OPCODE();
|
---|
13173 | IEM_NOT_REACHED_DEFAULT_CASE_RET(); /* gcc maybe stupid */
|
---|
13174 | }
|
---|
13175 | IEMOP_VERIFICATION_UNDEFINED_EFLAGS(X86_EFL_OF | X86_EFL_AF);
|
---|
13176 |
|
---|
13177 | if ((bRm & X86_MODRM_MOD_MASK) == (3 << X86_MODRM_MOD_SHIFT))
|
---|
13178 | {
|
---|
13179 | /* register */
|
---|
13180 | IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
|
---|
13181 | switch (pVCpu->iem.s.enmEffOpSize)
|
---|
13182 | {
|
---|
13183 | case IEMMODE_16BIT:
|
---|
13184 | IEM_MC_BEGIN(3, 0);
|
---|
13185 | IEM_MC_ARG(uint16_t *, pu16Dst, 0);
|
---|
13186 | IEM_MC_ARG(uint8_t, cShiftArg, 1);
|
---|
13187 | IEM_MC_ARG(uint32_t *, pEFlags, 2);
|
---|
13188 | IEM_MC_REF_GREG_U16(pu16Dst, (bRm & X86_MODRM_RM_MASK) | pVCpu->iem.s.uRexB);
|
---|
13189 | IEM_MC_FETCH_GREG_U8(cShiftArg, X86_GREG_xCX);
|
---|
13190 | IEM_MC_REF_EFLAGS(pEFlags);
|
---|
13191 | IEM_MC_CALL_VOID_AIMPL_3(pImpl->pfnNormalU16, pu16Dst, cShiftArg, pEFlags);
|
---|
13192 | IEM_MC_ADVANCE_RIP();
|
---|
13193 | IEM_MC_END();
|
---|
13194 | return VINF_SUCCESS;
|
---|
13195 |
|
---|
13196 | case IEMMODE_32BIT:
|
---|
13197 | IEM_MC_BEGIN(3, 0);
|
---|
13198 | IEM_MC_ARG(uint32_t *, pu32Dst, 0);
|
---|
13199 | IEM_MC_ARG(uint8_t, cShiftArg, 1);
|
---|
13200 | IEM_MC_ARG(uint32_t *, pEFlags, 2);
|
---|
13201 | IEM_MC_REF_GREG_U32(pu32Dst, (bRm & X86_MODRM_RM_MASK) | pVCpu->iem.s.uRexB);
|
---|
13202 | IEM_MC_FETCH_GREG_U8(cShiftArg, X86_GREG_xCX);
|
---|
13203 | IEM_MC_REF_EFLAGS(pEFlags);
|
---|
13204 | IEM_MC_CALL_VOID_AIMPL_3(pImpl->pfnNormalU32, pu32Dst, cShiftArg, pEFlags);
|
---|
13205 | IEM_MC_CLEAR_HIGH_GREG_U64_BY_REF(pu32Dst);
|
---|
13206 | IEM_MC_ADVANCE_RIP();
|
---|
13207 | IEM_MC_END();
|
---|
13208 | return VINF_SUCCESS;
|
---|
13209 |
|
---|
13210 | case IEMMODE_64BIT:
|
---|
13211 | IEM_MC_BEGIN(3, 0);
|
---|
13212 | IEM_MC_ARG(uint64_t *, pu64Dst, 0);
|
---|
13213 | IEM_MC_ARG(uint8_t, cShiftArg, 1);
|
---|
13214 | IEM_MC_ARG(uint32_t *, pEFlags, 2);
|
---|
13215 | IEM_MC_REF_GREG_U64(pu64Dst, (bRm & X86_MODRM_RM_MASK) | pVCpu->iem.s.uRexB);
|
---|
13216 | IEM_MC_FETCH_GREG_U8(cShiftArg, X86_GREG_xCX);
|
---|
13217 | IEM_MC_REF_EFLAGS(pEFlags);
|
---|
13218 | IEM_MC_CALL_VOID_AIMPL_3(pImpl->pfnNormalU64, pu64Dst, cShiftArg, pEFlags);
|
---|
13219 | IEM_MC_ADVANCE_RIP();
|
---|
13220 | IEM_MC_END();
|
---|
13221 | return VINF_SUCCESS;
|
---|
13222 |
|
---|
13223 | IEM_NOT_REACHED_DEFAULT_CASE_RET();
|
---|
13224 | }
|
---|
13225 | }
|
---|
13226 | else
|
---|
13227 | {
|
---|
13228 | /* memory */
|
---|
13229 | switch (pVCpu->iem.s.enmEffOpSize)
|
---|
13230 | {
|
---|
13231 | case IEMMODE_16BIT:
|
---|
13232 | IEM_MC_BEGIN(3, 2);
|
---|
13233 | IEM_MC_ARG(uint16_t *, pu16Dst, 0);
|
---|
13234 | IEM_MC_ARG(uint8_t, cShiftArg, 1);
|
---|
13235 | IEM_MC_ARG_LOCAL_EFLAGS(pEFlags, EFlags, 2);
|
---|
13236 | IEM_MC_LOCAL(RTGCPTR, GCPtrEffDst);
|
---|
13237 |
|
---|
13238 | IEM_MC_CALC_RM_EFF_ADDR(GCPtrEffDst, bRm, 0);
|
---|
13239 | IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
|
---|
13240 | IEM_MC_FETCH_GREG_U8(cShiftArg, X86_GREG_xCX);
|
---|
13241 | IEM_MC_MEM_MAP(pu16Dst, IEM_ACCESS_DATA_RW, pVCpu->iem.s.iEffSeg, GCPtrEffDst, 0 /*arg*/);
|
---|
13242 | IEM_MC_FETCH_EFLAGS(EFlags);
|
---|
13243 | IEM_MC_CALL_VOID_AIMPL_3(pImpl->pfnNormalU16, pu16Dst, cShiftArg, pEFlags);
|
---|
13244 |
|
---|
13245 | IEM_MC_MEM_COMMIT_AND_UNMAP(pu16Dst, IEM_ACCESS_DATA_RW);
|
---|
13246 | IEM_MC_COMMIT_EFLAGS(EFlags);
|
---|
13247 | IEM_MC_ADVANCE_RIP();
|
---|
13248 | IEM_MC_END();
|
---|
13249 | return VINF_SUCCESS;
|
---|
13250 |
|
---|
13251 | case IEMMODE_32BIT:
|
---|
13252 | IEM_MC_BEGIN(3, 2);
|
---|
13253 | IEM_MC_ARG(uint32_t *, pu32Dst, 0);
|
---|
13254 | IEM_MC_ARG(uint8_t, cShiftArg, 1);
|
---|
13255 | IEM_MC_ARG_LOCAL_EFLAGS(pEFlags, EFlags, 2);
|
---|
13256 | IEM_MC_LOCAL(RTGCPTR, GCPtrEffDst);
|
---|
13257 |
|
---|
13258 | IEM_MC_CALC_RM_EFF_ADDR(GCPtrEffDst, bRm, 0);
|
---|
13259 | IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
|
---|
13260 | IEM_MC_FETCH_GREG_U8(cShiftArg, X86_GREG_xCX);
|
---|
13261 | IEM_MC_MEM_MAP(pu32Dst, IEM_ACCESS_DATA_RW, pVCpu->iem.s.iEffSeg, GCPtrEffDst, 0 /*arg*/);
|
---|
13262 | IEM_MC_FETCH_EFLAGS(EFlags);
|
---|
13263 | IEM_MC_CALL_VOID_AIMPL_3(pImpl->pfnNormalU32, pu32Dst, cShiftArg, pEFlags);
|
---|
13264 |
|
---|
13265 | IEM_MC_MEM_COMMIT_AND_UNMAP(pu32Dst, IEM_ACCESS_DATA_RW);
|
---|
13266 | IEM_MC_COMMIT_EFLAGS(EFlags);
|
---|
13267 | IEM_MC_ADVANCE_RIP();
|
---|
13268 | IEM_MC_END();
|
---|
13269 | return VINF_SUCCESS;
|
---|
13270 |
|
---|
13271 | case IEMMODE_64BIT:
|
---|
13272 | IEM_MC_BEGIN(3, 2);
|
---|
13273 | IEM_MC_ARG(uint64_t *, pu64Dst, 0);
|
---|
13274 | IEM_MC_ARG(uint8_t, cShiftArg, 1);
|
---|
13275 | IEM_MC_ARG_LOCAL_EFLAGS(pEFlags, EFlags, 2);
|
---|
13276 | IEM_MC_LOCAL(RTGCPTR, GCPtrEffDst);
|
---|
13277 |
|
---|
13278 | IEM_MC_CALC_RM_EFF_ADDR(GCPtrEffDst, bRm, 0);
|
---|
13279 | IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
|
---|
13280 | IEM_MC_FETCH_GREG_U8(cShiftArg, X86_GREG_xCX);
|
---|
13281 | IEM_MC_MEM_MAP(pu64Dst, IEM_ACCESS_DATA_RW, pVCpu->iem.s.iEffSeg, GCPtrEffDst, 0 /*arg*/);
|
---|
13282 | IEM_MC_FETCH_EFLAGS(EFlags);
|
---|
13283 | IEM_MC_CALL_VOID_AIMPL_3(pImpl->pfnNormalU64, pu64Dst, cShiftArg, pEFlags);
|
---|
13284 |
|
---|
13285 | IEM_MC_MEM_COMMIT_AND_UNMAP(pu64Dst, IEM_ACCESS_DATA_RW);
|
---|
13286 | IEM_MC_COMMIT_EFLAGS(EFlags);
|
---|
13287 | IEM_MC_ADVANCE_RIP();
|
---|
13288 | IEM_MC_END();
|
---|
13289 | return VINF_SUCCESS;
|
---|
13290 |
|
---|
13291 | IEM_NOT_REACHED_DEFAULT_CASE_RET();
|
---|
13292 | }
|
---|
13293 | }
|
---|
13294 | }
|
---|
13295 |
|
---|
13296 | /** Opcode 0xd4. */
|
---|
13297 | FNIEMOP_DEF(iemOp_aam_Ib)
|
---|
13298 | {
|
---|
13299 | IEMOP_MNEMONIC("aam Ib");
|
---|
13300 | uint8_t bImm; IEM_OPCODE_GET_NEXT_U8(&bImm);
|
---|
13301 | IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
|
---|
13302 | IEMOP_HLP_NO_64BIT();
|
---|
13303 | if (!bImm)
|
---|
13304 | return IEMOP_RAISE_DIVIDE_ERROR();
|
---|
13305 | return IEM_MC_DEFER_TO_CIMPL_1(iemCImpl_aam, bImm);
|
---|
13306 | }
|
---|
13307 |
|
---|
13308 |
|
---|
13309 | /** Opcode 0xd5. */
|
---|
13310 | FNIEMOP_DEF(iemOp_aad_Ib)
|
---|
13311 | {
|
---|
13312 | IEMOP_MNEMONIC("aad Ib");
|
---|
13313 | uint8_t bImm; IEM_OPCODE_GET_NEXT_U8(&bImm);
|
---|
13314 | IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
|
---|
13315 | IEMOP_HLP_NO_64BIT();
|
---|
13316 | return IEM_MC_DEFER_TO_CIMPL_1(iemCImpl_aad, bImm);
|
---|
13317 | }
|
---|
13318 |
|
---|
13319 |
|
---|
13320 | /** Opcode 0xd6. */
|
---|
13321 | FNIEMOP_DEF(iemOp_salc)
|
---|
13322 | {
|
---|
13323 | IEMOP_MNEMONIC("salc");
|
---|
13324 | IEMOP_HLP_MIN_286(); /* (undocument at the time) */
|
---|
13325 | uint8_t bImm; IEM_OPCODE_GET_NEXT_U8(&bImm);
|
---|
13326 | IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
|
---|
13327 | IEMOP_HLP_NO_64BIT();
|
---|
13328 |
|
---|
13329 | IEM_MC_BEGIN(0, 0);
|
---|
13330 | IEM_MC_IF_EFL_BIT_SET(X86_EFL_CF) {
|
---|
13331 | IEM_MC_STORE_GREG_U8_CONST(X86_GREG_xAX, 0xff);
|
---|
13332 | } IEM_MC_ELSE() {
|
---|
13333 | IEM_MC_STORE_GREG_U8_CONST(X86_GREG_xAX, 0x00);
|
---|
13334 | } IEM_MC_ENDIF();
|
---|
13335 | IEM_MC_ADVANCE_RIP();
|
---|
13336 | IEM_MC_END();
|
---|
13337 | return VINF_SUCCESS;
|
---|
13338 | }
|
---|
13339 |
|
---|
13340 |
|
---|
13341 | /** Opcode 0xd7. */
|
---|
13342 | FNIEMOP_DEF(iemOp_xlat)
|
---|
13343 | {
|
---|
13344 | IEMOP_MNEMONIC("xlat");
|
---|
13345 | IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
|
---|
13346 | switch (pVCpu->iem.s.enmEffAddrMode)
|
---|
13347 | {
|
---|
13348 | case IEMMODE_16BIT:
|
---|
13349 | IEM_MC_BEGIN(2, 0);
|
---|
13350 | IEM_MC_LOCAL(uint8_t, u8Tmp);
|
---|
13351 | IEM_MC_LOCAL(uint16_t, u16Addr);
|
---|
13352 | IEM_MC_FETCH_GREG_U8_ZX_U16(u16Addr, X86_GREG_xAX);
|
---|
13353 | IEM_MC_ADD_GREG_U16_TO_LOCAL(u16Addr, X86_GREG_xBX);
|
---|
13354 | IEM_MC_FETCH_MEM16_U8(u8Tmp, pVCpu->iem.s.iEffSeg, u16Addr);
|
---|
13355 | IEM_MC_STORE_GREG_U8(X86_GREG_xAX, u8Tmp);
|
---|
13356 | IEM_MC_ADVANCE_RIP();
|
---|
13357 | IEM_MC_END();
|
---|
13358 | return VINF_SUCCESS;
|
---|
13359 |
|
---|
13360 | case IEMMODE_32BIT:
|
---|
13361 | IEM_MC_BEGIN(2, 0);
|
---|
13362 | IEM_MC_LOCAL(uint8_t, u8Tmp);
|
---|
13363 | IEM_MC_LOCAL(uint32_t, u32Addr);
|
---|
13364 | IEM_MC_FETCH_GREG_U8_ZX_U32(u32Addr, X86_GREG_xAX);
|
---|
13365 | IEM_MC_ADD_GREG_U32_TO_LOCAL(u32Addr, X86_GREG_xBX);
|
---|
13366 | IEM_MC_FETCH_MEM32_U8(u8Tmp, pVCpu->iem.s.iEffSeg, u32Addr);
|
---|
13367 | IEM_MC_STORE_GREG_U8(X86_GREG_xAX, u8Tmp);
|
---|
13368 | IEM_MC_ADVANCE_RIP();
|
---|
13369 | IEM_MC_END();
|
---|
13370 | return VINF_SUCCESS;
|
---|
13371 |
|
---|
13372 | case IEMMODE_64BIT:
|
---|
13373 | IEM_MC_BEGIN(2, 0);
|
---|
13374 | IEM_MC_LOCAL(uint8_t, u8Tmp);
|
---|
13375 | IEM_MC_LOCAL(uint64_t, u64Addr);
|
---|
13376 | IEM_MC_FETCH_GREG_U8_ZX_U64(u64Addr, X86_GREG_xAX);
|
---|
13377 | IEM_MC_ADD_GREG_U64_TO_LOCAL(u64Addr, X86_GREG_xBX);
|
---|
13378 | IEM_MC_FETCH_MEM_U8(u8Tmp, pVCpu->iem.s.iEffSeg, u64Addr);
|
---|
13379 | IEM_MC_STORE_GREG_U8(X86_GREG_xAX, u8Tmp);
|
---|
13380 | IEM_MC_ADVANCE_RIP();
|
---|
13381 | IEM_MC_END();
|
---|
13382 | return VINF_SUCCESS;
|
---|
13383 |
|
---|
13384 | IEM_NOT_REACHED_DEFAULT_CASE_RET();
|
---|
13385 | }
|
---|
13386 | }
|
---|
13387 |
|
---|
13388 |
|
---|
13389 | /**
|
---|
13390 | * Common worker for FPU instructions working on ST0 and STn, and storing the
|
---|
13391 | * result in ST0.
|
---|
13392 | *
|
---|
13393 | * @param pfnAImpl Pointer to the instruction implementation (assembly).
|
---|
13394 | */
|
---|
13395 | FNIEMOP_DEF_2(iemOpHlpFpu_st0_stN, uint8_t, bRm, PFNIEMAIMPLFPUR80, pfnAImpl)
|
---|
13396 | {
|
---|
13397 | IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
|
---|
13398 |
|
---|
13399 | IEM_MC_BEGIN(3, 1);
|
---|
13400 | IEM_MC_LOCAL(IEMFPURESULT, FpuRes);
|
---|
13401 | IEM_MC_ARG_LOCAL_REF(PIEMFPURESULT, pFpuRes, FpuRes, 0);
|
---|
13402 | IEM_MC_ARG(PCRTFLOAT80U, pr80Value1, 1);
|
---|
13403 | IEM_MC_ARG(PCRTFLOAT80U, pr80Value2, 2);
|
---|
13404 |
|
---|
13405 | IEM_MC_MAYBE_RAISE_DEVICE_NOT_AVAILABLE();
|
---|
13406 | IEM_MC_MAYBE_RAISE_FPU_XCPT();
|
---|
13407 | IEM_MC_PREPARE_FPU_USAGE();
|
---|
13408 | IEM_MC_IF_TWO_FPUREGS_NOT_EMPTY_REF_R80(pr80Value1, 0, pr80Value2, bRm & X86_MODRM_RM_MASK)
|
---|
13409 | IEM_MC_CALL_FPU_AIMPL_3(pfnAImpl, pFpuRes, pr80Value1, pr80Value2);
|
---|
13410 | IEM_MC_STORE_FPU_RESULT(FpuRes, 0);
|
---|
13411 | IEM_MC_ELSE()
|
---|
13412 | IEM_MC_FPU_STACK_UNDERFLOW(0);
|
---|
13413 | IEM_MC_ENDIF();
|
---|
13414 | IEM_MC_ADVANCE_RIP();
|
---|
13415 |
|
---|
13416 | IEM_MC_END();
|
---|
13417 | return VINF_SUCCESS;
|
---|
13418 | }
|
---|
13419 |
|
---|
13420 |
|
---|
13421 | /**
|
---|
13422 | * Common worker for FPU instructions working on ST0 and STn, and only affecting
|
---|
13423 | * flags.
|
---|
13424 | *
|
---|
13425 | * @param pfnAImpl Pointer to the instruction implementation (assembly).
|
---|
13426 | */
|
---|
13427 | FNIEMOP_DEF_2(iemOpHlpFpuNoStore_st0_stN, uint8_t, bRm, PFNIEMAIMPLFPUR80FSW, pfnAImpl)
|
---|
13428 | {
|
---|
13429 | IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
|
---|
13430 |
|
---|
13431 | IEM_MC_BEGIN(3, 1);
|
---|
13432 | IEM_MC_LOCAL(uint16_t, u16Fsw);
|
---|
13433 | IEM_MC_ARG_LOCAL_REF(uint16_t *, pu16Fsw, u16Fsw, 0);
|
---|
13434 | IEM_MC_ARG(PCRTFLOAT80U, pr80Value1, 1);
|
---|
13435 | IEM_MC_ARG(PCRTFLOAT80U, pr80Value2, 2);
|
---|
13436 |
|
---|
13437 | IEM_MC_MAYBE_RAISE_DEVICE_NOT_AVAILABLE();
|
---|
13438 | IEM_MC_MAYBE_RAISE_FPU_XCPT();
|
---|
13439 | IEM_MC_PREPARE_FPU_USAGE();
|
---|
13440 | IEM_MC_IF_TWO_FPUREGS_NOT_EMPTY_REF_R80(pr80Value1, 0, pr80Value2, bRm & X86_MODRM_RM_MASK)
|
---|
13441 | IEM_MC_CALL_FPU_AIMPL_3(pfnAImpl, pu16Fsw, pr80Value1, pr80Value2);
|
---|
13442 | IEM_MC_UPDATE_FSW(u16Fsw);
|
---|
13443 | IEM_MC_ELSE()
|
---|
13444 | IEM_MC_FPU_STACK_UNDERFLOW(UINT8_MAX);
|
---|
13445 | IEM_MC_ENDIF();
|
---|
13446 | IEM_MC_ADVANCE_RIP();
|
---|
13447 |
|
---|
13448 | IEM_MC_END();
|
---|
13449 | return VINF_SUCCESS;
|
---|
13450 | }
|
---|
13451 |
|
---|
13452 |
|
---|
13453 | /**
|
---|
13454 | * Common worker for FPU instructions working on ST0 and STn, only affecting
|
---|
13455 | * flags, and popping when done.
|
---|
13456 | *
|
---|
13457 | * @param pfnAImpl Pointer to the instruction implementation (assembly).
|
---|
13458 | */
|
---|
13459 | FNIEMOP_DEF_2(iemOpHlpFpuNoStore_st0_stN_pop, uint8_t, bRm, PFNIEMAIMPLFPUR80FSW, pfnAImpl)
|
---|
13460 | {
|
---|
13461 | IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
|
---|
13462 |
|
---|
13463 | IEM_MC_BEGIN(3, 1);
|
---|
13464 | IEM_MC_LOCAL(uint16_t, u16Fsw);
|
---|
13465 | IEM_MC_ARG_LOCAL_REF(uint16_t *, pu16Fsw, u16Fsw, 0);
|
---|
13466 | IEM_MC_ARG(PCRTFLOAT80U, pr80Value1, 1);
|
---|
13467 | IEM_MC_ARG(PCRTFLOAT80U, pr80Value2, 2);
|
---|
13468 |
|
---|
13469 | IEM_MC_MAYBE_RAISE_DEVICE_NOT_AVAILABLE();
|
---|
13470 | IEM_MC_MAYBE_RAISE_FPU_XCPT();
|
---|
13471 | IEM_MC_PREPARE_FPU_USAGE();
|
---|
13472 | IEM_MC_IF_TWO_FPUREGS_NOT_EMPTY_REF_R80(pr80Value1, 0, pr80Value2, bRm & X86_MODRM_RM_MASK)
|
---|
13473 | IEM_MC_CALL_FPU_AIMPL_3(pfnAImpl, pu16Fsw, pr80Value1, pr80Value2);
|
---|
13474 | IEM_MC_UPDATE_FSW_THEN_POP(u16Fsw);
|
---|
13475 | IEM_MC_ELSE()
|
---|
13476 | IEM_MC_FPU_STACK_UNDERFLOW_THEN_POP(UINT8_MAX);
|
---|
13477 | IEM_MC_ENDIF();
|
---|
13478 | IEM_MC_ADVANCE_RIP();
|
---|
13479 |
|
---|
13480 | IEM_MC_END();
|
---|
13481 | return VINF_SUCCESS;
|
---|
13482 | }
|
---|
13483 |
|
---|
13484 |
|
---|
13485 | /** Opcode 0xd8 11/0. */
|
---|
13486 | FNIEMOP_DEF_1(iemOp_fadd_stN, uint8_t, bRm)
|
---|
13487 | {
|
---|
13488 | IEMOP_MNEMONIC("fadd st0,stN");
|
---|
13489 | return FNIEMOP_CALL_2(iemOpHlpFpu_st0_stN, bRm, iemAImpl_fadd_r80_by_r80);
|
---|
13490 | }
|
---|
13491 |
|
---|
13492 |
|
---|
13493 | /** Opcode 0xd8 11/1. */
|
---|
13494 | FNIEMOP_DEF_1(iemOp_fmul_stN, uint8_t, bRm)
|
---|
13495 | {
|
---|
13496 | IEMOP_MNEMONIC("fmul st0,stN");
|
---|
13497 | return FNIEMOP_CALL_2(iemOpHlpFpu_st0_stN, bRm, iemAImpl_fmul_r80_by_r80);
|
---|
13498 | }
|
---|
13499 |
|
---|
13500 |
|
---|
13501 | /** Opcode 0xd8 11/2. */
|
---|
13502 | FNIEMOP_DEF_1(iemOp_fcom_stN, uint8_t, bRm)
|
---|
13503 | {
|
---|
13504 | IEMOP_MNEMONIC("fcom st0,stN");
|
---|
13505 | return FNIEMOP_CALL_2(iemOpHlpFpuNoStore_st0_stN, bRm, iemAImpl_fcom_r80_by_r80);
|
---|
13506 | }
|
---|
13507 |
|
---|
13508 |
|
---|
13509 | /** Opcode 0xd8 11/3. */
|
---|
13510 | FNIEMOP_DEF_1(iemOp_fcomp_stN, uint8_t, bRm)
|
---|
13511 | {
|
---|
13512 | IEMOP_MNEMONIC("fcomp st0,stN");
|
---|
13513 | return FNIEMOP_CALL_2(iemOpHlpFpuNoStore_st0_stN_pop, bRm, iemAImpl_fcom_r80_by_r80);
|
---|
13514 | }
|
---|
13515 |
|
---|
13516 |
|
---|
13517 | /** Opcode 0xd8 11/4. */
|
---|
13518 | FNIEMOP_DEF_1(iemOp_fsub_stN, uint8_t, bRm)
|
---|
13519 | {
|
---|
13520 | IEMOP_MNEMONIC("fsub st0,stN");
|
---|
13521 | return FNIEMOP_CALL_2(iemOpHlpFpu_st0_stN, bRm, iemAImpl_fsub_r80_by_r80);
|
---|
13522 | }
|
---|
13523 |
|
---|
13524 |
|
---|
13525 | /** Opcode 0xd8 11/5. */
|
---|
13526 | FNIEMOP_DEF_1(iemOp_fsubr_stN, uint8_t, bRm)
|
---|
13527 | {
|
---|
13528 | IEMOP_MNEMONIC("fsubr st0,stN");
|
---|
13529 | return FNIEMOP_CALL_2(iemOpHlpFpu_st0_stN, bRm, iemAImpl_fsubr_r80_by_r80);
|
---|
13530 | }
|
---|
13531 |
|
---|
13532 |
|
---|
13533 | /** Opcode 0xd8 11/6. */
|
---|
13534 | FNIEMOP_DEF_1(iemOp_fdiv_stN, uint8_t, bRm)
|
---|
13535 | {
|
---|
13536 | IEMOP_MNEMONIC("fdiv st0,stN");
|
---|
13537 | return FNIEMOP_CALL_2(iemOpHlpFpu_st0_stN, bRm, iemAImpl_fdiv_r80_by_r80);
|
---|
13538 | }
|
---|
13539 |
|
---|
13540 |
|
---|
13541 | /** Opcode 0xd8 11/7. */
|
---|
13542 | FNIEMOP_DEF_1(iemOp_fdivr_stN, uint8_t, bRm)
|
---|
13543 | {
|
---|
13544 | IEMOP_MNEMONIC("fdivr st0,stN");
|
---|
13545 | return FNIEMOP_CALL_2(iemOpHlpFpu_st0_stN, bRm, iemAImpl_fdivr_r80_by_r80);
|
---|
13546 | }
|
---|
13547 |
|
---|
13548 |
|
---|
13549 | /**
|
---|
13550 | * Common worker for FPU instructions working on ST0 and an m32r, and storing
|
---|
13551 | * the result in ST0.
|
---|
13552 | *
|
---|
13553 | * @param pfnAImpl Pointer to the instruction implementation (assembly).
|
---|
13554 | */
|
---|
13555 | FNIEMOP_DEF_2(iemOpHlpFpu_st0_m32r, uint8_t, bRm, PFNIEMAIMPLFPUR32, pfnAImpl)
|
---|
13556 | {
|
---|
13557 | IEM_MC_BEGIN(3, 3);
|
---|
13558 | IEM_MC_LOCAL(RTGCPTR, GCPtrEffSrc);
|
---|
13559 | IEM_MC_LOCAL(IEMFPURESULT, FpuRes);
|
---|
13560 | IEM_MC_LOCAL(RTFLOAT32U, r32Val2);
|
---|
13561 | IEM_MC_ARG_LOCAL_REF(PIEMFPURESULT, pFpuRes, FpuRes, 0);
|
---|
13562 | IEM_MC_ARG(PCRTFLOAT80U, pr80Value1, 1);
|
---|
13563 | IEM_MC_ARG_LOCAL_REF(PCRTFLOAT32U, pr32Val2, r32Val2, 2);
|
---|
13564 |
|
---|
13565 | IEM_MC_CALC_RM_EFF_ADDR(GCPtrEffSrc, bRm, 0);
|
---|
13566 | IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
|
---|
13567 |
|
---|
13568 | IEM_MC_MAYBE_RAISE_DEVICE_NOT_AVAILABLE();
|
---|
13569 | IEM_MC_MAYBE_RAISE_FPU_XCPT();
|
---|
13570 | IEM_MC_FETCH_MEM_R32(r32Val2, pVCpu->iem.s.iEffSeg, GCPtrEffSrc);
|
---|
13571 |
|
---|
13572 | IEM_MC_PREPARE_FPU_USAGE();
|
---|
13573 | IEM_MC_IF_FPUREG_NOT_EMPTY_REF_R80(pr80Value1, 0)
|
---|
13574 | IEM_MC_CALL_FPU_AIMPL_3(pfnAImpl, pFpuRes, pr80Value1, pr32Val2);
|
---|
13575 | IEM_MC_STORE_FPU_RESULT(FpuRes, 0);
|
---|
13576 | IEM_MC_ELSE()
|
---|
13577 | IEM_MC_FPU_STACK_UNDERFLOW(0);
|
---|
13578 | IEM_MC_ENDIF();
|
---|
13579 | IEM_MC_ADVANCE_RIP();
|
---|
13580 |
|
---|
13581 | IEM_MC_END();
|
---|
13582 | return VINF_SUCCESS;
|
---|
13583 | }
|
---|
13584 |
|
---|
13585 |
|
---|
13586 | /** Opcode 0xd8 !11/0. */
|
---|
13587 | FNIEMOP_DEF_1(iemOp_fadd_m32r, uint8_t, bRm)
|
---|
13588 | {
|
---|
13589 | IEMOP_MNEMONIC("fadd st0,m32r");
|
---|
13590 | return FNIEMOP_CALL_2(iemOpHlpFpu_st0_m32r, bRm, iemAImpl_fadd_r80_by_r32);
|
---|
13591 | }
|
---|
13592 |
|
---|
13593 |
|
---|
13594 | /** Opcode 0xd8 !11/1. */
|
---|
13595 | FNIEMOP_DEF_1(iemOp_fmul_m32r, uint8_t, bRm)
|
---|
13596 | {
|
---|
13597 | IEMOP_MNEMONIC("fmul st0,m32r");
|
---|
13598 | return FNIEMOP_CALL_2(iemOpHlpFpu_st0_m32r, bRm, iemAImpl_fmul_r80_by_r32);
|
---|
13599 | }
|
---|
13600 |
|
---|
13601 |
|
---|
13602 | /** Opcode 0xd8 !11/2. */
|
---|
13603 | FNIEMOP_DEF_1(iemOp_fcom_m32r, uint8_t, bRm)
|
---|
13604 | {
|
---|
13605 | IEMOP_MNEMONIC("fcom st0,m32r");
|
---|
13606 |
|
---|
13607 | IEM_MC_BEGIN(3, 3);
|
---|
13608 | IEM_MC_LOCAL(RTGCPTR, GCPtrEffSrc);
|
---|
13609 | IEM_MC_LOCAL(uint16_t, u16Fsw);
|
---|
13610 | IEM_MC_LOCAL(RTFLOAT32U, r32Val2);
|
---|
13611 | IEM_MC_ARG_LOCAL_REF(uint16_t *, pu16Fsw, u16Fsw, 0);
|
---|
13612 | IEM_MC_ARG(PCRTFLOAT80U, pr80Value1, 1);
|
---|
13613 | IEM_MC_ARG_LOCAL_REF(PCRTFLOAT32U, pr32Val2, r32Val2, 2);
|
---|
13614 |
|
---|
13615 | IEM_MC_CALC_RM_EFF_ADDR(GCPtrEffSrc, bRm, 0);
|
---|
13616 | IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
|
---|
13617 |
|
---|
13618 | IEM_MC_MAYBE_RAISE_DEVICE_NOT_AVAILABLE();
|
---|
13619 | IEM_MC_MAYBE_RAISE_FPU_XCPT();
|
---|
13620 | IEM_MC_FETCH_MEM_R32(r32Val2, pVCpu->iem.s.iEffSeg, GCPtrEffSrc);
|
---|
13621 |
|
---|
13622 | IEM_MC_PREPARE_FPU_USAGE();
|
---|
13623 | IEM_MC_IF_FPUREG_NOT_EMPTY_REF_R80(pr80Value1, 0)
|
---|
13624 | IEM_MC_CALL_FPU_AIMPL_3(iemAImpl_fcom_r80_by_r32, pu16Fsw, pr80Value1, pr32Val2);
|
---|
13625 | IEM_MC_UPDATE_FSW_WITH_MEM_OP(u16Fsw, pVCpu->iem.s.iEffSeg, GCPtrEffSrc);
|
---|
13626 | IEM_MC_ELSE()
|
---|
13627 | IEM_MC_FPU_STACK_UNDERFLOW_MEM_OP(UINT8_MAX, pVCpu->iem.s.iEffSeg, GCPtrEffSrc);
|
---|
13628 | IEM_MC_ENDIF();
|
---|
13629 | IEM_MC_ADVANCE_RIP();
|
---|
13630 |
|
---|
13631 | IEM_MC_END();
|
---|
13632 | return VINF_SUCCESS;
|
---|
13633 | }
|
---|
13634 |
|
---|
13635 |
|
---|
13636 | /** Opcode 0xd8 !11/3. */
|
---|
13637 | FNIEMOP_DEF_1(iemOp_fcomp_m32r, uint8_t, bRm)
|
---|
13638 | {
|
---|
13639 | IEMOP_MNEMONIC("fcomp st0,m32r");
|
---|
13640 |
|
---|
13641 | IEM_MC_BEGIN(3, 3);
|
---|
13642 | IEM_MC_LOCAL(RTGCPTR, GCPtrEffSrc);
|
---|
13643 | IEM_MC_LOCAL(uint16_t, u16Fsw);
|
---|
13644 | IEM_MC_LOCAL(RTFLOAT32U, r32Val2);
|
---|
13645 | IEM_MC_ARG_LOCAL_REF(uint16_t *, pu16Fsw, u16Fsw, 0);
|
---|
13646 | IEM_MC_ARG(PCRTFLOAT80U, pr80Value1, 1);
|
---|
13647 | IEM_MC_ARG_LOCAL_REF(PCRTFLOAT32U, pr32Val2, r32Val2, 2);
|
---|
13648 |
|
---|
13649 | IEM_MC_CALC_RM_EFF_ADDR(GCPtrEffSrc, bRm, 0);
|
---|
13650 | IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
|
---|
13651 |
|
---|
13652 | IEM_MC_MAYBE_RAISE_DEVICE_NOT_AVAILABLE();
|
---|
13653 | IEM_MC_MAYBE_RAISE_FPU_XCPT();
|
---|
13654 | IEM_MC_FETCH_MEM_R32(r32Val2, pVCpu->iem.s.iEffSeg, GCPtrEffSrc);
|
---|
13655 |
|
---|
13656 | IEM_MC_PREPARE_FPU_USAGE();
|
---|
13657 | IEM_MC_IF_FPUREG_NOT_EMPTY_REF_R80(pr80Value1, 0)
|
---|
13658 | IEM_MC_CALL_FPU_AIMPL_3(iemAImpl_fcom_r80_by_r32, pu16Fsw, pr80Value1, pr32Val2);
|
---|
13659 | IEM_MC_UPDATE_FSW_WITH_MEM_OP_THEN_POP(u16Fsw, pVCpu->iem.s.iEffSeg, GCPtrEffSrc);
|
---|
13660 | IEM_MC_ELSE()
|
---|
13661 | IEM_MC_FPU_STACK_UNDERFLOW_MEM_OP_THEN_POP(UINT8_MAX, pVCpu->iem.s.iEffSeg, GCPtrEffSrc);
|
---|
13662 | IEM_MC_ENDIF();
|
---|
13663 | IEM_MC_ADVANCE_RIP();
|
---|
13664 |
|
---|
13665 | IEM_MC_END();
|
---|
13666 | return VINF_SUCCESS;
|
---|
13667 | }
|
---|
13668 |
|
---|
13669 |
|
---|
13670 | /** Opcode 0xd8 !11/4. */
|
---|
13671 | FNIEMOP_DEF_1(iemOp_fsub_m32r, uint8_t, bRm)
|
---|
13672 | {
|
---|
13673 | IEMOP_MNEMONIC("fsub st0,m32r");
|
---|
13674 | return FNIEMOP_CALL_2(iemOpHlpFpu_st0_m32r, bRm, iemAImpl_fsub_r80_by_r32);
|
---|
13675 | }
|
---|
13676 |
|
---|
13677 |
|
---|
13678 | /** Opcode 0xd8 !11/5. */
|
---|
13679 | FNIEMOP_DEF_1(iemOp_fsubr_m32r, uint8_t, bRm)
|
---|
13680 | {
|
---|
13681 | IEMOP_MNEMONIC("fsubr st0,m32r");
|
---|
13682 | return FNIEMOP_CALL_2(iemOpHlpFpu_st0_m32r, bRm, iemAImpl_fsubr_r80_by_r32);
|
---|
13683 | }
|
---|
13684 |
|
---|
13685 |
|
---|
13686 | /** Opcode 0xd8 !11/6. */
|
---|
13687 | FNIEMOP_DEF_1(iemOp_fdiv_m32r, uint8_t, bRm)
|
---|
13688 | {
|
---|
13689 | IEMOP_MNEMONIC("fdiv st0,m32r");
|
---|
13690 | return FNIEMOP_CALL_2(iemOpHlpFpu_st0_m32r, bRm, iemAImpl_fdiv_r80_by_r32);
|
---|
13691 | }
|
---|
13692 |
|
---|
13693 |
|
---|
13694 | /** Opcode 0xd8 !11/7. */
|
---|
13695 | FNIEMOP_DEF_1(iemOp_fdivr_m32r, uint8_t, bRm)
|
---|
13696 | {
|
---|
13697 | IEMOP_MNEMONIC("fdivr st0,m32r");
|
---|
13698 | return FNIEMOP_CALL_2(iemOpHlpFpu_st0_m32r, bRm, iemAImpl_fdivr_r80_by_r32);
|
---|
13699 | }
|
---|
13700 |
|
---|
13701 |
|
---|
13702 | /** Opcode 0xd8. */
|
---|
13703 | FNIEMOP_DEF(iemOp_EscF0)
|
---|
13704 | {
|
---|
13705 | uint8_t bRm; IEM_OPCODE_GET_NEXT_U8(&bRm);
|
---|
13706 | pVCpu->iem.s.uFpuOpcode = RT_MAKE_U16(bRm, 0xd8 & 0x7);
|
---|
13707 |
|
---|
13708 | if ((bRm & X86_MODRM_MOD_MASK) == (3 << X86_MODRM_MOD_SHIFT))
|
---|
13709 | {
|
---|
13710 | switch ((bRm >> X86_MODRM_REG_SHIFT) & X86_MODRM_REG_SMASK)
|
---|
13711 | {
|
---|
13712 | case 0: return FNIEMOP_CALL_1(iemOp_fadd_stN, bRm);
|
---|
13713 | case 1: return FNIEMOP_CALL_1(iemOp_fmul_stN, bRm);
|
---|
13714 | case 2: return FNIEMOP_CALL_1(iemOp_fcom_stN, bRm);
|
---|
13715 | case 3: return FNIEMOP_CALL_1(iemOp_fcomp_stN, bRm);
|
---|
13716 | case 4: return FNIEMOP_CALL_1(iemOp_fsub_stN, bRm);
|
---|
13717 | case 5: return FNIEMOP_CALL_1(iemOp_fsubr_stN, bRm);
|
---|
13718 | case 6: return FNIEMOP_CALL_1(iemOp_fdiv_stN, bRm);
|
---|
13719 | case 7: return FNIEMOP_CALL_1(iemOp_fdivr_stN, bRm);
|
---|
13720 | IEM_NOT_REACHED_DEFAULT_CASE_RET();
|
---|
13721 | }
|
---|
13722 | }
|
---|
13723 | else
|
---|
13724 | {
|
---|
13725 | switch ((bRm >> X86_MODRM_REG_SHIFT) & X86_MODRM_REG_SMASK)
|
---|
13726 | {
|
---|
13727 | case 0: return FNIEMOP_CALL_1(iemOp_fadd_m32r, bRm);
|
---|
13728 | case 1: return FNIEMOP_CALL_1(iemOp_fmul_m32r, bRm);
|
---|
13729 | case 2: return FNIEMOP_CALL_1(iemOp_fcom_m32r, bRm);
|
---|
13730 | case 3: return FNIEMOP_CALL_1(iemOp_fcomp_m32r, bRm);
|
---|
13731 | case 4: return FNIEMOP_CALL_1(iemOp_fsub_m32r, bRm);
|
---|
13732 | case 5: return FNIEMOP_CALL_1(iemOp_fsubr_m32r, bRm);
|
---|
13733 | case 6: return FNIEMOP_CALL_1(iemOp_fdiv_m32r, bRm);
|
---|
13734 | case 7: return FNIEMOP_CALL_1(iemOp_fdivr_m32r, bRm);
|
---|
13735 | IEM_NOT_REACHED_DEFAULT_CASE_RET();
|
---|
13736 | }
|
---|
13737 | }
|
---|
13738 | }
|
---|
13739 |
|
---|
13740 |
|
---|
13741 | /** Opcode 0xd9 /0 mem32real
|
---|
13742 | * @sa iemOp_fld_m64r */
|
---|
13743 | FNIEMOP_DEF_1(iemOp_fld_m32r, uint8_t, bRm)
|
---|
13744 | {
|
---|
13745 | IEMOP_MNEMONIC("fld m32r");
|
---|
13746 |
|
---|
13747 | IEM_MC_BEGIN(2, 3);
|
---|
13748 | IEM_MC_LOCAL(RTGCPTR, GCPtrEffSrc);
|
---|
13749 | IEM_MC_LOCAL(IEMFPURESULT, FpuRes);
|
---|
13750 | IEM_MC_LOCAL(RTFLOAT32U, r32Val);
|
---|
13751 | IEM_MC_ARG_LOCAL_REF(PIEMFPURESULT, pFpuRes, FpuRes, 0);
|
---|
13752 | IEM_MC_ARG_LOCAL_REF(PCRTFLOAT32U, pr32Val, r32Val, 1);
|
---|
13753 |
|
---|
13754 | IEM_MC_CALC_RM_EFF_ADDR(GCPtrEffSrc, bRm, 0);
|
---|
13755 | IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
|
---|
13756 |
|
---|
13757 | IEM_MC_MAYBE_RAISE_DEVICE_NOT_AVAILABLE();
|
---|
13758 | IEM_MC_MAYBE_RAISE_FPU_XCPT();
|
---|
13759 | IEM_MC_FETCH_MEM_R32(r32Val, pVCpu->iem.s.iEffSeg, GCPtrEffSrc);
|
---|
13760 |
|
---|
13761 | IEM_MC_PREPARE_FPU_USAGE();
|
---|
13762 | IEM_MC_IF_FPUREG_IS_EMPTY(7)
|
---|
13763 | IEM_MC_CALL_FPU_AIMPL_2(iemAImpl_fld_r32_to_r80, pFpuRes, pr32Val);
|
---|
13764 | IEM_MC_PUSH_FPU_RESULT_MEM_OP(FpuRes, pVCpu->iem.s.iEffSeg, GCPtrEffSrc);
|
---|
13765 | IEM_MC_ELSE()
|
---|
13766 | IEM_MC_FPU_STACK_PUSH_OVERFLOW_MEM_OP(pVCpu->iem.s.iEffSeg, GCPtrEffSrc);
|
---|
13767 | IEM_MC_ENDIF();
|
---|
13768 | IEM_MC_ADVANCE_RIP();
|
---|
13769 |
|
---|
13770 | IEM_MC_END();
|
---|
13771 | return VINF_SUCCESS;
|
---|
13772 | }
|
---|
13773 |
|
---|
13774 |
|
---|
13775 | /** Opcode 0xd9 !11/2 mem32real */
|
---|
13776 | FNIEMOP_DEF_1(iemOp_fst_m32r, uint8_t, bRm)
|
---|
13777 | {
|
---|
13778 | IEMOP_MNEMONIC("fst m32r");
|
---|
13779 | IEM_MC_BEGIN(3, 2);
|
---|
13780 | IEM_MC_LOCAL(RTGCPTR, GCPtrEffDst);
|
---|
13781 | IEM_MC_LOCAL(uint16_t, u16Fsw);
|
---|
13782 | IEM_MC_ARG_LOCAL_REF(uint16_t *, pu16Fsw, u16Fsw, 0);
|
---|
13783 | IEM_MC_ARG(PRTFLOAT32U, pr32Dst, 1);
|
---|
13784 | IEM_MC_ARG(PCRTFLOAT80U, pr80Value, 2);
|
---|
13785 |
|
---|
13786 | IEM_MC_CALC_RM_EFF_ADDR(GCPtrEffDst, bRm, 0);
|
---|
13787 | IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
|
---|
13788 | IEM_MC_MAYBE_RAISE_DEVICE_NOT_AVAILABLE();
|
---|
13789 | IEM_MC_MAYBE_RAISE_FPU_XCPT();
|
---|
13790 |
|
---|
13791 | IEM_MC_MEM_MAP(pr32Dst, IEM_ACCESS_DATA_W, pVCpu->iem.s.iEffSeg, GCPtrEffDst, 1 /*arg*/);
|
---|
13792 | IEM_MC_PREPARE_FPU_USAGE();
|
---|
13793 | IEM_MC_IF_FPUREG_NOT_EMPTY_REF_R80(pr80Value, 0)
|
---|
13794 | IEM_MC_CALL_FPU_AIMPL_3(iemAImpl_fst_r80_to_r32, pu16Fsw, pr32Dst, pr80Value);
|
---|
13795 | IEM_MC_MEM_COMMIT_AND_UNMAP_FOR_FPU_STORE(pr32Dst, IEM_ACCESS_DATA_W, u16Fsw);
|
---|
13796 | IEM_MC_UPDATE_FSW_WITH_MEM_OP(u16Fsw, pVCpu->iem.s.iEffSeg, GCPtrEffDst);
|
---|
13797 | IEM_MC_ELSE()
|
---|
13798 | IEM_MC_IF_FCW_IM()
|
---|
13799 | IEM_MC_STORE_MEM_NEG_QNAN_R32_BY_REF(pr32Dst);
|
---|
13800 | IEM_MC_MEM_COMMIT_AND_UNMAP(pr32Dst, IEM_ACCESS_DATA_W);
|
---|
13801 | IEM_MC_ENDIF();
|
---|
13802 | IEM_MC_FPU_STACK_UNDERFLOW_MEM_OP(UINT8_MAX, pVCpu->iem.s.iEffSeg, GCPtrEffDst);
|
---|
13803 | IEM_MC_ENDIF();
|
---|
13804 | IEM_MC_ADVANCE_RIP();
|
---|
13805 |
|
---|
13806 | IEM_MC_END();
|
---|
13807 | return VINF_SUCCESS;
|
---|
13808 | }
|
---|
13809 |
|
---|
13810 |
|
---|
13811 | /** Opcode 0xd9 !11/3 */
|
---|
13812 | FNIEMOP_DEF_1(iemOp_fstp_m32r, uint8_t, bRm)
|
---|
13813 | {
|
---|
13814 | IEMOP_MNEMONIC("fstp m32r");
|
---|
13815 | IEM_MC_BEGIN(3, 2);
|
---|
13816 | IEM_MC_LOCAL(RTGCPTR, GCPtrEffDst);
|
---|
13817 | IEM_MC_LOCAL(uint16_t, u16Fsw);
|
---|
13818 | IEM_MC_ARG_LOCAL_REF(uint16_t *, pu16Fsw, u16Fsw, 0);
|
---|
13819 | IEM_MC_ARG(PRTFLOAT32U, pr32Dst, 1);
|
---|
13820 | IEM_MC_ARG(PCRTFLOAT80U, pr80Value, 2);
|
---|
13821 |
|
---|
13822 | IEM_MC_CALC_RM_EFF_ADDR(GCPtrEffDst, bRm, 0);
|
---|
13823 | IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
|
---|
13824 | IEM_MC_MAYBE_RAISE_DEVICE_NOT_AVAILABLE();
|
---|
13825 | IEM_MC_MAYBE_RAISE_FPU_XCPT();
|
---|
13826 |
|
---|
13827 | IEM_MC_MEM_MAP(pr32Dst, IEM_ACCESS_DATA_W, pVCpu->iem.s.iEffSeg, GCPtrEffDst, 1 /*arg*/);
|
---|
13828 | IEM_MC_PREPARE_FPU_USAGE();
|
---|
13829 | IEM_MC_IF_FPUREG_NOT_EMPTY_REF_R80(pr80Value, 0)
|
---|
13830 | IEM_MC_CALL_FPU_AIMPL_3(iemAImpl_fst_r80_to_r32, pu16Fsw, pr32Dst, pr80Value);
|
---|
13831 | IEM_MC_MEM_COMMIT_AND_UNMAP_FOR_FPU_STORE(pr32Dst, IEM_ACCESS_DATA_W, u16Fsw);
|
---|
13832 | IEM_MC_UPDATE_FSW_WITH_MEM_OP_THEN_POP(u16Fsw, pVCpu->iem.s.iEffSeg, GCPtrEffDst);
|
---|
13833 | IEM_MC_ELSE()
|
---|
13834 | IEM_MC_IF_FCW_IM()
|
---|
13835 | IEM_MC_STORE_MEM_NEG_QNAN_R32_BY_REF(pr32Dst);
|
---|
13836 | IEM_MC_MEM_COMMIT_AND_UNMAP(pr32Dst, IEM_ACCESS_DATA_W);
|
---|
13837 | IEM_MC_ENDIF();
|
---|
13838 | IEM_MC_FPU_STACK_UNDERFLOW_MEM_OP_THEN_POP(UINT8_MAX, pVCpu->iem.s.iEffSeg, GCPtrEffDst);
|
---|
13839 | IEM_MC_ENDIF();
|
---|
13840 | IEM_MC_ADVANCE_RIP();
|
---|
13841 |
|
---|
13842 | IEM_MC_END();
|
---|
13843 | return VINF_SUCCESS;
|
---|
13844 | }
|
---|
13845 |
|
---|
13846 |
|
---|
13847 | /** Opcode 0xd9 !11/4 */
|
---|
13848 | FNIEMOP_DEF_1(iemOp_fldenv, uint8_t, bRm)
|
---|
13849 | {
|
---|
13850 | IEMOP_MNEMONIC("fldenv m14/28byte");
|
---|
13851 | IEM_MC_BEGIN(3, 0);
|
---|
13852 | IEM_MC_ARG_CONST(IEMMODE, enmEffOpSize, /*=*/ pVCpu->iem.s.enmEffOpSize, 0);
|
---|
13853 | IEM_MC_ARG(uint8_t, iEffSeg, 1);
|
---|
13854 | IEM_MC_ARG(RTGCPTR, GCPtrEffSrc, 2);
|
---|
13855 | IEM_MC_CALC_RM_EFF_ADDR(GCPtrEffSrc, bRm, 0);
|
---|
13856 | IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
|
---|
13857 | IEM_MC_MAYBE_RAISE_DEVICE_NOT_AVAILABLE();
|
---|
13858 | IEM_MC_ACTUALIZE_FPU_STATE_FOR_CHANGE();
|
---|
13859 | IEM_MC_ASSIGN(iEffSeg, pVCpu->iem.s.iEffSeg);
|
---|
13860 | IEM_MC_CALL_CIMPL_3(iemCImpl_fldenv, enmEffOpSize, iEffSeg, GCPtrEffSrc);
|
---|
13861 | IEM_MC_END();
|
---|
13862 | return VINF_SUCCESS;
|
---|
13863 | }
|
---|
13864 |
|
---|
13865 |
|
---|
13866 | /** Opcode 0xd9 !11/5 */
|
---|
13867 | FNIEMOP_DEF_1(iemOp_fldcw, uint8_t, bRm)
|
---|
13868 | {
|
---|
13869 | IEMOP_MNEMONIC("fldcw m2byte");
|
---|
13870 | IEM_MC_BEGIN(1, 1);
|
---|
13871 | IEM_MC_LOCAL(RTGCPTR, GCPtrEffSrc);
|
---|
13872 | IEM_MC_ARG(uint16_t, u16Fsw, 0);
|
---|
13873 | IEM_MC_CALC_RM_EFF_ADDR(GCPtrEffSrc, bRm, 0);
|
---|
13874 | IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
|
---|
13875 | IEM_MC_MAYBE_RAISE_DEVICE_NOT_AVAILABLE();
|
---|
13876 | IEM_MC_ACTUALIZE_FPU_STATE_FOR_CHANGE();
|
---|
13877 | IEM_MC_FETCH_MEM_U16(u16Fsw, pVCpu->iem.s.iEffSeg, GCPtrEffSrc);
|
---|
13878 | IEM_MC_CALL_CIMPL_1(iemCImpl_fldcw, u16Fsw);
|
---|
13879 | IEM_MC_END();
|
---|
13880 | return VINF_SUCCESS;
|
---|
13881 | }
|
---|
13882 |
|
---|
13883 |
|
---|
13884 | /** Opcode 0xd9 !11/6 */
|
---|
13885 | FNIEMOP_DEF_1(iemOp_fnstenv, uint8_t, bRm)
|
---|
13886 | {
|
---|
13887 | IEMOP_MNEMONIC("fstenv m14/m28byte");
|
---|
13888 | IEM_MC_BEGIN(3, 0);
|
---|
13889 | IEM_MC_ARG_CONST(IEMMODE, enmEffOpSize, /*=*/ pVCpu->iem.s.enmEffOpSize, 0);
|
---|
13890 | IEM_MC_ARG(uint8_t, iEffSeg, 1);
|
---|
13891 | IEM_MC_ARG(RTGCPTR, GCPtrEffDst, 2);
|
---|
13892 | IEM_MC_CALC_RM_EFF_ADDR(GCPtrEffDst, bRm, 0);
|
---|
13893 | IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
|
---|
13894 | IEM_MC_MAYBE_RAISE_DEVICE_NOT_AVAILABLE();
|
---|
13895 | IEM_MC_ACTUALIZE_FPU_STATE_FOR_READ();
|
---|
13896 | IEM_MC_ASSIGN(iEffSeg, pVCpu->iem.s.iEffSeg);
|
---|
13897 | IEM_MC_CALL_CIMPL_3(iemCImpl_fnstenv, enmEffOpSize, iEffSeg, GCPtrEffDst);
|
---|
13898 | IEM_MC_END();
|
---|
13899 | return VINF_SUCCESS;
|
---|
13900 | }
|
---|
13901 |
|
---|
13902 |
|
---|
13903 | /** Opcode 0xd9 !11/7 */
|
---|
13904 | FNIEMOP_DEF_1(iemOp_fnstcw, uint8_t, bRm)
|
---|
13905 | {
|
---|
13906 | IEMOP_MNEMONIC("fnstcw m2byte");
|
---|
13907 | IEM_MC_BEGIN(2, 0);
|
---|
13908 | IEM_MC_LOCAL(RTGCPTR, GCPtrEffDst);
|
---|
13909 | IEM_MC_LOCAL(uint16_t, u16Fcw);
|
---|
13910 | IEM_MC_CALC_RM_EFF_ADDR(GCPtrEffDst, bRm, 0);
|
---|
13911 | IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
|
---|
13912 | IEM_MC_MAYBE_RAISE_DEVICE_NOT_AVAILABLE();
|
---|
13913 | IEM_MC_ACTUALIZE_FPU_STATE_FOR_READ();
|
---|
13914 | IEM_MC_FETCH_FCW(u16Fcw);
|
---|
13915 | IEM_MC_STORE_MEM_U16(pVCpu->iem.s.iEffSeg, GCPtrEffDst, u16Fcw);
|
---|
13916 | IEM_MC_ADVANCE_RIP(); /* C0-C3 are documented as undefined, we leave them unmodified. */
|
---|
13917 | IEM_MC_END();
|
---|
13918 | return VINF_SUCCESS;
|
---|
13919 | }
|
---|
13920 |
|
---|
13921 |
|
---|
13922 | /** Opcode 0xd9 0xd0, 0xd9 0xd8-0xdf, ++?. */
|
---|
13923 | FNIEMOP_DEF(iemOp_fnop)
|
---|
13924 | {
|
---|
13925 | IEMOP_MNEMONIC("fnop");
|
---|
13926 | IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
|
---|
13927 |
|
---|
13928 | IEM_MC_BEGIN(0, 0);
|
---|
13929 | IEM_MC_MAYBE_RAISE_DEVICE_NOT_AVAILABLE();
|
---|
13930 | IEM_MC_MAYBE_RAISE_FPU_XCPT();
|
---|
13931 | IEM_MC_ACTUALIZE_FPU_STATE_FOR_CHANGE();
|
---|
13932 | /** @todo Testcase: looks like FNOP leaves FOP alone but updates FPUIP. Could be
|
---|
13933 | * intel optimizations. Investigate. */
|
---|
13934 | IEM_MC_UPDATE_FPU_OPCODE_IP();
|
---|
13935 | IEM_MC_ADVANCE_RIP(); /* C0-C3 are documented as undefined, we leave them unmodified. */
|
---|
13936 | IEM_MC_END();
|
---|
13937 | return VINF_SUCCESS;
|
---|
13938 | }
|
---|
13939 |
|
---|
13940 |
|
---|
13941 | /** Opcode 0xd9 11/0 stN */
|
---|
13942 | FNIEMOP_DEF_1(iemOp_fld_stN, uint8_t, bRm)
|
---|
13943 | {
|
---|
13944 | IEMOP_MNEMONIC("fld stN");
|
---|
13945 | IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
|
---|
13946 |
|
---|
13947 | /** @todo Testcase: Check if this raises \#MF? Intel mentioned it not. AMD
|
---|
13948 | * indicates that it does. */
|
---|
13949 | IEM_MC_BEGIN(0, 2);
|
---|
13950 | IEM_MC_LOCAL(PCRTFLOAT80U, pr80Value);
|
---|
13951 | IEM_MC_LOCAL(IEMFPURESULT, FpuRes);
|
---|
13952 | IEM_MC_MAYBE_RAISE_DEVICE_NOT_AVAILABLE();
|
---|
13953 | IEM_MC_MAYBE_RAISE_FPU_XCPT();
|
---|
13954 |
|
---|
13955 | IEM_MC_PREPARE_FPU_USAGE();
|
---|
13956 | IEM_MC_IF_FPUREG_NOT_EMPTY_REF_R80(pr80Value, bRm & X86_MODRM_RM_MASK)
|
---|
13957 | IEM_MC_SET_FPU_RESULT(FpuRes, 0 /*FSW*/, pr80Value);
|
---|
13958 | IEM_MC_PUSH_FPU_RESULT(FpuRes);
|
---|
13959 | IEM_MC_ELSE()
|
---|
13960 | IEM_MC_FPU_STACK_PUSH_UNDERFLOW();
|
---|
13961 | IEM_MC_ENDIF();
|
---|
13962 |
|
---|
13963 | IEM_MC_ADVANCE_RIP();
|
---|
13964 | IEM_MC_END();
|
---|
13965 |
|
---|
13966 | return VINF_SUCCESS;
|
---|
13967 | }
|
---|
13968 |
|
---|
13969 |
|
---|
13970 | /** Opcode 0xd9 11/3 stN */
|
---|
13971 | FNIEMOP_DEF_1(iemOp_fxch_stN, uint8_t, bRm)
|
---|
13972 | {
|
---|
13973 | IEMOP_MNEMONIC("fxch stN");
|
---|
13974 | IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
|
---|
13975 |
|
---|
13976 | /** @todo Testcase: Check if this raises \#MF? Intel mentioned it not. AMD
|
---|
13977 | * indicates that it does. */
|
---|
13978 | IEM_MC_BEGIN(1, 3);
|
---|
13979 | IEM_MC_LOCAL(PCRTFLOAT80U, pr80Value1);
|
---|
13980 | IEM_MC_LOCAL(PCRTFLOAT80U, pr80Value2);
|
---|
13981 | IEM_MC_LOCAL(IEMFPURESULT, FpuRes);
|
---|
13982 | IEM_MC_ARG_CONST(uint8_t, iStReg, /*=*/ bRm & X86_MODRM_RM_MASK, 0);
|
---|
13983 | IEM_MC_MAYBE_RAISE_DEVICE_NOT_AVAILABLE();
|
---|
13984 | IEM_MC_MAYBE_RAISE_FPU_XCPT();
|
---|
13985 |
|
---|
13986 | IEM_MC_PREPARE_FPU_USAGE();
|
---|
13987 | IEM_MC_IF_TWO_FPUREGS_NOT_EMPTY_REF_R80(pr80Value1, 0, pr80Value2, bRm & X86_MODRM_RM_MASK)
|
---|
13988 | IEM_MC_SET_FPU_RESULT(FpuRes, X86_FSW_C1, pr80Value2);
|
---|
13989 | IEM_MC_STORE_FPUREG_R80_SRC_REF(bRm & X86_MODRM_RM_MASK, pr80Value1);
|
---|
13990 | IEM_MC_STORE_FPU_RESULT(FpuRes, 0);
|
---|
13991 | IEM_MC_ELSE()
|
---|
13992 | IEM_MC_CALL_CIMPL_1(iemCImpl_fxch_underflow, iStReg);
|
---|
13993 | IEM_MC_ENDIF();
|
---|
13994 |
|
---|
13995 | IEM_MC_ADVANCE_RIP();
|
---|
13996 | IEM_MC_END();
|
---|
13997 |
|
---|
13998 | return VINF_SUCCESS;
|
---|
13999 | }
|
---|
14000 |
|
---|
14001 |
|
---|
14002 | /** Opcode 0xd9 11/4, 0xdd 11/2. */
|
---|
14003 | FNIEMOP_DEF_1(iemOp_fstp_stN, uint8_t, bRm)
|
---|
14004 | {
|
---|
14005 | IEMOP_MNEMONIC("fstp st0,stN");
|
---|
14006 | IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
|
---|
14007 |
|
---|
14008 | /* fstp st0, st0 is frequendly used as an official 'ffreep st0' sequence. */
|
---|
14009 | uint8_t const iDstReg = bRm & X86_MODRM_RM_MASK;
|
---|
14010 | if (!iDstReg)
|
---|
14011 | {
|
---|
14012 | IEM_MC_BEGIN(0, 1);
|
---|
14013 | IEM_MC_LOCAL_CONST(uint16_t, u16Fsw, /*=*/ 0);
|
---|
14014 | IEM_MC_MAYBE_RAISE_DEVICE_NOT_AVAILABLE();
|
---|
14015 | IEM_MC_MAYBE_RAISE_FPU_XCPT();
|
---|
14016 |
|
---|
14017 | IEM_MC_PREPARE_FPU_USAGE();
|
---|
14018 | IEM_MC_IF_FPUREG_NOT_EMPTY(0)
|
---|
14019 | IEM_MC_UPDATE_FSW_THEN_POP(u16Fsw);
|
---|
14020 | IEM_MC_ELSE()
|
---|
14021 | IEM_MC_FPU_STACK_UNDERFLOW_THEN_POP(0);
|
---|
14022 | IEM_MC_ENDIF();
|
---|
14023 |
|
---|
14024 | IEM_MC_ADVANCE_RIP();
|
---|
14025 | IEM_MC_END();
|
---|
14026 | }
|
---|
14027 | else
|
---|
14028 | {
|
---|
14029 | IEM_MC_BEGIN(0, 2);
|
---|
14030 | IEM_MC_LOCAL(PCRTFLOAT80U, pr80Value);
|
---|
14031 | IEM_MC_LOCAL(IEMFPURESULT, FpuRes);
|
---|
14032 | IEM_MC_MAYBE_RAISE_DEVICE_NOT_AVAILABLE();
|
---|
14033 | IEM_MC_MAYBE_RAISE_FPU_XCPT();
|
---|
14034 |
|
---|
14035 | IEM_MC_PREPARE_FPU_USAGE();
|
---|
14036 | IEM_MC_IF_FPUREG_NOT_EMPTY_REF_R80(pr80Value, 0)
|
---|
14037 | IEM_MC_SET_FPU_RESULT(FpuRes, 0 /*FSW*/, pr80Value);
|
---|
14038 | IEM_MC_STORE_FPU_RESULT_THEN_POP(FpuRes, iDstReg);
|
---|
14039 | IEM_MC_ELSE()
|
---|
14040 | IEM_MC_FPU_STACK_UNDERFLOW_THEN_POP(iDstReg);
|
---|
14041 | IEM_MC_ENDIF();
|
---|
14042 |
|
---|
14043 | IEM_MC_ADVANCE_RIP();
|
---|
14044 | IEM_MC_END();
|
---|
14045 | }
|
---|
14046 | return VINF_SUCCESS;
|
---|
14047 | }
|
---|
14048 |
|
---|
14049 |
|
---|
14050 | /**
|
---|
14051 | * Common worker for FPU instructions working on ST0 and replaces it with the
|
---|
14052 | * result, i.e. unary operators.
|
---|
14053 | *
|
---|
14054 | * @param pfnAImpl Pointer to the instruction implementation (assembly).
|
---|
14055 | */
|
---|
14056 | FNIEMOP_DEF_1(iemOpHlpFpu_st0, PFNIEMAIMPLFPUR80UNARY, pfnAImpl)
|
---|
14057 | {
|
---|
14058 | IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
|
---|
14059 |
|
---|
14060 | IEM_MC_BEGIN(2, 1);
|
---|
14061 | IEM_MC_LOCAL(IEMFPURESULT, FpuRes);
|
---|
14062 | IEM_MC_ARG_LOCAL_REF(PIEMFPURESULT, pFpuRes, FpuRes, 0);
|
---|
14063 | IEM_MC_ARG(PCRTFLOAT80U, pr80Value, 1);
|
---|
14064 |
|
---|
14065 | IEM_MC_MAYBE_RAISE_DEVICE_NOT_AVAILABLE();
|
---|
14066 | IEM_MC_MAYBE_RAISE_FPU_XCPT();
|
---|
14067 | IEM_MC_PREPARE_FPU_USAGE();
|
---|
14068 | IEM_MC_IF_FPUREG_NOT_EMPTY_REF_R80(pr80Value, 0)
|
---|
14069 | IEM_MC_CALL_FPU_AIMPL_2(pfnAImpl, pFpuRes, pr80Value);
|
---|
14070 | IEM_MC_STORE_FPU_RESULT(FpuRes, 0);
|
---|
14071 | IEM_MC_ELSE()
|
---|
14072 | IEM_MC_FPU_STACK_UNDERFLOW(0);
|
---|
14073 | IEM_MC_ENDIF();
|
---|
14074 | IEM_MC_ADVANCE_RIP();
|
---|
14075 |
|
---|
14076 | IEM_MC_END();
|
---|
14077 | return VINF_SUCCESS;
|
---|
14078 | }
|
---|
14079 |
|
---|
14080 |
|
---|
14081 | /** Opcode 0xd9 0xe0. */
|
---|
14082 | FNIEMOP_DEF(iemOp_fchs)
|
---|
14083 | {
|
---|
14084 | IEMOP_MNEMONIC("fchs st0");
|
---|
14085 | return FNIEMOP_CALL_1(iemOpHlpFpu_st0, iemAImpl_fchs_r80);
|
---|
14086 | }
|
---|
14087 |
|
---|
14088 |
|
---|
14089 | /** Opcode 0xd9 0xe1. */
|
---|
14090 | FNIEMOP_DEF(iemOp_fabs)
|
---|
14091 | {
|
---|
14092 | IEMOP_MNEMONIC("fabs st0");
|
---|
14093 | return FNIEMOP_CALL_1(iemOpHlpFpu_st0, iemAImpl_fabs_r80);
|
---|
14094 | }
|
---|
14095 |
|
---|
14096 |
|
---|
14097 | /**
|
---|
14098 | * Common worker for FPU instructions working on ST0 and only returns FSW.
|
---|
14099 | *
|
---|
14100 | * @param pfnAImpl Pointer to the instruction implementation (assembly).
|
---|
14101 | */
|
---|
14102 | FNIEMOP_DEF_1(iemOpHlpFpuNoStore_st0, PFNIEMAIMPLFPUR80UNARYFSW, pfnAImpl)
|
---|
14103 | {
|
---|
14104 | IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
|
---|
14105 |
|
---|
14106 | IEM_MC_BEGIN(2, 1);
|
---|
14107 | IEM_MC_LOCAL(uint16_t, u16Fsw);
|
---|
14108 | IEM_MC_ARG_LOCAL_REF(uint16_t *, pu16Fsw, u16Fsw, 0);
|
---|
14109 | IEM_MC_ARG(PCRTFLOAT80U, pr80Value, 1);
|
---|
14110 |
|
---|
14111 | IEM_MC_MAYBE_RAISE_DEVICE_NOT_AVAILABLE();
|
---|
14112 | IEM_MC_MAYBE_RAISE_FPU_XCPT();
|
---|
14113 | IEM_MC_PREPARE_FPU_USAGE();
|
---|
14114 | IEM_MC_IF_FPUREG_NOT_EMPTY_REF_R80(pr80Value, 0)
|
---|
14115 | IEM_MC_CALL_FPU_AIMPL_2(pfnAImpl, pu16Fsw, pr80Value);
|
---|
14116 | IEM_MC_UPDATE_FSW(u16Fsw);
|
---|
14117 | IEM_MC_ELSE()
|
---|
14118 | IEM_MC_FPU_STACK_UNDERFLOW(UINT8_MAX);
|
---|
14119 | IEM_MC_ENDIF();
|
---|
14120 | IEM_MC_ADVANCE_RIP();
|
---|
14121 |
|
---|
14122 | IEM_MC_END();
|
---|
14123 | return VINF_SUCCESS;
|
---|
14124 | }
|
---|
14125 |
|
---|
14126 |
|
---|
14127 | /** Opcode 0xd9 0xe4. */
|
---|
14128 | FNIEMOP_DEF(iemOp_ftst)
|
---|
14129 | {
|
---|
14130 | IEMOP_MNEMONIC("ftst st0");
|
---|
14131 | return FNIEMOP_CALL_1(iemOpHlpFpuNoStore_st0, iemAImpl_ftst_r80);
|
---|
14132 | }
|
---|
14133 |
|
---|
14134 |
|
---|
14135 | /** Opcode 0xd9 0xe5. */
|
---|
14136 | FNIEMOP_DEF(iemOp_fxam)
|
---|
14137 | {
|
---|
14138 | IEMOP_MNEMONIC("fxam st0");
|
---|
14139 | return FNIEMOP_CALL_1(iemOpHlpFpuNoStore_st0, iemAImpl_fxam_r80);
|
---|
14140 | }
|
---|
14141 |
|
---|
14142 |
|
---|
14143 | /**
|
---|
14144 | * Common worker for FPU instructions pushing a constant onto the FPU stack.
|
---|
14145 | *
|
---|
14146 | * @param pfnAImpl Pointer to the instruction implementation (assembly).
|
---|
14147 | */
|
---|
14148 | FNIEMOP_DEF_1(iemOpHlpFpuPushConstant, PFNIEMAIMPLFPUR80LDCONST, pfnAImpl)
|
---|
14149 | {
|
---|
14150 | IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
|
---|
14151 |
|
---|
14152 | IEM_MC_BEGIN(1, 1);
|
---|
14153 | IEM_MC_LOCAL(IEMFPURESULT, FpuRes);
|
---|
14154 | IEM_MC_ARG_LOCAL_REF(PIEMFPURESULT, pFpuRes, FpuRes, 0);
|
---|
14155 |
|
---|
14156 | IEM_MC_MAYBE_RAISE_DEVICE_NOT_AVAILABLE();
|
---|
14157 | IEM_MC_MAYBE_RAISE_FPU_XCPT();
|
---|
14158 | IEM_MC_PREPARE_FPU_USAGE();
|
---|
14159 | IEM_MC_IF_FPUREG_IS_EMPTY(7)
|
---|
14160 | IEM_MC_CALL_FPU_AIMPL_1(pfnAImpl, pFpuRes);
|
---|
14161 | IEM_MC_PUSH_FPU_RESULT(FpuRes);
|
---|
14162 | IEM_MC_ELSE()
|
---|
14163 | IEM_MC_FPU_STACK_PUSH_OVERFLOW();
|
---|
14164 | IEM_MC_ENDIF();
|
---|
14165 | IEM_MC_ADVANCE_RIP();
|
---|
14166 |
|
---|
14167 | IEM_MC_END();
|
---|
14168 | return VINF_SUCCESS;
|
---|
14169 | }
|
---|
14170 |
|
---|
14171 |
|
---|
14172 | /** Opcode 0xd9 0xe8. */
|
---|
14173 | FNIEMOP_DEF(iemOp_fld1)
|
---|
14174 | {
|
---|
14175 | IEMOP_MNEMONIC("fld1");
|
---|
14176 | return FNIEMOP_CALL_1(iemOpHlpFpuPushConstant, iemAImpl_fld1);
|
---|
14177 | }
|
---|
14178 |
|
---|
14179 |
|
---|
14180 | /** Opcode 0xd9 0xe9. */
|
---|
14181 | FNIEMOP_DEF(iemOp_fldl2t)
|
---|
14182 | {
|
---|
14183 | IEMOP_MNEMONIC("fldl2t");
|
---|
14184 | return FNIEMOP_CALL_1(iemOpHlpFpuPushConstant, iemAImpl_fldl2t);
|
---|
14185 | }
|
---|
14186 |
|
---|
14187 |
|
---|
14188 | /** Opcode 0xd9 0xea. */
|
---|
14189 | FNIEMOP_DEF(iemOp_fldl2e)
|
---|
14190 | {
|
---|
14191 | IEMOP_MNEMONIC("fldl2e");
|
---|
14192 | return FNIEMOP_CALL_1(iemOpHlpFpuPushConstant, iemAImpl_fldl2e);
|
---|
14193 | }
|
---|
14194 |
|
---|
14195 | /** Opcode 0xd9 0xeb. */
|
---|
14196 | FNIEMOP_DEF(iemOp_fldpi)
|
---|
14197 | {
|
---|
14198 | IEMOP_MNEMONIC("fldpi");
|
---|
14199 | return FNIEMOP_CALL_1(iemOpHlpFpuPushConstant, iemAImpl_fldpi);
|
---|
14200 | }
|
---|
14201 |
|
---|
14202 |
|
---|
14203 | /** Opcode 0xd9 0xec. */
|
---|
14204 | FNIEMOP_DEF(iemOp_fldlg2)
|
---|
14205 | {
|
---|
14206 | IEMOP_MNEMONIC("fldlg2");
|
---|
14207 | return FNIEMOP_CALL_1(iemOpHlpFpuPushConstant, iemAImpl_fldlg2);
|
---|
14208 | }
|
---|
14209 |
|
---|
14210 | /** Opcode 0xd9 0xed. */
|
---|
14211 | FNIEMOP_DEF(iemOp_fldln2)
|
---|
14212 | {
|
---|
14213 | IEMOP_MNEMONIC("fldln2");
|
---|
14214 | return FNIEMOP_CALL_1(iemOpHlpFpuPushConstant, iemAImpl_fldln2);
|
---|
14215 | }
|
---|
14216 |
|
---|
14217 |
|
---|
14218 | /** Opcode 0xd9 0xee. */
|
---|
14219 | FNIEMOP_DEF(iemOp_fldz)
|
---|
14220 | {
|
---|
14221 | IEMOP_MNEMONIC("fldz");
|
---|
14222 | return FNIEMOP_CALL_1(iemOpHlpFpuPushConstant, iemAImpl_fldz);
|
---|
14223 | }
|
---|
14224 |
|
---|
14225 |
|
---|
14226 | /** Opcode 0xd9 0xf0. */
|
---|
14227 | FNIEMOP_DEF(iemOp_f2xm1)
|
---|
14228 | {
|
---|
14229 | IEMOP_MNEMONIC("f2xm1 st0");
|
---|
14230 | return FNIEMOP_CALL_1(iemOpHlpFpu_st0, iemAImpl_f2xm1_r80);
|
---|
14231 | }
|
---|
14232 |
|
---|
14233 |
|
---|
14234 | /** Opcode 0xd9 0xf1. */
|
---|
14235 | FNIEMOP_DEF(iemOp_fylx2)
|
---|
14236 | {
|
---|
14237 | IEMOP_MNEMONIC("fylx2 st0");
|
---|
14238 | return FNIEMOP_CALL_1(iemOpHlpFpu_st0, iemAImpl_fyl2x_r80);
|
---|
14239 | }
|
---|
14240 |
|
---|
14241 |
|
---|
14242 | /**
|
---|
14243 | * Common worker for FPU instructions working on ST0 and having two outputs, one
|
---|
14244 | * replacing ST0 and one pushed onto the stack.
|
---|
14245 | *
|
---|
14246 | * @param pfnAImpl Pointer to the instruction implementation (assembly).
|
---|
14247 | */
|
---|
14248 | FNIEMOP_DEF_1(iemOpHlpFpuReplace_st0_push, PFNIEMAIMPLFPUR80UNARYTWO, pfnAImpl)
|
---|
14249 | {
|
---|
14250 | IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
|
---|
14251 |
|
---|
14252 | IEM_MC_BEGIN(2, 1);
|
---|
14253 | IEM_MC_LOCAL(IEMFPURESULTTWO, FpuResTwo);
|
---|
14254 | IEM_MC_ARG_LOCAL_REF(PIEMFPURESULTTWO, pFpuResTwo, FpuResTwo, 0);
|
---|
14255 | IEM_MC_ARG(PCRTFLOAT80U, pr80Value, 1);
|
---|
14256 |
|
---|
14257 | IEM_MC_MAYBE_RAISE_DEVICE_NOT_AVAILABLE();
|
---|
14258 | IEM_MC_MAYBE_RAISE_FPU_XCPT();
|
---|
14259 | IEM_MC_PREPARE_FPU_USAGE();
|
---|
14260 | IEM_MC_IF_FPUREG_NOT_EMPTY_REF_R80(pr80Value, 0)
|
---|
14261 | IEM_MC_CALL_FPU_AIMPL_2(pfnAImpl, pFpuResTwo, pr80Value);
|
---|
14262 | IEM_MC_PUSH_FPU_RESULT_TWO(FpuResTwo);
|
---|
14263 | IEM_MC_ELSE()
|
---|
14264 | IEM_MC_FPU_STACK_PUSH_UNDERFLOW_TWO();
|
---|
14265 | IEM_MC_ENDIF();
|
---|
14266 | IEM_MC_ADVANCE_RIP();
|
---|
14267 |
|
---|
14268 | IEM_MC_END();
|
---|
14269 | return VINF_SUCCESS;
|
---|
14270 | }
|
---|
14271 |
|
---|
14272 |
|
---|
14273 | /** Opcode 0xd9 0xf2. */
|
---|
14274 | FNIEMOP_DEF(iemOp_fptan)
|
---|
14275 | {
|
---|
14276 | IEMOP_MNEMONIC("fptan st0");
|
---|
14277 | return FNIEMOP_CALL_1(iemOpHlpFpuReplace_st0_push, iemAImpl_fptan_r80_r80);
|
---|
14278 | }
|
---|
14279 |
|
---|
14280 |
|
---|
14281 | /**
|
---|
14282 | * Common worker for FPU instructions working on STn and ST0, storing the result
|
---|
14283 | * in STn, and popping the stack unless IE, DE or ZE was raised.
|
---|
14284 | *
|
---|
14285 | * @param pfnAImpl Pointer to the instruction implementation (assembly).
|
---|
14286 | */
|
---|
14287 | FNIEMOP_DEF_2(iemOpHlpFpu_stN_st0_pop, uint8_t, bRm, PFNIEMAIMPLFPUR80, pfnAImpl)
|
---|
14288 | {
|
---|
14289 | IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
|
---|
14290 |
|
---|
14291 | IEM_MC_BEGIN(3, 1);
|
---|
14292 | IEM_MC_LOCAL(IEMFPURESULT, FpuRes);
|
---|
14293 | IEM_MC_ARG_LOCAL_REF(PIEMFPURESULT, pFpuRes, FpuRes, 0);
|
---|
14294 | IEM_MC_ARG(PCRTFLOAT80U, pr80Value1, 1);
|
---|
14295 | IEM_MC_ARG(PCRTFLOAT80U, pr80Value2, 2);
|
---|
14296 |
|
---|
14297 | IEM_MC_MAYBE_RAISE_DEVICE_NOT_AVAILABLE();
|
---|
14298 | IEM_MC_MAYBE_RAISE_FPU_XCPT();
|
---|
14299 |
|
---|
14300 | IEM_MC_PREPARE_FPU_USAGE();
|
---|
14301 | IEM_MC_IF_TWO_FPUREGS_NOT_EMPTY_REF_R80(pr80Value1, bRm & X86_MODRM_RM_MASK, pr80Value2, 0)
|
---|
14302 | IEM_MC_CALL_FPU_AIMPL_3(pfnAImpl, pFpuRes, pr80Value1, pr80Value2);
|
---|
14303 | IEM_MC_STORE_FPU_RESULT_THEN_POP(FpuRes, bRm & X86_MODRM_RM_MASK);
|
---|
14304 | IEM_MC_ELSE()
|
---|
14305 | IEM_MC_FPU_STACK_UNDERFLOW_THEN_POP(bRm & X86_MODRM_RM_MASK);
|
---|
14306 | IEM_MC_ENDIF();
|
---|
14307 | IEM_MC_ADVANCE_RIP();
|
---|
14308 |
|
---|
14309 | IEM_MC_END();
|
---|
14310 | return VINF_SUCCESS;
|
---|
14311 | }
|
---|
14312 |
|
---|
14313 |
|
---|
14314 | /** Opcode 0xd9 0xf3. */
|
---|
14315 | FNIEMOP_DEF(iemOp_fpatan)
|
---|
14316 | {
|
---|
14317 | IEMOP_MNEMONIC("fpatan st1,st0");
|
---|
14318 | return FNIEMOP_CALL_2(iemOpHlpFpu_stN_st0_pop, 1, iemAImpl_fpatan_r80_by_r80);
|
---|
14319 | }
|
---|
14320 |
|
---|
14321 |
|
---|
14322 | /** Opcode 0xd9 0xf4. */
|
---|
14323 | FNIEMOP_DEF(iemOp_fxtract)
|
---|
14324 | {
|
---|
14325 | IEMOP_MNEMONIC("fxtract st0");
|
---|
14326 | return FNIEMOP_CALL_1(iemOpHlpFpuReplace_st0_push, iemAImpl_fxtract_r80_r80);
|
---|
14327 | }
|
---|
14328 |
|
---|
14329 |
|
---|
14330 | /** Opcode 0xd9 0xf5. */
|
---|
14331 | FNIEMOP_DEF(iemOp_fprem1)
|
---|
14332 | {
|
---|
14333 | IEMOP_MNEMONIC("fprem1 st0, st1");
|
---|
14334 | return FNIEMOP_CALL_2(iemOpHlpFpu_st0_stN, 1, iemAImpl_fprem1_r80_by_r80);
|
---|
14335 | }
|
---|
14336 |
|
---|
14337 |
|
---|
14338 | /** Opcode 0xd9 0xf6. */
|
---|
14339 | FNIEMOP_DEF(iemOp_fdecstp)
|
---|
14340 | {
|
---|
14341 | IEMOP_MNEMONIC("fdecstp");
|
---|
14342 | IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
|
---|
14343 | /* Note! C0, C2 and C3 are documented as undefined, we clear them. */
|
---|
14344 | /** @todo Testcase: Check whether FOP, FPUIP and FPUCS are affected by
|
---|
14345 | * FINCSTP and FDECSTP. */
|
---|
14346 |
|
---|
14347 | IEM_MC_BEGIN(0,0);
|
---|
14348 |
|
---|
14349 | IEM_MC_MAYBE_RAISE_DEVICE_NOT_AVAILABLE();
|
---|
14350 | IEM_MC_MAYBE_RAISE_FPU_XCPT();
|
---|
14351 |
|
---|
14352 | IEM_MC_ACTUALIZE_FPU_STATE_FOR_CHANGE();
|
---|
14353 | IEM_MC_FPU_STACK_DEC_TOP();
|
---|
14354 | IEM_MC_UPDATE_FSW_CONST(0);
|
---|
14355 |
|
---|
14356 | IEM_MC_ADVANCE_RIP();
|
---|
14357 | IEM_MC_END();
|
---|
14358 | return VINF_SUCCESS;
|
---|
14359 | }
|
---|
14360 |
|
---|
14361 |
|
---|
14362 | /** Opcode 0xd9 0xf7. */
|
---|
14363 | FNIEMOP_DEF(iemOp_fincstp)
|
---|
14364 | {
|
---|
14365 | IEMOP_MNEMONIC("fincstp");
|
---|
14366 | IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
|
---|
14367 | /* Note! C0, C2 and C3 are documented as undefined, we clear them. */
|
---|
14368 | /** @todo Testcase: Check whether FOP, FPUIP and FPUCS are affected by
|
---|
14369 | * FINCSTP and FDECSTP. */
|
---|
14370 |
|
---|
14371 | IEM_MC_BEGIN(0,0);
|
---|
14372 |
|
---|
14373 | IEM_MC_MAYBE_RAISE_DEVICE_NOT_AVAILABLE();
|
---|
14374 | IEM_MC_MAYBE_RAISE_FPU_XCPT();
|
---|
14375 |
|
---|
14376 | IEM_MC_ACTUALIZE_FPU_STATE_FOR_CHANGE();
|
---|
14377 | IEM_MC_FPU_STACK_INC_TOP();
|
---|
14378 | IEM_MC_UPDATE_FSW_CONST(0);
|
---|
14379 |
|
---|
14380 | IEM_MC_ADVANCE_RIP();
|
---|
14381 | IEM_MC_END();
|
---|
14382 | return VINF_SUCCESS;
|
---|
14383 | }
|
---|
14384 |
|
---|
14385 |
|
---|
14386 | /** Opcode 0xd9 0xf8. */
|
---|
14387 | FNIEMOP_DEF(iemOp_fprem)
|
---|
14388 | {
|
---|
14389 | IEMOP_MNEMONIC("fprem st0, st1");
|
---|
14390 | return FNIEMOP_CALL_2(iemOpHlpFpu_st0_stN, 1, iemAImpl_fprem_r80_by_r80);
|
---|
14391 | }
|
---|
14392 |
|
---|
14393 |
|
---|
14394 | /** Opcode 0xd9 0xf9. */
|
---|
14395 | FNIEMOP_DEF(iemOp_fyl2xp1)
|
---|
14396 | {
|
---|
14397 | IEMOP_MNEMONIC("fyl2xp1 st1,st0");
|
---|
14398 | return FNIEMOP_CALL_2(iemOpHlpFpu_stN_st0_pop, 1, iemAImpl_fyl2xp1_r80_by_r80);
|
---|
14399 | }
|
---|
14400 |
|
---|
14401 |
|
---|
14402 | /** Opcode 0xd9 0xfa. */
|
---|
14403 | FNIEMOP_DEF(iemOp_fsqrt)
|
---|
14404 | {
|
---|
14405 | IEMOP_MNEMONIC("fsqrt st0");
|
---|
14406 | return FNIEMOP_CALL_1(iemOpHlpFpu_st0, iemAImpl_fsqrt_r80);
|
---|
14407 | }
|
---|
14408 |
|
---|
14409 |
|
---|
14410 | /** Opcode 0xd9 0xfb. */
|
---|
14411 | FNIEMOP_DEF(iemOp_fsincos)
|
---|
14412 | {
|
---|
14413 | IEMOP_MNEMONIC("fsincos st0");
|
---|
14414 | return FNIEMOP_CALL_1(iemOpHlpFpuReplace_st0_push, iemAImpl_fsincos_r80_r80);
|
---|
14415 | }
|
---|
14416 |
|
---|
14417 |
|
---|
14418 | /** Opcode 0xd9 0xfc. */
|
---|
14419 | FNIEMOP_DEF(iemOp_frndint)
|
---|
14420 | {
|
---|
14421 | IEMOP_MNEMONIC("frndint st0");
|
---|
14422 | return FNIEMOP_CALL_1(iemOpHlpFpu_st0, iemAImpl_frndint_r80);
|
---|
14423 | }
|
---|
14424 |
|
---|
14425 |
|
---|
14426 | /** Opcode 0xd9 0xfd. */
|
---|
14427 | FNIEMOP_DEF(iemOp_fscale)
|
---|
14428 | {
|
---|
14429 | IEMOP_MNEMONIC("fscale st0, st1");
|
---|
14430 | return FNIEMOP_CALL_2(iemOpHlpFpu_st0_stN, 1, iemAImpl_fscale_r80_by_r80);
|
---|
14431 | }
|
---|
14432 |
|
---|
14433 |
|
---|
14434 | /** Opcode 0xd9 0xfe. */
|
---|
14435 | FNIEMOP_DEF(iemOp_fsin)
|
---|
14436 | {
|
---|
14437 | IEMOP_MNEMONIC("fsin st0");
|
---|
14438 | return FNIEMOP_CALL_1(iemOpHlpFpu_st0, iemAImpl_fsin_r80);
|
---|
14439 | }
|
---|
14440 |
|
---|
14441 |
|
---|
14442 | /** Opcode 0xd9 0xff. */
|
---|
14443 | FNIEMOP_DEF(iemOp_fcos)
|
---|
14444 | {
|
---|
14445 | IEMOP_MNEMONIC("fcos st0");
|
---|
14446 | return FNIEMOP_CALL_1(iemOpHlpFpu_st0, iemAImpl_fcos_r80);
|
---|
14447 | }
|
---|
14448 |
|
---|
14449 |
|
---|
14450 | /** Used by iemOp_EscF1. */
|
---|
14451 | IEM_STATIC const PFNIEMOP g_apfnEscF1_E0toFF[32] =
|
---|
14452 | {
|
---|
14453 | /* 0xe0 */ iemOp_fchs,
|
---|
14454 | /* 0xe1 */ iemOp_fabs,
|
---|
14455 | /* 0xe2 */ iemOp_Invalid,
|
---|
14456 | /* 0xe3 */ iemOp_Invalid,
|
---|
14457 | /* 0xe4 */ iemOp_ftst,
|
---|
14458 | /* 0xe5 */ iemOp_fxam,
|
---|
14459 | /* 0xe6 */ iemOp_Invalid,
|
---|
14460 | /* 0xe7 */ iemOp_Invalid,
|
---|
14461 | /* 0xe8 */ iemOp_fld1,
|
---|
14462 | /* 0xe9 */ iemOp_fldl2t,
|
---|
14463 | /* 0xea */ iemOp_fldl2e,
|
---|
14464 | /* 0xeb */ iemOp_fldpi,
|
---|
14465 | /* 0xec */ iemOp_fldlg2,
|
---|
14466 | /* 0xed */ iemOp_fldln2,
|
---|
14467 | /* 0xee */ iemOp_fldz,
|
---|
14468 | /* 0xef */ iemOp_Invalid,
|
---|
14469 | /* 0xf0 */ iemOp_f2xm1,
|
---|
14470 | /* 0xf1 */ iemOp_fylx2,
|
---|
14471 | /* 0xf2 */ iemOp_fptan,
|
---|
14472 | /* 0xf3 */ iemOp_fpatan,
|
---|
14473 | /* 0xf4 */ iemOp_fxtract,
|
---|
14474 | /* 0xf5 */ iemOp_fprem1,
|
---|
14475 | /* 0xf6 */ iemOp_fdecstp,
|
---|
14476 | /* 0xf7 */ iemOp_fincstp,
|
---|
14477 | /* 0xf8 */ iemOp_fprem,
|
---|
14478 | /* 0xf9 */ iemOp_fyl2xp1,
|
---|
14479 | /* 0xfa */ iemOp_fsqrt,
|
---|
14480 | /* 0xfb */ iemOp_fsincos,
|
---|
14481 | /* 0xfc */ iemOp_frndint,
|
---|
14482 | /* 0xfd */ iemOp_fscale,
|
---|
14483 | /* 0xfe */ iemOp_fsin,
|
---|
14484 | /* 0xff */ iemOp_fcos
|
---|
14485 | };
|
---|
14486 |
|
---|
14487 |
|
---|
14488 | /** Opcode 0xd9. */
|
---|
14489 | FNIEMOP_DEF(iemOp_EscF1)
|
---|
14490 | {
|
---|
14491 | uint8_t bRm; IEM_OPCODE_GET_NEXT_U8(&bRm);
|
---|
14492 | pVCpu->iem.s.uFpuOpcode = RT_MAKE_U16(bRm, 0xd9 & 0x7);
|
---|
14493 |
|
---|
14494 | if ((bRm & X86_MODRM_MOD_MASK) == (3 << X86_MODRM_MOD_SHIFT))
|
---|
14495 | {
|
---|
14496 | switch ((bRm >> X86_MODRM_REG_SHIFT) & X86_MODRM_REG_SMASK)
|
---|
14497 | {
|
---|
14498 | case 0: return FNIEMOP_CALL_1(iemOp_fld_stN, bRm);
|
---|
14499 | case 1: return FNIEMOP_CALL_1(iemOp_fxch_stN, bRm);
|
---|
14500 | case 2:
|
---|
14501 | if (bRm == 0xd0)
|
---|
14502 | return FNIEMOP_CALL(iemOp_fnop);
|
---|
14503 | return IEMOP_RAISE_INVALID_OPCODE();
|
---|
14504 | case 3: return FNIEMOP_CALL_1(iemOp_fstp_stN, bRm); /* Reserved. Intel behavior seems to be FSTP ST(i) though. */
|
---|
14505 | case 4:
|
---|
14506 | case 5:
|
---|
14507 | case 6:
|
---|
14508 | case 7:
|
---|
14509 | Assert((unsigned)bRm - 0xe0U < RT_ELEMENTS(g_apfnEscF1_E0toFF));
|
---|
14510 | return FNIEMOP_CALL(g_apfnEscF1_E0toFF[bRm - 0xe0]);
|
---|
14511 | IEM_NOT_REACHED_DEFAULT_CASE_RET();
|
---|
14512 | }
|
---|
14513 | }
|
---|
14514 | else
|
---|
14515 | {
|
---|
14516 | switch ((bRm >> X86_MODRM_REG_SHIFT) & X86_MODRM_REG_SMASK)
|
---|
14517 | {
|
---|
14518 | case 0: return FNIEMOP_CALL_1(iemOp_fld_m32r, bRm);
|
---|
14519 | case 1: return IEMOP_RAISE_INVALID_OPCODE();
|
---|
14520 | case 2: return FNIEMOP_CALL_1(iemOp_fst_m32r, bRm);
|
---|
14521 | case 3: return FNIEMOP_CALL_1(iemOp_fstp_m32r, bRm);
|
---|
14522 | case 4: return FNIEMOP_CALL_1(iemOp_fldenv, bRm);
|
---|
14523 | case 5: return FNIEMOP_CALL_1(iemOp_fldcw, bRm);
|
---|
14524 | case 6: return FNIEMOP_CALL_1(iemOp_fnstenv, bRm);
|
---|
14525 | case 7: return FNIEMOP_CALL_1(iemOp_fnstcw, bRm);
|
---|
14526 | IEM_NOT_REACHED_DEFAULT_CASE_RET();
|
---|
14527 | }
|
---|
14528 | }
|
---|
14529 | }
|
---|
14530 |
|
---|
14531 |
|
---|
14532 | /** Opcode 0xda 11/0. */
|
---|
14533 | FNIEMOP_DEF_1(iemOp_fcmovb_stN, uint8_t, bRm)
|
---|
14534 | {
|
---|
14535 | IEMOP_MNEMONIC("fcmovb st0,stN");
|
---|
14536 | IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
|
---|
14537 |
|
---|
14538 | IEM_MC_BEGIN(0, 1);
|
---|
14539 | IEM_MC_LOCAL(PCRTFLOAT80U, pr80ValueN);
|
---|
14540 |
|
---|
14541 | IEM_MC_MAYBE_RAISE_DEVICE_NOT_AVAILABLE();
|
---|
14542 | IEM_MC_MAYBE_RAISE_FPU_XCPT();
|
---|
14543 |
|
---|
14544 | IEM_MC_PREPARE_FPU_USAGE();
|
---|
14545 | IEM_MC_IF_TWO_FPUREGS_NOT_EMPTY_REF_R80_FIRST(pr80ValueN, bRm & X86_MODRM_RM_MASK, 0)
|
---|
14546 | IEM_MC_IF_EFL_BIT_SET(X86_EFL_CF)
|
---|
14547 | IEM_MC_STORE_FPUREG_R80_SRC_REF(0, pr80ValueN);
|
---|
14548 | IEM_MC_ENDIF();
|
---|
14549 | IEM_MC_UPDATE_FPU_OPCODE_IP();
|
---|
14550 | IEM_MC_ELSE()
|
---|
14551 | IEM_MC_FPU_STACK_UNDERFLOW(0);
|
---|
14552 | IEM_MC_ENDIF();
|
---|
14553 | IEM_MC_ADVANCE_RIP();
|
---|
14554 |
|
---|
14555 | IEM_MC_END();
|
---|
14556 | return VINF_SUCCESS;
|
---|
14557 | }
|
---|
14558 |
|
---|
14559 |
|
---|
14560 | /** Opcode 0xda 11/1. */
|
---|
14561 | FNIEMOP_DEF_1(iemOp_fcmove_stN, uint8_t, bRm)
|
---|
14562 | {
|
---|
14563 | IEMOP_MNEMONIC("fcmove st0,stN");
|
---|
14564 | IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
|
---|
14565 |
|
---|
14566 | IEM_MC_BEGIN(0, 1);
|
---|
14567 | IEM_MC_LOCAL(PCRTFLOAT80U, pr80ValueN);
|
---|
14568 |
|
---|
14569 | IEM_MC_MAYBE_RAISE_DEVICE_NOT_AVAILABLE();
|
---|
14570 | IEM_MC_MAYBE_RAISE_FPU_XCPT();
|
---|
14571 |
|
---|
14572 | IEM_MC_PREPARE_FPU_USAGE();
|
---|
14573 | IEM_MC_IF_TWO_FPUREGS_NOT_EMPTY_REF_R80_FIRST(pr80ValueN, bRm & X86_MODRM_RM_MASK, 0)
|
---|
14574 | IEM_MC_IF_EFL_BIT_SET(X86_EFL_ZF)
|
---|
14575 | IEM_MC_STORE_FPUREG_R80_SRC_REF(0, pr80ValueN);
|
---|
14576 | IEM_MC_ENDIF();
|
---|
14577 | IEM_MC_UPDATE_FPU_OPCODE_IP();
|
---|
14578 | IEM_MC_ELSE()
|
---|
14579 | IEM_MC_FPU_STACK_UNDERFLOW(0);
|
---|
14580 | IEM_MC_ENDIF();
|
---|
14581 | IEM_MC_ADVANCE_RIP();
|
---|
14582 |
|
---|
14583 | IEM_MC_END();
|
---|
14584 | return VINF_SUCCESS;
|
---|
14585 | }
|
---|
14586 |
|
---|
14587 |
|
---|
14588 | /** Opcode 0xda 11/2. */
|
---|
14589 | FNIEMOP_DEF_1(iemOp_fcmovbe_stN, uint8_t, bRm)
|
---|
14590 | {
|
---|
14591 | IEMOP_MNEMONIC("fcmovbe st0,stN");
|
---|
14592 | IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
|
---|
14593 |
|
---|
14594 | IEM_MC_BEGIN(0, 1);
|
---|
14595 | IEM_MC_LOCAL(PCRTFLOAT80U, pr80ValueN);
|
---|
14596 |
|
---|
14597 | IEM_MC_MAYBE_RAISE_DEVICE_NOT_AVAILABLE();
|
---|
14598 | IEM_MC_MAYBE_RAISE_FPU_XCPT();
|
---|
14599 |
|
---|
14600 | IEM_MC_PREPARE_FPU_USAGE();
|
---|
14601 | IEM_MC_IF_TWO_FPUREGS_NOT_EMPTY_REF_R80_FIRST(pr80ValueN, bRm & X86_MODRM_RM_MASK, 0)
|
---|
14602 | IEM_MC_IF_EFL_ANY_BITS_SET(X86_EFL_CF | X86_EFL_ZF)
|
---|
14603 | IEM_MC_STORE_FPUREG_R80_SRC_REF(0, pr80ValueN);
|
---|
14604 | IEM_MC_ENDIF();
|
---|
14605 | IEM_MC_UPDATE_FPU_OPCODE_IP();
|
---|
14606 | IEM_MC_ELSE()
|
---|
14607 | IEM_MC_FPU_STACK_UNDERFLOW(0);
|
---|
14608 | IEM_MC_ENDIF();
|
---|
14609 | IEM_MC_ADVANCE_RIP();
|
---|
14610 |
|
---|
14611 | IEM_MC_END();
|
---|
14612 | return VINF_SUCCESS;
|
---|
14613 | }
|
---|
14614 |
|
---|
14615 |
|
---|
14616 | /** Opcode 0xda 11/3. */
|
---|
14617 | FNIEMOP_DEF_1(iemOp_fcmovu_stN, uint8_t, bRm)
|
---|
14618 | {
|
---|
14619 | IEMOP_MNEMONIC("fcmovu st0,stN");
|
---|
14620 | IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
|
---|
14621 |
|
---|
14622 | IEM_MC_BEGIN(0, 1);
|
---|
14623 | IEM_MC_LOCAL(PCRTFLOAT80U, pr80ValueN);
|
---|
14624 |
|
---|
14625 | IEM_MC_MAYBE_RAISE_DEVICE_NOT_AVAILABLE();
|
---|
14626 | IEM_MC_MAYBE_RAISE_FPU_XCPT();
|
---|
14627 |
|
---|
14628 | IEM_MC_PREPARE_FPU_USAGE();
|
---|
14629 | IEM_MC_IF_TWO_FPUREGS_NOT_EMPTY_REF_R80_FIRST(pr80ValueN, bRm & X86_MODRM_RM_MASK, 0)
|
---|
14630 | IEM_MC_IF_EFL_BIT_SET(X86_EFL_PF)
|
---|
14631 | IEM_MC_STORE_FPUREG_R80_SRC_REF(0, pr80ValueN);
|
---|
14632 | IEM_MC_ENDIF();
|
---|
14633 | IEM_MC_UPDATE_FPU_OPCODE_IP();
|
---|
14634 | IEM_MC_ELSE()
|
---|
14635 | IEM_MC_FPU_STACK_UNDERFLOW(0);
|
---|
14636 | IEM_MC_ENDIF();
|
---|
14637 | IEM_MC_ADVANCE_RIP();
|
---|
14638 |
|
---|
14639 | IEM_MC_END();
|
---|
14640 | return VINF_SUCCESS;
|
---|
14641 | }
|
---|
14642 |
|
---|
14643 |
|
---|
14644 | /**
|
---|
14645 | * Common worker for FPU instructions working on ST0 and STn, only affecting
|
---|
14646 | * flags, and popping twice when done.
|
---|
14647 | *
|
---|
14648 | * @param pfnAImpl Pointer to the instruction implementation (assembly).
|
---|
14649 | */
|
---|
14650 | FNIEMOP_DEF_1(iemOpHlpFpuNoStore_st0_stN_pop_pop, PFNIEMAIMPLFPUR80FSW, pfnAImpl)
|
---|
14651 | {
|
---|
14652 | IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
|
---|
14653 |
|
---|
14654 | IEM_MC_BEGIN(3, 1);
|
---|
14655 | IEM_MC_LOCAL(uint16_t, u16Fsw);
|
---|
14656 | IEM_MC_ARG_LOCAL_REF(uint16_t *, pu16Fsw, u16Fsw, 0);
|
---|
14657 | IEM_MC_ARG(PCRTFLOAT80U, pr80Value1, 1);
|
---|
14658 | IEM_MC_ARG(PCRTFLOAT80U, pr80Value2, 2);
|
---|
14659 |
|
---|
14660 | IEM_MC_MAYBE_RAISE_DEVICE_NOT_AVAILABLE();
|
---|
14661 | IEM_MC_MAYBE_RAISE_FPU_XCPT();
|
---|
14662 |
|
---|
14663 | IEM_MC_PREPARE_FPU_USAGE();
|
---|
14664 | IEM_MC_IF_TWO_FPUREGS_NOT_EMPTY_REF_R80(pr80Value1, 0, pr80Value2, 1)
|
---|
14665 | IEM_MC_CALL_FPU_AIMPL_3(pfnAImpl, pu16Fsw, pr80Value1, pr80Value2);
|
---|
14666 | IEM_MC_UPDATE_FSW_THEN_POP_POP(u16Fsw);
|
---|
14667 | IEM_MC_ELSE()
|
---|
14668 | IEM_MC_FPU_STACK_UNDERFLOW_THEN_POP_POP();
|
---|
14669 | IEM_MC_ENDIF();
|
---|
14670 | IEM_MC_ADVANCE_RIP();
|
---|
14671 |
|
---|
14672 | IEM_MC_END();
|
---|
14673 | return VINF_SUCCESS;
|
---|
14674 | }
|
---|
14675 |
|
---|
14676 |
|
---|
14677 | /** Opcode 0xda 0xe9. */
|
---|
14678 | FNIEMOP_DEF(iemOp_fucompp)
|
---|
14679 | {
|
---|
14680 | IEMOP_MNEMONIC("fucompp st0,stN");
|
---|
14681 | return FNIEMOP_CALL_1(iemOpHlpFpuNoStore_st0_stN_pop_pop, iemAImpl_fucom_r80_by_r80);
|
---|
14682 | }
|
---|
14683 |
|
---|
14684 |
|
---|
14685 | /**
|
---|
14686 | * Common worker for FPU instructions working on ST0 and an m32i, and storing
|
---|
14687 | * the result in ST0.
|
---|
14688 | *
|
---|
14689 | * @param pfnAImpl Pointer to the instruction implementation (assembly).
|
---|
14690 | */
|
---|
14691 | FNIEMOP_DEF_2(iemOpHlpFpu_st0_m32i, uint8_t, bRm, PFNIEMAIMPLFPUI32, pfnAImpl)
|
---|
14692 | {
|
---|
14693 | IEM_MC_BEGIN(3, 3);
|
---|
14694 | IEM_MC_LOCAL(RTGCPTR, GCPtrEffSrc);
|
---|
14695 | IEM_MC_LOCAL(IEMFPURESULT, FpuRes);
|
---|
14696 | IEM_MC_LOCAL(int32_t, i32Val2);
|
---|
14697 | IEM_MC_ARG_LOCAL_REF(PIEMFPURESULT, pFpuRes, FpuRes, 0);
|
---|
14698 | IEM_MC_ARG(PCRTFLOAT80U, pr80Value1, 1);
|
---|
14699 | IEM_MC_ARG_LOCAL_REF(int32_t const *, pi32Val2, i32Val2, 2);
|
---|
14700 |
|
---|
14701 | IEM_MC_CALC_RM_EFF_ADDR(GCPtrEffSrc, bRm, 0);
|
---|
14702 | IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
|
---|
14703 |
|
---|
14704 | IEM_MC_MAYBE_RAISE_DEVICE_NOT_AVAILABLE();
|
---|
14705 | IEM_MC_MAYBE_RAISE_FPU_XCPT();
|
---|
14706 | IEM_MC_FETCH_MEM_I32(i32Val2, pVCpu->iem.s.iEffSeg, GCPtrEffSrc);
|
---|
14707 |
|
---|
14708 | IEM_MC_PREPARE_FPU_USAGE();
|
---|
14709 | IEM_MC_IF_FPUREG_NOT_EMPTY_REF_R80(pr80Value1, 0)
|
---|
14710 | IEM_MC_CALL_FPU_AIMPL_3(pfnAImpl, pFpuRes, pr80Value1, pi32Val2);
|
---|
14711 | IEM_MC_STORE_FPU_RESULT(FpuRes, 0);
|
---|
14712 | IEM_MC_ELSE()
|
---|
14713 | IEM_MC_FPU_STACK_UNDERFLOW(0);
|
---|
14714 | IEM_MC_ENDIF();
|
---|
14715 | IEM_MC_ADVANCE_RIP();
|
---|
14716 |
|
---|
14717 | IEM_MC_END();
|
---|
14718 | return VINF_SUCCESS;
|
---|
14719 | }
|
---|
14720 |
|
---|
14721 |
|
---|
14722 | /** Opcode 0xda !11/0. */
|
---|
14723 | FNIEMOP_DEF_1(iemOp_fiadd_m32i, uint8_t, bRm)
|
---|
14724 | {
|
---|
14725 | IEMOP_MNEMONIC("fiadd m32i");
|
---|
14726 | return FNIEMOP_CALL_2(iemOpHlpFpu_st0_m32i, bRm, iemAImpl_fiadd_r80_by_i32);
|
---|
14727 | }
|
---|
14728 |
|
---|
14729 |
|
---|
14730 | /** Opcode 0xda !11/1. */
|
---|
14731 | FNIEMOP_DEF_1(iemOp_fimul_m32i, uint8_t, bRm)
|
---|
14732 | {
|
---|
14733 | IEMOP_MNEMONIC("fimul m32i");
|
---|
14734 | return FNIEMOP_CALL_2(iemOpHlpFpu_st0_m32i, bRm, iemAImpl_fimul_r80_by_i32);
|
---|
14735 | }
|
---|
14736 |
|
---|
14737 |
|
---|
14738 | /** Opcode 0xda !11/2. */
|
---|
14739 | FNIEMOP_DEF_1(iemOp_ficom_m32i, uint8_t, bRm)
|
---|
14740 | {
|
---|
14741 | IEMOP_MNEMONIC("ficom st0,m32i");
|
---|
14742 |
|
---|
14743 | IEM_MC_BEGIN(3, 3);
|
---|
14744 | IEM_MC_LOCAL(RTGCPTR, GCPtrEffSrc);
|
---|
14745 | IEM_MC_LOCAL(uint16_t, u16Fsw);
|
---|
14746 | IEM_MC_LOCAL(int32_t, i32Val2);
|
---|
14747 | IEM_MC_ARG_LOCAL_REF(uint16_t *, pu16Fsw, u16Fsw, 0);
|
---|
14748 | IEM_MC_ARG(PCRTFLOAT80U, pr80Value1, 1);
|
---|
14749 | IEM_MC_ARG_LOCAL_REF(int32_t const *, pi32Val2, i32Val2, 2);
|
---|
14750 |
|
---|
14751 | IEM_MC_CALC_RM_EFF_ADDR(GCPtrEffSrc, bRm, 0);
|
---|
14752 | IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
|
---|
14753 |
|
---|
14754 | IEM_MC_MAYBE_RAISE_DEVICE_NOT_AVAILABLE();
|
---|
14755 | IEM_MC_MAYBE_RAISE_FPU_XCPT();
|
---|
14756 | IEM_MC_FETCH_MEM_I32(i32Val2, pVCpu->iem.s.iEffSeg, GCPtrEffSrc);
|
---|
14757 |
|
---|
14758 | IEM_MC_PREPARE_FPU_USAGE();
|
---|
14759 | IEM_MC_IF_FPUREG_NOT_EMPTY_REF_R80(pr80Value1, 0)
|
---|
14760 | IEM_MC_CALL_FPU_AIMPL_3(iemAImpl_ficom_r80_by_i32, pu16Fsw, pr80Value1, pi32Val2);
|
---|
14761 | IEM_MC_UPDATE_FSW_WITH_MEM_OP(u16Fsw, pVCpu->iem.s.iEffSeg, GCPtrEffSrc);
|
---|
14762 | IEM_MC_ELSE()
|
---|
14763 | IEM_MC_FPU_STACK_UNDERFLOW_MEM_OP(UINT8_MAX, pVCpu->iem.s.iEffSeg, GCPtrEffSrc);
|
---|
14764 | IEM_MC_ENDIF();
|
---|
14765 | IEM_MC_ADVANCE_RIP();
|
---|
14766 |
|
---|
14767 | IEM_MC_END();
|
---|
14768 | return VINF_SUCCESS;
|
---|
14769 | }
|
---|
14770 |
|
---|
14771 |
|
---|
14772 | /** Opcode 0xda !11/3. */
|
---|
14773 | FNIEMOP_DEF_1(iemOp_ficomp_m32i, uint8_t, bRm)
|
---|
14774 | {
|
---|
14775 | IEMOP_MNEMONIC("ficomp st0,m32i");
|
---|
14776 |
|
---|
14777 | IEM_MC_BEGIN(3, 3);
|
---|
14778 | IEM_MC_LOCAL(RTGCPTR, GCPtrEffSrc);
|
---|
14779 | IEM_MC_LOCAL(uint16_t, u16Fsw);
|
---|
14780 | IEM_MC_LOCAL(int32_t, i32Val2);
|
---|
14781 | IEM_MC_ARG_LOCAL_REF(uint16_t *, pu16Fsw, u16Fsw, 0);
|
---|
14782 | IEM_MC_ARG(PCRTFLOAT80U, pr80Value1, 1);
|
---|
14783 | IEM_MC_ARG_LOCAL_REF(int32_t const *, pi32Val2, i32Val2, 2);
|
---|
14784 |
|
---|
14785 | IEM_MC_CALC_RM_EFF_ADDR(GCPtrEffSrc, bRm, 0);
|
---|
14786 | IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
|
---|
14787 |
|
---|
14788 | IEM_MC_MAYBE_RAISE_DEVICE_NOT_AVAILABLE();
|
---|
14789 | IEM_MC_MAYBE_RAISE_FPU_XCPT();
|
---|
14790 | IEM_MC_FETCH_MEM_I32(i32Val2, pVCpu->iem.s.iEffSeg, GCPtrEffSrc);
|
---|
14791 |
|
---|
14792 | IEM_MC_PREPARE_FPU_USAGE();
|
---|
14793 | IEM_MC_IF_FPUREG_NOT_EMPTY_REF_R80(pr80Value1, 0)
|
---|
14794 | IEM_MC_CALL_FPU_AIMPL_3(iemAImpl_ficom_r80_by_i32, pu16Fsw, pr80Value1, pi32Val2);
|
---|
14795 | IEM_MC_UPDATE_FSW_WITH_MEM_OP_THEN_POP(u16Fsw, pVCpu->iem.s.iEffSeg, GCPtrEffSrc);
|
---|
14796 | IEM_MC_ELSE()
|
---|
14797 | IEM_MC_FPU_STACK_UNDERFLOW_MEM_OP_THEN_POP(UINT8_MAX, pVCpu->iem.s.iEffSeg, GCPtrEffSrc);
|
---|
14798 | IEM_MC_ENDIF();
|
---|
14799 | IEM_MC_ADVANCE_RIP();
|
---|
14800 |
|
---|
14801 | IEM_MC_END();
|
---|
14802 | return VINF_SUCCESS;
|
---|
14803 | }
|
---|
14804 |
|
---|
14805 |
|
---|
14806 | /** Opcode 0xda !11/4. */
|
---|
14807 | FNIEMOP_DEF_1(iemOp_fisub_m32i, uint8_t, bRm)
|
---|
14808 | {
|
---|
14809 | IEMOP_MNEMONIC("fisub m32i");
|
---|
14810 | return FNIEMOP_CALL_2(iemOpHlpFpu_st0_m32i, bRm, iemAImpl_fisub_r80_by_i32);
|
---|
14811 | }
|
---|
14812 |
|
---|
14813 |
|
---|
14814 | /** Opcode 0xda !11/5. */
|
---|
14815 | FNIEMOP_DEF_1(iemOp_fisubr_m32i, uint8_t, bRm)
|
---|
14816 | {
|
---|
14817 | IEMOP_MNEMONIC("fisubr m32i");
|
---|
14818 | return FNIEMOP_CALL_2(iemOpHlpFpu_st0_m32i, bRm, iemAImpl_fisubr_r80_by_i32);
|
---|
14819 | }
|
---|
14820 |
|
---|
14821 |
|
---|
14822 | /** Opcode 0xda !11/6. */
|
---|
14823 | FNIEMOP_DEF_1(iemOp_fidiv_m32i, uint8_t, bRm)
|
---|
14824 | {
|
---|
14825 | IEMOP_MNEMONIC("fidiv m32i");
|
---|
14826 | return FNIEMOP_CALL_2(iemOpHlpFpu_st0_m32i, bRm, iemAImpl_fidiv_r80_by_i32);
|
---|
14827 | }
|
---|
14828 |
|
---|
14829 |
|
---|
14830 | /** Opcode 0xda !11/7. */
|
---|
14831 | FNIEMOP_DEF_1(iemOp_fidivr_m32i, uint8_t, bRm)
|
---|
14832 | {
|
---|
14833 | IEMOP_MNEMONIC("fidivr m32i");
|
---|
14834 | return FNIEMOP_CALL_2(iemOpHlpFpu_st0_m32i, bRm, iemAImpl_fidivr_r80_by_i32);
|
---|
14835 | }
|
---|
14836 |
|
---|
14837 |
|
---|
14838 | /** Opcode 0xda. */
|
---|
14839 | FNIEMOP_DEF(iemOp_EscF2)
|
---|
14840 | {
|
---|
14841 | uint8_t bRm; IEM_OPCODE_GET_NEXT_U8(&bRm);
|
---|
14842 | pVCpu->iem.s.uFpuOpcode = RT_MAKE_U16(bRm, 0xda & 0x7);
|
---|
14843 | if ((bRm & X86_MODRM_MOD_MASK) == (3 << X86_MODRM_MOD_SHIFT))
|
---|
14844 | {
|
---|
14845 | switch ((bRm >> X86_MODRM_REG_SHIFT) & X86_MODRM_REG_SMASK)
|
---|
14846 | {
|
---|
14847 | case 0: return FNIEMOP_CALL_1(iemOp_fcmovb_stN, bRm);
|
---|
14848 | case 1: return FNIEMOP_CALL_1(iemOp_fcmove_stN, bRm);
|
---|
14849 | case 2: return FNIEMOP_CALL_1(iemOp_fcmovbe_stN, bRm);
|
---|
14850 | case 3: return FNIEMOP_CALL_1(iemOp_fcmovu_stN, bRm);
|
---|
14851 | case 4: return IEMOP_RAISE_INVALID_OPCODE();
|
---|
14852 | case 5:
|
---|
14853 | if (bRm == 0xe9)
|
---|
14854 | return FNIEMOP_CALL(iemOp_fucompp);
|
---|
14855 | return IEMOP_RAISE_INVALID_OPCODE();
|
---|
14856 | case 6: return IEMOP_RAISE_INVALID_OPCODE();
|
---|
14857 | case 7: return IEMOP_RAISE_INVALID_OPCODE();
|
---|
14858 | IEM_NOT_REACHED_DEFAULT_CASE_RET();
|
---|
14859 | }
|
---|
14860 | }
|
---|
14861 | else
|
---|
14862 | {
|
---|
14863 | switch ((bRm >> X86_MODRM_REG_SHIFT) & X86_MODRM_REG_SMASK)
|
---|
14864 | {
|
---|
14865 | case 0: return FNIEMOP_CALL_1(iemOp_fiadd_m32i, bRm);
|
---|
14866 | case 1: return FNIEMOP_CALL_1(iemOp_fimul_m32i, bRm);
|
---|
14867 | case 2: return FNIEMOP_CALL_1(iemOp_ficom_m32i, bRm);
|
---|
14868 | case 3: return FNIEMOP_CALL_1(iemOp_ficomp_m32i, bRm);
|
---|
14869 | case 4: return FNIEMOP_CALL_1(iemOp_fisub_m32i, bRm);
|
---|
14870 | case 5: return FNIEMOP_CALL_1(iemOp_fisubr_m32i, bRm);
|
---|
14871 | case 6: return FNIEMOP_CALL_1(iemOp_fidiv_m32i, bRm);
|
---|
14872 | case 7: return FNIEMOP_CALL_1(iemOp_fidivr_m32i, bRm);
|
---|
14873 | IEM_NOT_REACHED_DEFAULT_CASE_RET();
|
---|
14874 | }
|
---|
14875 | }
|
---|
14876 | }
|
---|
14877 |
|
---|
14878 |
|
---|
14879 | /** Opcode 0xdb !11/0. */
|
---|
14880 | FNIEMOP_DEF_1(iemOp_fild_m32i, uint8_t, bRm)
|
---|
14881 | {
|
---|
14882 | IEMOP_MNEMONIC("fild m32i");
|
---|
14883 |
|
---|
14884 | IEM_MC_BEGIN(2, 3);
|
---|
14885 | IEM_MC_LOCAL(RTGCPTR, GCPtrEffSrc);
|
---|
14886 | IEM_MC_LOCAL(IEMFPURESULT, FpuRes);
|
---|
14887 | IEM_MC_LOCAL(int32_t, i32Val);
|
---|
14888 | IEM_MC_ARG_LOCAL_REF(PIEMFPURESULT, pFpuRes, FpuRes, 0);
|
---|
14889 | IEM_MC_ARG_LOCAL_REF(int32_t const *, pi32Val, i32Val, 1);
|
---|
14890 |
|
---|
14891 | IEM_MC_CALC_RM_EFF_ADDR(GCPtrEffSrc, bRm, 0);
|
---|
14892 | IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
|
---|
14893 |
|
---|
14894 | IEM_MC_MAYBE_RAISE_DEVICE_NOT_AVAILABLE();
|
---|
14895 | IEM_MC_MAYBE_RAISE_FPU_XCPT();
|
---|
14896 | IEM_MC_FETCH_MEM_I32(i32Val, pVCpu->iem.s.iEffSeg, GCPtrEffSrc);
|
---|
14897 |
|
---|
14898 | IEM_MC_PREPARE_FPU_USAGE();
|
---|
14899 | IEM_MC_IF_FPUREG_IS_EMPTY(7)
|
---|
14900 | IEM_MC_CALL_FPU_AIMPL_2(iemAImpl_fild_i32_to_r80, pFpuRes, pi32Val);
|
---|
14901 | IEM_MC_PUSH_FPU_RESULT_MEM_OP(FpuRes, pVCpu->iem.s.iEffSeg, GCPtrEffSrc);
|
---|
14902 | IEM_MC_ELSE()
|
---|
14903 | IEM_MC_FPU_STACK_PUSH_OVERFLOW_MEM_OP(pVCpu->iem.s.iEffSeg, GCPtrEffSrc);
|
---|
14904 | IEM_MC_ENDIF();
|
---|
14905 | IEM_MC_ADVANCE_RIP();
|
---|
14906 |
|
---|
14907 | IEM_MC_END();
|
---|
14908 | return VINF_SUCCESS;
|
---|
14909 | }
|
---|
14910 |
|
---|
14911 |
|
---|
14912 | /** Opcode 0xdb !11/1. */
|
---|
14913 | FNIEMOP_DEF_1(iemOp_fisttp_m32i, uint8_t, bRm)
|
---|
14914 | {
|
---|
14915 | IEMOP_MNEMONIC("fisttp m32i");
|
---|
14916 | IEM_MC_BEGIN(3, 2);
|
---|
14917 | IEM_MC_LOCAL(RTGCPTR, GCPtrEffDst);
|
---|
14918 | IEM_MC_LOCAL(uint16_t, u16Fsw);
|
---|
14919 | IEM_MC_ARG_LOCAL_REF(uint16_t *, pu16Fsw, u16Fsw, 0);
|
---|
14920 | IEM_MC_ARG(int32_t *, pi32Dst, 1);
|
---|
14921 | IEM_MC_ARG(PCRTFLOAT80U, pr80Value, 2);
|
---|
14922 |
|
---|
14923 | IEM_MC_CALC_RM_EFF_ADDR(GCPtrEffDst, bRm, 0);
|
---|
14924 | IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
|
---|
14925 | IEM_MC_MAYBE_RAISE_DEVICE_NOT_AVAILABLE();
|
---|
14926 | IEM_MC_MAYBE_RAISE_FPU_XCPT();
|
---|
14927 |
|
---|
14928 | IEM_MC_MEM_MAP(pi32Dst, IEM_ACCESS_DATA_W, pVCpu->iem.s.iEffSeg, GCPtrEffDst, 1 /*arg*/);
|
---|
14929 | IEM_MC_PREPARE_FPU_USAGE();
|
---|
14930 | IEM_MC_IF_FPUREG_NOT_EMPTY_REF_R80(pr80Value, 0)
|
---|
14931 | IEM_MC_CALL_FPU_AIMPL_3(iemAImpl_fistt_r80_to_i32, pu16Fsw, pi32Dst, pr80Value);
|
---|
14932 | IEM_MC_MEM_COMMIT_AND_UNMAP_FOR_FPU_STORE(pi32Dst, IEM_ACCESS_DATA_W, u16Fsw);
|
---|
14933 | IEM_MC_UPDATE_FSW_WITH_MEM_OP_THEN_POP(u16Fsw, pVCpu->iem.s.iEffSeg, GCPtrEffDst);
|
---|
14934 | IEM_MC_ELSE()
|
---|
14935 | IEM_MC_IF_FCW_IM()
|
---|
14936 | IEM_MC_STORE_MEM_I32_CONST_BY_REF(pi32Dst, INT32_MIN /* (integer indefinite) */);
|
---|
14937 | IEM_MC_MEM_COMMIT_AND_UNMAP(pi32Dst, IEM_ACCESS_DATA_W);
|
---|
14938 | IEM_MC_ENDIF();
|
---|
14939 | IEM_MC_FPU_STACK_UNDERFLOW_MEM_OP_THEN_POP(UINT8_MAX, pVCpu->iem.s.iEffSeg, GCPtrEffDst);
|
---|
14940 | IEM_MC_ENDIF();
|
---|
14941 | IEM_MC_ADVANCE_RIP();
|
---|
14942 |
|
---|
14943 | IEM_MC_END();
|
---|
14944 | return VINF_SUCCESS;
|
---|
14945 | }
|
---|
14946 |
|
---|
14947 |
|
---|
14948 | /** Opcode 0xdb !11/2. */
|
---|
14949 | FNIEMOP_DEF_1(iemOp_fist_m32i, uint8_t, bRm)
|
---|
14950 | {
|
---|
14951 | IEMOP_MNEMONIC("fist m32i");
|
---|
14952 | IEM_MC_BEGIN(3, 2);
|
---|
14953 | IEM_MC_LOCAL(RTGCPTR, GCPtrEffDst);
|
---|
14954 | IEM_MC_LOCAL(uint16_t, u16Fsw);
|
---|
14955 | IEM_MC_ARG_LOCAL_REF(uint16_t *, pu16Fsw, u16Fsw, 0);
|
---|
14956 | IEM_MC_ARG(int32_t *, pi32Dst, 1);
|
---|
14957 | IEM_MC_ARG(PCRTFLOAT80U, pr80Value, 2);
|
---|
14958 |
|
---|
14959 | IEM_MC_CALC_RM_EFF_ADDR(GCPtrEffDst, bRm, 0);
|
---|
14960 | IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
|
---|
14961 | IEM_MC_MAYBE_RAISE_DEVICE_NOT_AVAILABLE();
|
---|
14962 | IEM_MC_MAYBE_RAISE_FPU_XCPT();
|
---|
14963 |
|
---|
14964 | IEM_MC_MEM_MAP(pi32Dst, IEM_ACCESS_DATA_W, pVCpu->iem.s.iEffSeg, GCPtrEffDst, 1 /*arg*/);
|
---|
14965 | IEM_MC_PREPARE_FPU_USAGE();
|
---|
14966 | IEM_MC_IF_FPUREG_NOT_EMPTY_REF_R80(pr80Value, 0)
|
---|
14967 | IEM_MC_CALL_FPU_AIMPL_3(iemAImpl_fist_r80_to_i32, pu16Fsw, pi32Dst, pr80Value);
|
---|
14968 | IEM_MC_MEM_COMMIT_AND_UNMAP_FOR_FPU_STORE(pi32Dst, IEM_ACCESS_DATA_W, u16Fsw);
|
---|
14969 | IEM_MC_UPDATE_FSW_WITH_MEM_OP(u16Fsw, pVCpu->iem.s.iEffSeg, GCPtrEffDst);
|
---|
14970 | IEM_MC_ELSE()
|
---|
14971 | IEM_MC_IF_FCW_IM()
|
---|
14972 | IEM_MC_STORE_MEM_I32_CONST_BY_REF(pi32Dst, INT32_MIN /* (integer indefinite) */);
|
---|
14973 | IEM_MC_MEM_COMMIT_AND_UNMAP(pi32Dst, IEM_ACCESS_DATA_W);
|
---|
14974 | IEM_MC_ENDIF();
|
---|
14975 | IEM_MC_FPU_STACK_UNDERFLOW_MEM_OP(UINT8_MAX, pVCpu->iem.s.iEffSeg, GCPtrEffDst);
|
---|
14976 | IEM_MC_ENDIF();
|
---|
14977 | IEM_MC_ADVANCE_RIP();
|
---|
14978 |
|
---|
14979 | IEM_MC_END();
|
---|
14980 | return VINF_SUCCESS;
|
---|
14981 | }
|
---|
14982 |
|
---|
14983 |
|
---|
14984 | /** Opcode 0xdb !11/3. */
|
---|
14985 | FNIEMOP_DEF_1(iemOp_fistp_m32i, uint8_t, bRm)
|
---|
14986 | {
|
---|
14987 | IEMOP_MNEMONIC("fisttp m32i");
|
---|
14988 | IEM_MC_BEGIN(3, 2);
|
---|
14989 | IEM_MC_LOCAL(RTGCPTR, GCPtrEffDst);
|
---|
14990 | IEM_MC_LOCAL(uint16_t, u16Fsw);
|
---|
14991 | IEM_MC_ARG_LOCAL_REF(uint16_t *, pu16Fsw, u16Fsw, 0);
|
---|
14992 | IEM_MC_ARG(int32_t *, pi32Dst, 1);
|
---|
14993 | IEM_MC_ARG(PCRTFLOAT80U, pr80Value, 2);
|
---|
14994 |
|
---|
14995 | IEM_MC_CALC_RM_EFF_ADDR(GCPtrEffDst, bRm, 0);
|
---|
14996 | IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
|
---|
14997 | IEM_MC_MAYBE_RAISE_DEVICE_NOT_AVAILABLE();
|
---|
14998 | IEM_MC_MAYBE_RAISE_FPU_XCPT();
|
---|
14999 |
|
---|
15000 | IEM_MC_MEM_MAP(pi32Dst, IEM_ACCESS_DATA_W, pVCpu->iem.s.iEffSeg, GCPtrEffDst, 1 /*arg*/);
|
---|
15001 | IEM_MC_PREPARE_FPU_USAGE();
|
---|
15002 | IEM_MC_IF_FPUREG_NOT_EMPTY_REF_R80(pr80Value, 0)
|
---|
15003 | IEM_MC_CALL_FPU_AIMPL_3(iemAImpl_fist_r80_to_i32, pu16Fsw, pi32Dst, pr80Value);
|
---|
15004 | IEM_MC_MEM_COMMIT_AND_UNMAP_FOR_FPU_STORE(pi32Dst, IEM_ACCESS_DATA_W, u16Fsw);
|
---|
15005 | IEM_MC_UPDATE_FSW_WITH_MEM_OP_THEN_POP(u16Fsw, pVCpu->iem.s.iEffSeg, GCPtrEffDst);
|
---|
15006 | IEM_MC_ELSE()
|
---|
15007 | IEM_MC_IF_FCW_IM()
|
---|
15008 | IEM_MC_STORE_MEM_I32_CONST_BY_REF(pi32Dst, INT32_MIN /* (integer indefinite) */);
|
---|
15009 | IEM_MC_MEM_COMMIT_AND_UNMAP(pi32Dst, IEM_ACCESS_DATA_W);
|
---|
15010 | IEM_MC_ENDIF();
|
---|
15011 | IEM_MC_FPU_STACK_UNDERFLOW_MEM_OP_THEN_POP(UINT8_MAX, pVCpu->iem.s.iEffSeg, GCPtrEffDst);
|
---|
15012 | IEM_MC_ENDIF();
|
---|
15013 | IEM_MC_ADVANCE_RIP();
|
---|
15014 |
|
---|
15015 | IEM_MC_END();
|
---|
15016 | return VINF_SUCCESS;
|
---|
15017 | }
|
---|
15018 |
|
---|
15019 |
|
---|
15020 | /** Opcode 0xdb !11/5. */
|
---|
15021 | FNIEMOP_DEF_1(iemOp_fld_m80r, uint8_t, bRm)
|
---|
15022 | {
|
---|
15023 | IEMOP_MNEMONIC("fld m80r");
|
---|
15024 |
|
---|
15025 | IEM_MC_BEGIN(2, 3);
|
---|
15026 | IEM_MC_LOCAL(RTGCPTR, GCPtrEffSrc);
|
---|
15027 | IEM_MC_LOCAL(IEMFPURESULT, FpuRes);
|
---|
15028 | IEM_MC_LOCAL(RTFLOAT80U, r80Val);
|
---|
15029 | IEM_MC_ARG_LOCAL_REF(PIEMFPURESULT, pFpuRes, FpuRes, 0);
|
---|
15030 | IEM_MC_ARG_LOCAL_REF(PCRTFLOAT80U, pr80Val, r80Val, 1);
|
---|
15031 |
|
---|
15032 | IEM_MC_CALC_RM_EFF_ADDR(GCPtrEffSrc, bRm, 0);
|
---|
15033 | IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
|
---|
15034 |
|
---|
15035 | IEM_MC_MAYBE_RAISE_DEVICE_NOT_AVAILABLE();
|
---|
15036 | IEM_MC_MAYBE_RAISE_FPU_XCPT();
|
---|
15037 | IEM_MC_FETCH_MEM_R80(r80Val, pVCpu->iem.s.iEffSeg, GCPtrEffSrc);
|
---|
15038 |
|
---|
15039 | IEM_MC_PREPARE_FPU_USAGE();
|
---|
15040 | IEM_MC_IF_FPUREG_IS_EMPTY(7)
|
---|
15041 | IEM_MC_CALL_FPU_AIMPL_2(iemAImpl_fld_r80_from_r80, pFpuRes, pr80Val);
|
---|
15042 | IEM_MC_PUSH_FPU_RESULT_MEM_OP(FpuRes, pVCpu->iem.s.iEffSeg, GCPtrEffSrc);
|
---|
15043 | IEM_MC_ELSE()
|
---|
15044 | IEM_MC_FPU_STACK_PUSH_OVERFLOW_MEM_OP(pVCpu->iem.s.iEffSeg, GCPtrEffSrc);
|
---|
15045 | IEM_MC_ENDIF();
|
---|
15046 | IEM_MC_ADVANCE_RIP();
|
---|
15047 |
|
---|
15048 | IEM_MC_END();
|
---|
15049 | return VINF_SUCCESS;
|
---|
15050 | }
|
---|
15051 |
|
---|
15052 |
|
---|
15053 | /** Opcode 0xdb !11/7. */
|
---|
15054 | FNIEMOP_DEF_1(iemOp_fstp_m80r, uint8_t, bRm)
|
---|
15055 | {
|
---|
15056 | IEMOP_MNEMONIC("fstp m80r");
|
---|
15057 | IEM_MC_BEGIN(3, 2);
|
---|
15058 | IEM_MC_LOCAL(RTGCPTR, GCPtrEffDst);
|
---|
15059 | IEM_MC_LOCAL(uint16_t, u16Fsw);
|
---|
15060 | IEM_MC_ARG_LOCAL_REF(uint16_t *, pu16Fsw, u16Fsw, 0);
|
---|
15061 | IEM_MC_ARG(PRTFLOAT80U, pr80Dst, 1);
|
---|
15062 | IEM_MC_ARG(PCRTFLOAT80U, pr80Value, 2);
|
---|
15063 |
|
---|
15064 | IEM_MC_CALC_RM_EFF_ADDR(GCPtrEffDst, bRm, 0);
|
---|
15065 | IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
|
---|
15066 | IEM_MC_MAYBE_RAISE_DEVICE_NOT_AVAILABLE();
|
---|
15067 | IEM_MC_MAYBE_RAISE_FPU_XCPT();
|
---|
15068 |
|
---|
15069 | IEM_MC_MEM_MAP(pr80Dst, IEM_ACCESS_DATA_W, pVCpu->iem.s.iEffSeg, GCPtrEffDst, 1 /*arg*/);
|
---|
15070 | IEM_MC_PREPARE_FPU_USAGE();
|
---|
15071 | IEM_MC_IF_FPUREG_NOT_EMPTY_REF_R80(pr80Value, 0)
|
---|
15072 | IEM_MC_CALL_FPU_AIMPL_3(iemAImpl_fst_r80_to_r80, pu16Fsw, pr80Dst, pr80Value);
|
---|
15073 | IEM_MC_MEM_COMMIT_AND_UNMAP_FOR_FPU_STORE(pr80Dst, IEM_ACCESS_DATA_W, u16Fsw);
|
---|
15074 | IEM_MC_UPDATE_FSW_WITH_MEM_OP_THEN_POP(u16Fsw, pVCpu->iem.s.iEffSeg, GCPtrEffDst);
|
---|
15075 | IEM_MC_ELSE()
|
---|
15076 | IEM_MC_IF_FCW_IM()
|
---|
15077 | IEM_MC_STORE_MEM_NEG_QNAN_R80_BY_REF(pr80Dst);
|
---|
15078 | IEM_MC_MEM_COMMIT_AND_UNMAP(pr80Dst, IEM_ACCESS_DATA_W);
|
---|
15079 | IEM_MC_ENDIF();
|
---|
15080 | IEM_MC_FPU_STACK_UNDERFLOW_MEM_OP_THEN_POP(UINT8_MAX, pVCpu->iem.s.iEffSeg, GCPtrEffDst);
|
---|
15081 | IEM_MC_ENDIF();
|
---|
15082 | IEM_MC_ADVANCE_RIP();
|
---|
15083 |
|
---|
15084 | IEM_MC_END();
|
---|
15085 | return VINF_SUCCESS;
|
---|
15086 | }
|
---|
15087 |
|
---|
15088 |
|
---|
15089 | /** Opcode 0xdb 11/0. */
|
---|
15090 | FNIEMOP_DEF_1(iemOp_fcmovnb_stN, uint8_t, bRm)
|
---|
15091 | {
|
---|
15092 | IEMOP_MNEMONIC("fcmovnb st0,stN");
|
---|
15093 | IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
|
---|
15094 |
|
---|
15095 | IEM_MC_BEGIN(0, 1);
|
---|
15096 | IEM_MC_LOCAL(PCRTFLOAT80U, pr80ValueN);
|
---|
15097 |
|
---|
15098 | IEM_MC_MAYBE_RAISE_DEVICE_NOT_AVAILABLE();
|
---|
15099 | IEM_MC_MAYBE_RAISE_FPU_XCPT();
|
---|
15100 |
|
---|
15101 | IEM_MC_PREPARE_FPU_USAGE();
|
---|
15102 | IEM_MC_IF_TWO_FPUREGS_NOT_EMPTY_REF_R80_FIRST(pr80ValueN, bRm & X86_MODRM_RM_MASK, 0)
|
---|
15103 | IEM_MC_IF_EFL_BIT_NOT_SET(X86_EFL_CF)
|
---|
15104 | IEM_MC_STORE_FPUREG_R80_SRC_REF(0, pr80ValueN);
|
---|
15105 | IEM_MC_ENDIF();
|
---|
15106 | IEM_MC_UPDATE_FPU_OPCODE_IP();
|
---|
15107 | IEM_MC_ELSE()
|
---|
15108 | IEM_MC_FPU_STACK_UNDERFLOW(0);
|
---|
15109 | IEM_MC_ENDIF();
|
---|
15110 | IEM_MC_ADVANCE_RIP();
|
---|
15111 |
|
---|
15112 | IEM_MC_END();
|
---|
15113 | return VINF_SUCCESS;
|
---|
15114 | }
|
---|
15115 |
|
---|
15116 |
|
---|
15117 | /** Opcode 0xdb 11/1. */
|
---|
15118 | FNIEMOP_DEF_1(iemOp_fcmovne_stN, uint8_t, bRm)
|
---|
15119 | {
|
---|
15120 | IEMOP_MNEMONIC("fcmovne st0,stN");
|
---|
15121 | IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
|
---|
15122 |
|
---|
15123 | IEM_MC_BEGIN(0, 1);
|
---|
15124 | IEM_MC_LOCAL(PCRTFLOAT80U, pr80ValueN);
|
---|
15125 |
|
---|
15126 | IEM_MC_MAYBE_RAISE_DEVICE_NOT_AVAILABLE();
|
---|
15127 | IEM_MC_MAYBE_RAISE_FPU_XCPT();
|
---|
15128 |
|
---|
15129 | IEM_MC_PREPARE_FPU_USAGE();
|
---|
15130 | IEM_MC_IF_TWO_FPUREGS_NOT_EMPTY_REF_R80_FIRST(pr80ValueN, bRm & X86_MODRM_RM_MASK, 0)
|
---|
15131 | IEM_MC_IF_EFL_BIT_NOT_SET(X86_EFL_ZF)
|
---|
15132 | IEM_MC_STORE_FPUREG_R80_SRC_REF(0, pr80ValueN);
|
---|
15133 | IEM_MC_ENDIF();
|
---|
15134 | IEM_MC_UPDATE_FPU_OPCODE_IP();
|
---|
15135 | IEM_MC_ELSE()
|
---|
15136 | IEM_MC_FPU_STACK_UNDERFLOW(0);
|
---|
15137 | IEM_MC_ENDIF();
|
---|
15138 | IEM_MC_ADVANCE_RIP();
|
---|
15139 |
|
---|
15140 | IEM_MC_END();
|
---|
15141 | return VINF_SUCCESS;
|
---|
15142 | }
|
---|
15143 |
|
---|
15144 |
|
---|
15145 | /** Opcode 0xdb 11/2. */
|
---|
15146 | FNIEMOP_DEF_1(iemOp_fcmovnbe_stN, uint8_t, bRm)
|
---|
15147 | {
|
---|
15148 | IEMOP_MNEMONIC("fcmovnbe st0,stN");
|
---|
15149 | IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
|
---|
15150 |
|
---|
15151 | IEM_MC_BEGIN(0, 1);
|
---|
15152 | IEM_MC_LOCAL(PCRTFLOAT80U, pr80ValueN);
|
---|
15153 |
|
---|
15154 | IEM_MC_MAYBE_RAISE_DEVICE_NOT_AVAILABLE();
|
---|
15155 | IEM_MC_MAYBE_RAISE_FPU_XCPT();
|
---|
15156 |
|
---|
15157 | IEM_MC_PREPARE_FPU_USAGE();
|
---|
15158 | IEM_MC_IF_TWO_FPUREGS_NOT_EMPTY_REF_R80_FIRST(pr80ValueN, bRm & X86_MODRM_RM_MASK, 0)
|
---|
15159 | IEM_MC_IF_EFL_NO_BITS_SET(X86_EFL_CF | X86_EFL_ZF)
|
---|
15160 | IEM_MC_STORE_FPUREG_R80_SRC_REF(0, pr80ValueN);
|
---|
15161 | IEM_MC_ENDIF();
|
---|
15162 | IEM_MC_UPDATE_FPU_OPCODE_IP();
|
---|
15163 | IEM_MC_ELSE()
|
---|
15164 | IEM_MC_FPU_STACK_UNDERFLOW(0);
|
---|
15165 | IEM_MC_ENDIF();
|
---|
15166 | IEM_MC_ADVANCE_RIP();
|
---|
15167 |
|
---|
15168 | IEM_MC_END();
|
---|
15169 | return VINF_SUCCESS;
|
---|
15170 | }
|
---|
15171 |
|
---|
15172 |
|
---|
15173 | /** Opcode 0xdb 11/3. */
|
---|
15174 | FNIEMOP_DEF_1(iemOp_fcmovnnu_stN, uint8_t, bRm)
|
---|
15175 | {
|
---|
15176 | IEMOP_MNEMONIC("fcmovnnu st0,stN");
|
---|
15177 | IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
|
---|
15178 |
|
---|
15179 | IEM_MC_BEGIN(0, 1);
|
---|
15180 | IEM_MC_LOCAL(PCRTFLOAT80U, pr80ValueN);
|
---|
15181 |
|
---|
15182 | IEM_MC_MAYBE_RAISE_DEVICE_NOT_AVAILABLE();
|
---|
15183 | IEM_MC_MAYBE_RAISE_FPU_XCPT();
|
---|
15184 |
|
---|
15185 | IEM_MC_PREPARE_FPU_USAGE();
|
---|
15186 | IEM_MC_IF_TWO_FPUREGS_NOT_EMPTY_REF_R80_FIRST(pr80ValueN, bRm & X86_MODRM_RM_MASK, 0)
|
---|
15187 | IEM_MC_IF_EFL_BIT_NOT_SET(X86_EFL_PF)
|
---|
15188 | IEM_MC_STORE_FPUREG_R80_SRC_REF(0, pr80ValueN);
|
---|
15189 | IEM_MC_ENDIF();
|
---|
15190 | IEM_MC_UPDATE_FPU_OPCODE_IP();
|
---|
15191 | IEM_MC_ELSE()
|
---|
15192 | IEM_MC_FPU_STACK_UNDERFLOW(0);
|
---|
15193 | IEM_MC_ENDIF();
|
---|
15194 | IEM_MC_ADVANCE_RIP();
|
---|
15195 |
|
---|
15196 | IEM_MC_END();
|
---|
15197 | return VINF_SUCCESS;
|
---|
15198 | }
|
---|
15199 |
|
---|
15200 |
|
---|
15201 | /** Opcode 0xdb 0xe0. */
|
---|
15202 | FNIEMOP_DEF(iemOp_fneni)
|
---|
15203 | {
|
---|
15204 | IEMOP_MNEMONIC("fneni (8087/ign)");
|
---|
15205 | IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
|
---|
15206 | IEM_MC_BEGIN(0,0);
|
---|
15207 | IEM_MC_MAYBE_RAISE_DEVICE_NOT_AVAILABLE();
|
---|
15208 | IEM_MC_ADVANCE_RIP();
|
---|
15209 | IEM_MC_END();
|
---|
15210 | return VINF_SUCCESS;
|
---|
15211 | }
|
---|
15212 |
|
---|
15213 |
|
---|
15214 | /** Opcode 0xdb 0xe1. */
|
---|
15215 | FNIEMOP_DEF(iemOp_fndisi)
|
---|
15216 | {
|
---|
15217 | IEMOP_MNEMONIC("fndisi (8087/ign)");
|
---|
15218 | IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
|
---|
15219 | IEM_MC_BEGIN(0,0);
|
---|
15220 | IEM_MC_MAYBE_RAISE_DEVICE_NOT_AVAILABLE();
|
---|
15221 | IEM_MC_ADVANCE_RIP();
|
---|
15222 | IEM_MC_END();
|
---|
15223 | return VINF_SUCCESS;
|
---|
15224 | }
|
---|
15225 |
|
---|
15226 |
|
---|
15227 | /** Opcode 0xdb 0xe2. */
|
---|
15228 | FNIEMOP_DEF(iemOp_fnclex)
|
---|
15229 | {
|
---|
15230 | IEMOP_MNEMONIC("fnclex");
|
---|
15231 | IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
|
---|
15232 |
|
---|
15233 | IEM_MC_BEGIN(0,0);
|
---|
15234 | IEM_MC_MAYBE_RAISE_DEVICE_NOT_AVAILABLE();
|
---|
15235 | IEM_MC_ACTUALIZE_FPU_STATE_FOR_CHANGE();
|
---|
15236 | IEM_MC_CLEAR_FSW_EX();
|
---|
15237 | IEM_MC_ADVANCE_RIP();
|
---|
15238 | IEM_MC_END();
|
---|
15239 | return VINF_SUCCESS;
|
---|
15240 | }
|
---|
15241 |
|
---|
15242 |
|
---|
15243 | /** Opcode 0xdb 0xe3. */
|
---|
15244 | FNIEMOP_DEF(iemOp_fninit)
|
---|
15245 | {
|
---|
15246 | IEMOP_MNEMONIC("fninit");
|
---|
15247 | IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
|
---|
15248 | return IEM_MC_DEFER_TO_CIMPL_1(iemCImpl_finit, false /*fCheckXcpts*/);
|
---|
15249 | }
|
---|
15250 |
|
---|
15251 |
|
---|
15252 | /** Opcode 0xdb 0xe4. */
|
---|
15253 | FNIEMOP_DEF(iemOp_fnsetpm)
|
---|
15254 | {
|
---|
15255 | IEMOP_MNEMONIC("fnsetpm (80287/ign)"); /* set protected mode on fpu. */
|
---|
15256 | IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
|
---|
15257 | IEM_MC_BEGIN(0,0);
|
---|
15258 | IEM_MC_MAYBE_RAISE_DEVICE_NOT_AVAILABLE();
|
---|
15259 | IEM_MC_ADVANCE_RIP();
|
---|
15260 | IEM_MC_END();
|
---|
15261 | return VINF_SUCCESS;
|
---|
15262 | }
|
---|
15263 |
|
---|
15264 |
|
---|
15265 | /** Opcode 0xdb 0xe5. */
|
---|
15266 | FNIEMOP_DEF(iemOp_frstpm)
|
---|
15267 | {
|
---|
15268 | IEMOP_MNEMONIC("frstpm (80287XL/ign)"); /* reset pm, back to real mode. */
|
---|
15269 | #if 0 /* #UDs on newer CPUs */
|
---|
15270 | IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
|
---|
15271 | IEM_MC_BEGIN(0,0);
|
---|
15272 | IEM_MC_MAYBE_RAISE_DEVICE_NOT_AVAILABLE();
|
---|
15273 | IEM_MC_ADVANCE_RIP();
|
---|
15274 | IEM_MC_END();
|
---|
15275 | return VINF_SUCCESS;
|
---|
15276 | #else
|
---|
15277 | return IEMOP_RAISE_INVALID_OPCODE();
|
---|
15278 | #endif
|
---|
15279 | }
|
---|
15280 |
|
---|
15281 |
|
---|
15282 | /** Opcode 0xdb 11/5. */
|
---|
15283 | FNIEMOP_DEF_1(iemOp_fucomi_stN, uint8_t, bRm)
|
---|
15284 | {
|
---|
15285 | IEMOP_MNEMONIC("fucomi st0,stN");
|
---|
15286 | return IEM_MC_DEFER_TO_CIMPL_3(iemCImpl_fcomi_fucomi, bRm & X86_MODRM_RM_MASK, iemAImpl_fucomi_r80_by_r80, false /*fPop*/);
|
---|
15287 | }
|
---|
15288 |
|
---|
15289 |
|
---|
15290 | /** Opcode 0xdb 11/6. */
|
---|
15291 | FNIEMOP_DEF_1(iemOp_fcomi_stN, uint8_t, bRm)
|
---|
15292 | {
|
---|
15293 | IEMOP_MNEMONIC("fcomi st0,stN");
|
---|
15294 | return IEM_MC_DEFER_TO_CIMPL_3(iemCImpl_fcomi_fucomi, bRm & X86_MODRM_RM_MASK, iemAImpl_fcomi_r80_by_r80, false /*fPop*/);
|
---|
15295 | }
|
---|
15296 |
|
---|
15297 |
|
---|
15298 | /** Opcode 0xdb. */
|
---|
15299 | FNIEMOP_DEF(iemOp_EscF3)
|
---|
15300 | {
|
---|
15301 | uint8_t bRm; IEM_OPCODE_GET_NEXT_U8(&bRm);
|
---|
15302 | pVCpu->iem.s.uFpuOpcode = RT_MAKE_U16(bRm, 0xdb & 0x7);
|
---|
15303 | if ((bRm & X86_MODRM_MOD_MASK) == (3 << X86_MODRM_MOD_SHIFT))
|
---|
15304 | {
|
---|
15305 | switch ((bRm >> X86_MODRM_REG_SHIFT) & X86_MODRM_REG_SMASK)
|
---|
15306 | {
|
---|
15307 | case 0: return FNIEMOP_CALL_1(iemOp_fcmovnb_stN, bRm);
|
---|
15308 | case 1: return FNIEMOP_CALL_1(iemOp_fcmovne_stN, bRm);
|
---|
15309 | case 2: return FNIEMOP_CALL_1(iemOp_fcmovnbe_stN, bRm);
|
---|
15310 | case 3: return FNIEMOP_CALL_1(iemOp_fcmovnnu_stN, bRm);
|
---|
15311 | case 4:
|
---|
15312 | switch (bRm)
|
---|
15313 | {
|
---|
15314 | case 0xe0: return FNIEMOP_CALL(iemOp_fneni);
|
---|
15315 | case 0xe1: return FNIEMOP_CALL(iemOp_fndisi);
|
---|
15316 | case 0xe2: return FNIEMOP_CALL(iemOp_fnclex);
|
---|
15317 | case 0xe3: return FNIEMOP_CALL(iemOp_fninit);
|
---|
15318 | case 0xe4: return FNIEMOP_CALL(iemOp_fnsetpm);
|
---|
15319 | case 0xe5: return FNIEMOP_CALL(iemOp_frstpm);
|
---|
15320 | case 0xe6: return IEMOP_RAISE_INVALID_OPCODE();
|
---|
15321 | case 0xe7: return IEMOP_RAISE_INVALID_OPCODE();
|
---|
15322 | IEM_NOT_REACHED_DEFAULT_CASE_RET();
|
---|
15323 | }
|
---|
15324 | break;
|
---|
15325 | case 5: return FNIEMOP_CALL_1(iemOp_fucomi_stN, bRm);
|
---|
15326 | case 6: return FNIEMOP_CALL_1(iemOp_fcomi_stN, bRm);
|
---|
15327 | case 7: return IEMOP_RAISE_INVALID_OPCODE();
|
---|
15328 | IEM_NOT_REACHED_DEFAULT_CASE_RET();
|
---|
15329 | }
|
---|
15330 | }
|
---|
15331 | else
|
---|
15332 | {
|
---|
15333 | switch ((bRm >> X86_MODRM_REG_SHIFT) & X86_MODRM_REG_SMASK)
|
---|
15334 | {
|
---|
15335 | case 0: return FNIEMOP_CALL_1(iemOp_fild_m32i, bRm);
|
---|
15336 | case 1: return FNIEMOP_CALL_1(iemOp_fisttp_m32i,bRm);
|
---|
15337 | case 2: return FNIEMOP_CALL_1(iemOp_fist_m32i, bRm);
|
---|
15338 | case 3: return FNIEMOP_CALL_1(iemOp_fistp_m32i, bRm);
|
---|
15339 | case 4: return IEMOP_RAISE_INVALID_OPCODE();
|
---|
15340 | case 5: return FNIEMOP_CALL_1(iemOp_fld_m80r, bRm);
|
---|
15341 | case 6: return IEMOP_RAISE_INVALID_OPCODE();
|
---|
15342 | case 7: return FNIEMOP_CALL_1(iemOp_fstp_m80r, bRm);
|
---|
15343 | IEM_NOT_REACHED_DEFAULT_CASE_RET();
|
---|
15344 | }
|
---|
15345 | }
|
---|
15346 | }
|
---|
15347 |
|
---|
15348 |
|
---|
15349 | /**
|
---|
15350 | * Common worker for FPU instructions working on STn and ST0, and storing the
|
---|
15351 | * result in STn unless IE, DE or ZE was raised.
|
---|
15352 | *
|
---|
15353 | * @param pfnAImpl Pointer to the instruction implementation (assembly).
|
---|
15354 | */
|
---|
15355 | FNIEMOP_DEF_2(iemOpHlpFpu_stN_st0, uint8_t, bRm, PFNIEMAIMPLFPUR80, pfnAImpl)
|
---|
15356 | {
|
---|
15357 | IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
|
---|
15358 |
|
---|
15359 | IEM_MC_BEGIN(3, 1);
|
---|
15360 | IEM_MC_LOCAL(IEMFPURESULT, FpuRes);
|
---|
15361 | IEM_MC_ARG_LOCAL_REF(PIEMFPURESULT, pFpuRes, FpuRes, 0);
|
---|
15362 | IEM_MC_ARG(PCRTFLOAT80U, pr80Value1, 1);
|
---|
15363 | IEM_MC_ARG(PCRTFLOAT80U, pr80Value2, 2);
|
---|
15364 |
|
---|
15365 | IEM_MC_MAYBE_RAISE_DEVICE_NOT_AVAILABLE();
|
---|
15366 | IEM_MC_MAYBE_RAISE_FPU_XCPT();
|
---|
15367 |
|
---|
15368 | IEM_MC_PREPARE_FPU_USAGE();
|
---|
15369 | IEM_MC_IF_TWO_FPUREGS_NOT_EMPTY_REF_R80(pr80Value1, bRm & X86_MODRM_RM_MASK, pr80Value2, 0)
|
---|
15370 | IEM_MC_CALL_FPU_AIMPL_3(pfnAImpl, pFpuRes, pr80Value1, pr80Value2);
|
---|
15371 | IEM_MC_STORE_FPU_RESULT(FpuRes, bRm & X86_MODRM_RM_MASK);
|
---|
15372 | IEM_MC_ELSE()
|
---|
15373 | IEM_MC_FPU_STACK_UNDERFLOW(bRm & X86_MODRM_RM_MASK);
|
---|
15374 | IEM_MC_ENDIF();
|
---|
15375 | IEM_MC_ADVANCE_RIP();
|
---|
15376 |
|
---|
15377 | IEM_MC_END();
|
---|
15378 | return VINF_SUCCESS;
|
---|
15379 | }
|
---|
15380 |
|
---|
15381 |
|
---|
15382 | /** Opcode 0xdc 11/0. */
|
---|
15383 | FNIEMOP_DEF_1(iemOp_fadd_stN_st0, uint8_t, bRm)
|
---|
15384 | {
|
---|
15385 | IEMOP_MNEMONIC("fadd stN,st0");
|
---|
15386 | return FNIEMOP_CALL_2(iemOpHlpFpu_stN_st0, bRm, iemAImpl_fadd_r80_by_r80);
|
---|
15387 | }
|
---|
15388 |
|
---|
15389 |
|
---|
15390 | /** Opcode 0xdc 11/1. */
|
---|
15391 | FNIEMOP_DEF_1(iemOp_fmul_stN_st0, uint8_t, bRm)
|
---|
15392 | {
|
---|
15393 | IEMOP_MNEMONIC("fmul stN,st0");
|
---|
15394 | return FNIEMOP_CALL_2(iemOpHlpFpu_stN_st0, bRm, iemAImpl_fmul_r80_by_r80);
|
---|
15395 | }
|
---|
15396 |
|
---|
15397 |
|
---|
15398 | /** Opcode 0xdc 11/4. */
|
---|
15399 | FNIEMOP_DEF_1(iemOp_fsubr_stN_st0, uint8_t, bRm)
|
---|
15400 | {
|
---|
15401 | IEMOP_MNEMONIC("fsubr stN,st0");
|
---|
15402 | return FNIEMOP_CALL_2(iemOpHlpFpu_stN_st0, bRm, iemAImpl_fsubr_r80_by_r80);
|
---|
15403 | }
|
---|
15404 |
|
---|
15405 |
|
---|
15406 | /** Opcode 0xdc 11/5. */
|
---|
15407 | FNIEMOP_DEF_1(iemOp_fsub_stN_st0, uint8_t, bRm)
|
---|
15408 | {
|
---|
15409 | IEMOP_MNEMONIC("fsub stN,st0");
|
---|
15410 | return FNIEMOP_CALL_2(iemOpHlpFpu_stN_st0, bRm, iemAImpl_fsub_r80_by_r80);
|
---|
15411 | }
|
---|
15412 |
|
---|
15413 |
|
---|
15414 | /** Opcode 0xdc 11/6. */
|
---|
15415 | FNIEMOP_DEF_1(iemOp_fdivr_stN_st0, uint8_t, bRm)
|
---|
15416 | {
|
---|
15417 | IEMOP_MNEMONIC("fdivr stN,st0");
|
---|
15418 | return FNIEMOP_CALL_2(iemOpHlpFpu_stN_st0, bRm, iemAImpl_fdivr_r80_by_r80);
|
---|
15419 | }
|
---|
15420 |
|
---|
15421 |
|
---|
15422 | /** Opcode 0xdc 11/7. */
|
---|
15423 | FNIEMOP_DEF_1(iemOp_fdiv_stN_st0, uint8_t, bRm)
|
---|
15424 | {
|
---|
15425 | IEMOP_MNEMONIC("fdiv stN,st0");
|
---|
15426 | return FNIEMOP_CALL_2(iemOpHlpFpu_stN_st0, bRm, iemAImpl_fdiv_r80_by_r80);
|
---|
15427 | }
|
---|
15428 |
|
---|
15429 |
|
---|
15430 | /**
|
---|
15431 | * Common worker for FPU instructions working on ST0 and a 64-bit floating point
|
---|
15432 | * memory operand, and storing the result in ST0.
|
---|
15433 | *
|
---|
15434 | * @param pfnAImpl Pointer to the instruction implementation (assembly).
|
---|
15435 | */
|
---|
15436 | FNIEMOP_DEF_2(iemOpHlpFpu_ST0_m64r, uint8_t, bRm, PFNIEMAIMPLFPUR64, pfnImpl)
|
---|
15437 | {
|
---|
15438 | IEM_MC_BEGIN(3, 3);
|
---|
15439 | IEM_MC_LOCAL(RTGCPTR, GCPtrEffSrc);
|
---|
15440 | IEM_MC_LOCAL(IEMFPURESULT, FpuRes);
|
---|
15441 | IEM_MC_LOCAL(RTFLOAT64U, r64Factor2);
|
---|
15442 | IEM_MC_ARG_LOCAL_REF(PIEMFPURESULT, pFpuRes, FpuRes, 0);
|
---|
15443 | IEM_MC_ARG(PCRTFLOAT80U, pr80Factor1, 1);
|
---|
15444 | IEM_MC_ARG_LOCAL_REF(PRTFLOAT64U, pr64Factor2, r64Factor2, 2);
|
---|
15445 |
|
---|
15446 | IEM_MC_CALC_RM_EFF_ADDR(GCPtrEffSrc, bRm, 0);
|
---|
15447 | IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
|
---|
15448 | IEM_MC_MAYBE_RAISE_DEVICE_NOT_AVAILABLE();
|
---|
15449 | IEM_MC_MAYBE_RAISE_FPU_XCPT();
|
---|
15450 |
|
---|
15451 | IEM_MC_FETCH_MEM_R64(r64Factor2, pVCpu->iem.s.iEffSeg, GCPtrEffSrc);
|
---|
15452 | IEM_MC_PREPARE_FPU_USAGE();
|
---|
15453 | IEM_MC_IF_FPUREG_NOT_EMPTY_REF_R80(pr80Factor1, 0)
|
---|
15454 | IEM_MC_CALL_FPU_AIMPL_3(pfnImpl, pFpuRes, pr80Factor1, pr64Factor2);
|
---|
15455 | IEM_MC_STORE_FPU_RESULT_MEM_OP(FpuRes, 0, pVCpu->iem.s.iEffSeg, GCPtrEffSrc);
|
---|
15456 | IEM_MC_ELSE()
|
---|
15457 | IEM_MC_FPU_STACK_UNDERFLOW_MEM_OP(0, pVCpu->iem.s.iEffSeg, GCPtrEffSrc);
|
---|
15458 | IEM_MC_ENDIF();
|
---|
15459 | IEM_MC_ADVANCE_RIP();
|
---|
15460 |
|
---|
15461 | IEM_MC_END();
|
---|
15462 | return VINF_SUCCESS;
|
---|
15463 | }
|
---|
15464 |
|
---|
15465 |
|
---|
15466 | /** Opcode 0xdc !11/0. */
|
---|
15467 | FNIEMOP_DEF_1(iemOp_fadd_m64r, uint8_t, bRm)
|
---|
15468 | {
|
---|
15469 | IEMOP_MNEMONIC("fadd m64r");
|
---|
15470 | return FNIEMOP_CALL_2(iemOpHlpFpu_ST0_m64r, bRm, iemAImpl_fadd_r80_by_r64);
|
---|
15471 | }
|
---|
15472 |
|
---|
15473 |
|
---|
15474 | /** Opcode 0xdc !11/1. */
|
---|
15475 | FNIEMOP_DEF_1(iemOp_fmul_m64r, uint8_t, bRm)
|
---|
15476 | {
|
---|
15477 | IEMOP_MNEMONIC("fmul m64r");
|
---|
15478 | return FNIEMOP_CALL_2(iemOpHlpFpu_ST0_m64r, bRm, iemAImpl_fmul_r80_by_r64);
|
---|
15479 | }
|
---|
15480 |
|
---|
15481 |
|
---|
15482 | /** Opcode 0xdc !11/2. */
|
---|
15483 | FNIEMOP_DEF_1(iemOp_fcom_m64r, uint8_t, bRm)
|
---|
15484 | {
|
---|
15485 | IEMOP_MNEMONIC("fcom st0,m64r");
|
---|
15486 |
|
---|
15487 | IEM_MC_BEGIN(3, 3);
|
---|
15488 | IEM_MC_LOCAL(RTGCPTR, GCPtrEffSrc);
|
---|
15489 | IEM_MC_LOCAL(uint16_t, u16Fsw);
|
---|
15490 | IEM_MC_LOCAL(RTFLOAT64U, r64Val2);
|
---|
15491 | IEM_MC_ARG_LOCAL_REF(uint16_t *, pu16Fsw, u16Fsw, 0);
|
---|
15492 | IEM_MC_ARG(PCRTFLOAT80U, pr80Value1, 1);
|
---|
15493 | IEM_MC_ARG_LOCAL_REF(PCRTFLOAT64U, pr64Val2, r64Val2, 2);
|
---|
15494 |
|
---|
15495 | IEM_MC_CALC_RM_EFF_ADDR(GCPtrEffSrc, bRm, 0);
|
---|
15496 | IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
|
---|
15497 |
|
---|
15498 | IEM_MC_MAYBE_RAISE_DEVICE_NOT_AVAILABLE();
|
---|
15499 | IEM_MC_MAYBE_RAISE_FPU_XCPT();
|
---|
15500 | IEM_MC_FETCH_MEM_R64(r64Val2, pVCpu->iem.s.iEffSeg, GCPtrEffSrc);
|
---|
15501 |
|
---|
15502 | IEM_MC_PREPARE_FPU_USAGE();
|
---|
15503 | IEM_MC_IF_FPUREG_NOT_EMPTY_REF_R80(pr80Value1, 0)
|
---|
15504 | IEM_MC_CALL_FPU_AIMPL_3(iemAImpl_fcom_r80_by_r64, pu16Fsw, pr80Value1, pr64Val2);
|
---|
15505 | IEM_MC_UPDATE_FSW_WITH_MEM_OP(u16Fsw, pVCpu->iem.s.iEffSeg, GCPtrEffSrc);
|
---|
15506 | IEM_MC_ELSE()
|
---|
15507 | IEM_MC_FPU_STACK_UNDERFLOW_MEM_OP(UINT8_MAX, pVCpu->iem.s.iEffSeg, GCPtrEffSrc);
|
---|
15508 | IEM_MC_ENDIF();
|
---|
15509 | IEM_MC_ADVANCE_RIP();
|
---|
15510 |
|
---|
15511 | IEM_MC_END();
|
---|
15512 | return VINF_SUCCESS;
|
---|
15513 | }
|
---|
15514 |
|
---|
15515 |
|
---|
15516 | /** Opcode 0xdc !11/3. */
|
---|
15517 | FNIEMOP_DEF_1(iemOp_fcomp_m64r, uint8_t, bRm)
|
---|
15518 | {
|
---|
15519 | IEMOP_MNEMONIC("fcomp st0,m64r");
|
---|
15520 |
|
---|
15521 | IEM_MC_BEGIN(3, 3);
|
---|
15522 | IEM_MC_LOCAL(RTGCPTR, GCPtrEffSrc);
|
---|
15523 | IEM_MC_LOCAL(uint16_t, u16Fsw);
|
---|
15524 | IEM_MC_LOCAL(RTFLOAT64U, r64Val2);
|
---|
15525 | IEM_MC_ARG_LOCAL_REF(uint16_t *, pu16Fsw, u16Fsw, 0);
|
---|
15526 | IEM_MC_ARG(PCRTFLOAT80U, pr80Value1, 1);
|
---|
15527 | IEM_MC_ARG_LOCAL_REF(PCRTFLOAT64U, pr64Val2, r64Val2, 2);
|
---|
15528 |
|
---|
15529 | IEM_MC_CALC_RM_EFF_ADDR(GCPtrEffSrc, bRm, 0);
|
---|
15530 | IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
|
---|
15531 |
|
---|
15532 | IEM_MC_MAYBE_RAISE_DEVICE_NOT_AVAILABLE();
|
---|
15533 | IEM_MC_MAYBE_RAISE_FPU_XCPT();
|
---|
15534 | IEM_MC_FETCH_MEM_R64(r64Val2, pVCpu->iem.s.iEffSeg, GCPtrEffSrc);
|
---|
15535 |
|
---|
15536 | IEM_MC_PREPARE_FPU_USAGE();
|
---|
15537 | IEM_MC_IF_FPUREG_NOT_EMPTY_REF_R80(pr80Value1, 0)
|
---|
15538 | IEM_MC_CALL_FPU_AIMPL_3(iemAImpl_fcom_r80_by_r64, pu16Fsw, pr80Value1, pr64Val2);
|
---|
15539 | IEM_MC_UPDATE_FSW_WITH_MEM_OP_THEN_POP(u16Fsw, pVCpu->iem.s.iEffSeg, GCPtrEffSrc);
|
---|
15540 | IEM_MC_ELSE()
|
---|
15541 | IEM_MC_FPU_STACK_UNDERFLOW_MEM_OP_THEN_POP(UINT8_MAX, pVCpu->iem.s.iEffSeg, GCPtrEffSrc);
|
---|
15542 | IEM_MC_ENDIF();
|
---|
15543 | IEM_MC_ADVANCE_RIP();
|
---|
15544 |
|
---|
15545 | IEM_MC_END();
|
---|
15546 | return VINF_SUCCESS;
|
---|
15547 | }
|
---|
15548 |
|
---|
15549 |
|
---|
15550 | /** Opcode 0xdc !11/4. */
|
---|
15551 | FNIEMOP_DEF_1(iemOp_fsub_m64r, uint8_t, bRm)
|
---|
15552 | {
|
---|
15553 | IEMOP_MNEMONIC("fsub m64r");
|
---|
15554 | return FNIEMOP_CALL_2(iemOpHlpFpu_ST0_m64r, bRm, iemAImpl_fsub_r80_by_r64);
|
---|
15555 | }
|
---|
15556 |
|
---|
15557 |
|
---|
15558 | /** Opcode 0xdc !11/5. */
|
---|
15559 | FNIEMOP_DEF_1(iemOp_fsubr_m64r, uint8_t, bRm)
|
---|
15560 | {
|
---|
15561 | IEMOP_MNEMONIC("fsubr m64r");
|
---|
15562 | return FNIEMOP_CALL_2(iemOpHlpFpu_ST0_m64r, bRm, iemAImpl_fsubr_r80_by_r64);
|
---|
15563 | }
|
---|
15564 |
|
---|
15565 |
|
---|
15566 | /** Opcode 0xdc !11/6. */
|
---|
15567 | FNIEMOP_DEF_1(iemOp_fdiv_m64r, uint8_t, bRm)
|
---|
15568 | {
|
---|
15569 | IEMOP_MNEMONIC("fdiv m64r");
|
---|
15570 | return FNIEMOP_CALL_2(iemOpHlpFpu_ST0_m64r, bRm, iemAImpl_fdiv_r80_by_r64);
|
---|
15571 | }
|
---|
15572 |
|
---|
15573 |
|
---|
15574 | /** Opcode 0xdc !11/7. */
|
---|
15575 | FNIEMOP_DEF_1(iemOp_fdivr_m64r, uint8_t, bRm)
|
---|
15576 | {
|
---|
15577 | IEMOP_MNEMONIC("fdivr m64r");
|
---|
15578 | return FNIEMOP_CALL_2(iemOpHlpFpu_ST0_m64r, bRm, iemAImpl_fdivr_r80_by_r64);
|
---|
15579 | }
|
---|
15580 |
|
---|
15581 |
|
---|
15582 | /** Opcode 0xdc. */
|
---|
15583 | FNIEMOP_DEF(iemOp_EscF4)
|
---|
15584 | {
|
---|
15585 | uint8_t bRm; IEM_OPCODE_GET_NEXT_U8(&bRm);
|
---|
15586 | pVCpu->iem.s.uFpuOpcode = RT_MAKE_U16(bRm, 0xdc & 0x7);
|
---|
15587 | if ((bRm & X86_MODRM_MOD_MASK) == (3 << X86_MODRM_MOD_SHIFT))
|
---|
15588 | {
|
---|
15589 | switch ((bRm >> X86_MODRM_REG_SHIFT) & X86_MODRM_REG_SMASK)
|
---|
15590 | {
|
---|
15591 | case 0: return FNIEMOP_CALL_1(iemOp_fadd_stN_st0, bRm);
|
---|
15592 | case 1: return FNIEMOP_CALL_1(iemOp_fmul_stN_st0, bRm);
|
---|
15593 | case 2: return FNIEMOP_CALL_1(iemOp_fcom_stN, bRm); /* Marked reserved, intel behavior is that of FCOM ST(i). */
|
---|
15594 | case 3: return FNIEMOP_CALL_1(iemOp_fcomp_stN, bRm); /* Marked reserved, intel behavior is that of FCOMP ST(i). */
|
---|
15595 | case 4: return FNIEMOP_CALL_1(iemOp_fsubr_stN_st0, bRm);
|
---|
15596 | case 5: return FNIEMOP_CALL_1(iemOp_fsub_stN_st0, bRm);
|
---|
15597 | case 6: return FNIEMOP_CALL_1(iemOp_fdivr_stN_st0, bRm);
|
---|
15598 | case 7: return FNIEMOP_CALL_1(iemOp_fdiv_stN_st0, bRm);
|
---|
15599 | IEM_NOT_REACHED_DEFAULT_CASE_RET();
|
---|
15600 | }
|
---|
15601 | }
|
---|
15602 | else
|
---|
15603 | {
|
---|
15604 | switch ((bRm >> X86_MODRM_REG_SHIFT) & X86_MODRM_REG_SMASK)
|
---|
15605 | {
|
---|
15606 | case 0: return FNIEMOP_CALL_1(iemOp_fadd_m64r, bRm);
|
---|
15607 | case 1: return FNIEMOP_CALL_1(iemOp_fmul_m64r, bRm);
|
---|
15608 | case 2: return FNIEMOP_CALL_1(iemOp_fcom_m64r, bRm);
|
---|
15609 | case 3: return FNIEMOP_CALL_1(iemOp_fcomp_m64r, bRm);
|
---|
15610 | case 4: return FNIEMOP_CALL_1(iemOp_fsub_m64r, bRm);
|
---|
15611 | case 5: return FNIEMOP_CALL_1(iemOp_fsubr_m64r, bRm);
|
---|
15612 | case 6: return FNIEMOP_CALL_1(iemOp_fdiv_m64r, bRm);
|
---|
15613 | case 7: return FNIEMOP_CALL_1(iemOp_fdivr_m64r, bRm);
|
---|
15614 | IEM_NOT_REACHED_DEFAULT_CASE_RET();
|
---|
15615 | }
|
---|
15616 | }
|
---|
15617 | }
|
---|
15618 |
|
---|
15619 |
|
---|
15620 | /** Opcode 0xdd !11/0.
|
---|
15621 | * @sa iemOp_fld_m32r */
|
---|
15622 | FNIEMOP_DEF_1(iemOp_fld_m64r, uint8_t, bRm)
|
---|
15623 | {
|
---|
15624 | IEMOP_MNEMONIC("fld m64r");
|
---|
15625 |
|
---|
15626 | IEM_MC_BEGIN(2, 3);
|
---|
15627 | IEM_MC_LOCAL(RTGCPTR, GCPtrEffSrc);
|
---|
15628 | IEM_MC_LOCAL(IEMFPURESULT, FpuRes);
|
---|
15629 | IEM_MC_LOCAL(RTFLOAT64U, r64Val);
|
---|
15630 | IEM_MC_ARG_LOCAL_REF(PIEMFPURESULT, pFpuRes, FpuRes, 0);
|
---|
15631 | IEM_MC_ARG_LOCAL_REF(PCRTFLOAT64U, pr64Val, r64Val, 1);
|
---|
15632 |
|
---|
15633 | IEM_MC_CALC_RM_EFF_ADDR(GCPtrEffSrc, bRm, 0);
|
---|
15634 | IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
|
---|
15635 | IEM_MC_MAYBE_RAISE_DEVICE_NOT_AVAILABLE();
|
---|
15636 | IEM_MC_MAYBE_RAISE_FPU_XCPT();
|
---|
15637 |
|
---|
15638 | IEM_MC_FETCH_MEM_R64(r64Val, pVCpu->iem.s.iEffSeg, GCPtrEffSrc);
|
---|
15639 | IEM_MC_PREPARE_FPU_USAGE();
|
---|
15640 | IEM_MC_IF_FPUREG_IS_EMPTY(7)
|
---|
15641 | IEM_MC_CALL_FPU_AIMPL_2(iemAImpl_fld_r64_to_r80, pFpuRes, pr64Val);
|
---|
15642 | IEM_MC_PUSH_FPU_RESULT_MEM_OP(FpuRes, pVCpu->iem.s.iEffSeg, GCPtrEffSrc);
|
---|
15643 | IEM_MC_ELSE()
|
---|
15644 | IEM_MC_FPU_STACK_PUSH_OVERFLOW_MEM_OP(pVCpu->iem.s.iEffSeg, GCPtrEffSrc);
|
---|
15645 | IEM_MC_ENDIF();
|
---|
15646 | IEM_MC_ADVANCE_RIP();
|
---|
15647 |
|
---|
15648 | IEM_MC_END();
|
---|
15649 | return VINF_SUCCESS;
|
---|
15650 | }
|
---|
15651 |
|
---|
15652 |
|
---|
15653 | /** Opcode 0xdd !11/0. */
|
---|
15654 | FNIEMOP_DEF_1(iemOp_fisttp_m64i, uint8_t, bRm)
|
---|
15655 | {
|
---|
15656 | IEMOP_MNEMONIC("fisttp m64i");
|
---|
15657 | IEM_MC_BEGIN(3, 2);
|
---|
15658 | IEM_MC_LOCAL(RTGCPTR, GCPtrEffDst);
|
---|
15659 | IEM_MC_LOCAL(uint16_t, u16Fsw);
|
---|
15660 | IEM_MC_ARG_LOCAL_REF(uint16_t *, pu16Fsw, u16Fsw, 0);
|
---|
15661 | IEM_MC_ARG(int64_t *, pi64Dst, 1);
|
---|
15662 | IEM_MC_ARG(PCRTFLOAT80U, pr80Value, 2);
|
---|
15663 |
|
---|
15664 | IEM_MC_CALC_RM_EFF_ADDR(GCPtrEffDst, bRm, 0);
|
---|
15665 | IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
|
---|
15666 | IEM_MC_MAYBE_RAISE_DEVICE_NOT_AVAILABLE();
|
---|
15667 | IEM_MC_MAYBE_RAISE_FPU_XCPT();
|
---|
15668 |
|
---|
15669 | IEM_MC_MEM_MAP(pi64Dst, IEM_ACCESS_DATA_W, pVCpu->iem.s.iEffSeg, GCPtrEffDst, 1 /*arg*/);
|
---|
15670 | IEM_MC_PREPARE_FPU_USAGE();
|
---|
15671 | IEM_MC_IF_FPUREG_NOT_EMPTY_REF_R80(pr80Value, 0)
|
---|
15672 | IEM_MC_CALL_FPU_AIMPL_3(iemAImpl_fistt_r80_to_i64, pu16Fsw, pi64Dst, pr80Value);
|
---|
15673 | IEM_MC_MEM_COMMIT_AND_UNMAP_FOR_FPU_STORE(pi64Dst, IEM_ACCESS_DATA_W, u16Fsw);
|
---|
15674 | IEM_MC_UPDATE_FSW_WITH_MEM_OP_THEN_POP(u16Fsw, pVCpu->iem.s.iEffSeg, GCPtrEffDst);
|
---|
15675 | IEM_MC_ELSE()
|
---|
15676 | IEM_MC_IF_FCW_IM()
|
---|
15677 | IEM_MC_STORE_MEM_I64_CONST_BY_REF(pi64Dst, INT64_MIN /* (integer indefinite) */);
|
---|
15678 | IEM_MC_MEM_COMMIT_AND_UNMAP(pi64Dst, IEM_ACCESS_DATA_W);
|
---|
15679 | IEM_MC_ENDIF();
|
---|
15680 | IEM_MC_FPU_STACK_UNDERFLOW_MEM_OP_THEN_POP(UINT8_MAX, pVCpu->iem.s.iEffSeg, GCPtrEffDst);
|
---|
15681 | IEM_MC_ENDIF();
|
---|
15682 | IEM_MC_ADVANCE_RIP();
|
---|
15683 |
|
---|
15684 | IEM_MC_END();
|
---|
15685 | return VINF_SUCCESS;
|
---|
15686 | }
|
---|
15687 |
|
---|
15688 |
|
---|
15689 | /** Opcode 0xdd !11/0. */
|
---|
15690 | FNIEMOP_DEF_1(iemOp_fst_m64r, uint8_t, bRm)
|
---|
15691 | {
|
---|
15692 | IEMOP_MNEMONIC("fst m64r");
|
---|
15693 | IEM_MC_BEGIN(3, 2);
|
---|
15694 | IEM_MC_LOCAL(RTGCPTR, GCPtrEffDst);
|
---|
15695 | IEM_MC_LOCAL(uint16_t, u16Fsw);
|
---|
15696 | IEM_MC_ARG_LOCAL_REF(uint16_t *, pu16Fsw, u16Fsw, 0);
|
---|
15697 | IEM_MC_ARG(PRTFLOAT64U, pr64Dst, 1);
|
---|
15698 | IEM_MC_ARG(PCRTFLOAT80U, pr80Value, 2);
|
---|
15699 |
|
---|
15700 | IEM_MC_CALC_RM_EFF_ADDR(GCPtrEffDst, bRm, 0);
|
---|
15701 | IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
|
---|
15702 | IEM_MC_MAYBE_RAISE_DEVICE_NOT_AVAILABLE();
|
---|
15703 | IEM_MC_MAYBE_RAISE_FPU_XCPT();
|
---|
15704 |
|
---|
15705 | IEM_MC_MEM_MAP(pr64Dst, IEM_ACCESS_DATA_W, pVCpu->iem.s.iEffSeg, GCPtrEffDst, 1 /*arg*/);
|
---|
15706 | IEM_MC_PREPARE_FPU_USAGE();
|
---|
15707 | IEM_MC_IF_FPUREG_NOT_EMPTY_REF_R80(pr80Value, 0)
|
---|
15708 | IEM_MC_CALL_FPU_AIMPL_3(iemAImpl_fst_r80_to_r64, pu16Fsw, pr64Dst, pr80Value);
|
---|
15709 | IEM_MC_MEM_COMMIT_AND_UNMAP_FOR_FPU_STORE(pr64Dst, IEM_ACCESS_DATA_W, u16Fsw);
|
---|
15710 | IEM_MC_UPDATE_FSW_WITH_MEM_OP(u16Fsw, pVCpu->iem.s.iEffSeg, GCPtrEffDst);
|
---|
15711 | IEM_MC_ELSE()
|
---|
15712 | IEM_MC_IF_FCW_IM()
|
---|
15713 | IEM_MC_STORE_MEM_NEG_QNAN_R64_BY_REF(pr64Dst);
|
---|
15714 | IEM_MC_MEM_COMMIT_AND_UNMAP(pr64Dst, IEM_ACCESS_DATA_W);
|
---|
15715 | IEM_MC_ENDIF();
|
---|
15716 | IEM_MC_FPU_STACK_UNDERFLOW_MEM_OP(UINT8_MAX, pVCpu->iem.s.iEffSeg, GCPtrEffDst);
|
---|
15717 | IEM_MC_ENDIF();
|
---|
15718 | IEM_MC_ADVANCE_RIP();
|
---|
15719 |
|
---|
15720 | IEM_MC_END();
|
---|
15721 | return VINF_SUCCESS;
|
---|
15722 | }
|
---|
15723 |
|
---|
15724 |
|
---|
15725 |
|
---|
15726 |
|
---|
15727 | /** Opcode 0xdd !11/0. */
|
---|
15728 | FNIEMOP_DEF_1(iemOp_fstp_m64r, uint8_t, bRm)
|
---|
15729 | {
|
---|
15730 | IEMOP_MNEMONIC("fstp m64r");
|
---|
15731 | IEM_MC_BEGIN(3, 2);
|
---|
15732 | IEM_MC_LOCAL(RTGCPTR, GCPtrEffDst);
|
---|
15733 | IEM_MC_LOCAL(uint16_t, u16Fsw);
|
---|
15734 | IEM_MC_ARG_LOCAL_REF(uint16_t *, pu16Fsw, u16Fsw, 0);
|
---|
15735 | IEM_MC_ARG(PRTFLOAT64U, pr64Dst, 1);
|
---|
15736 | IEM_MC_ARG(PCRTFLOAT80U, pr80Value, 2);
|
---|
15737 |
|
---|
15738 | IEM_MC_CALC_RM_EFF_ADDR(GCPtrEffDst, bRm, 0);
|
---|
15739 | IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
|
---|
15740 | IEM_MC_MAYBE_RAISE_DEVICE_NOT_AVAILABLE();
|
---|
15741 | IEM_MC_MAYBE_RAISE_FPU_XCPT();
|
---|
15742 |
|
---|
15743 | IEM_MC_MEM_MAP(pr64Dst, IEM_ACCESS_DATA_W, pVCpu->iem.s.iEffSeg, GCPtrEffDst, 1 /*arg*/);
|
---|
15744 | IEM_MC_PREPARE_FPU_USAGE();
|
---|
15745 | IEM_MC_IF_FPUREG_NOT_EMPTY_REF_R80(pr80Value, 0)
|
---|
15746 | IEM_MC_CALL_FPU_AIMPL_3(iemAImpl_fst_r80_to_r64, pu16Fsw, pr64Dst, pr80Value);
|
---|
15747 | IEM_MC_MEM_COMMIT_AND_UNMAP_FOR_FPU_STORE(pr64Dst, IEM_ACCESS_DATA_W, u16Fsw);
|
---|
15748 | IEM_MC_UPDATE_FSW_WITH_MEM_OP_THEN_POP(u16Fsw, pVCpu->iem.s.iEffSeg, GCPtrEffDst);
|
---|
15749 | IEM_MC_ELSE()
|
---|
15750 | IEM_MC_IF_FCW_IM()
|
---|
15751 | IEM_MC_STORE_MEM_NEG_QNAN_R64_BY_REF(pr64Dst);
|
---|
15752 | IEM_MC_MEM_COMMIT_AND_UNMAP(pr64Dst, IEM_ACCESS_DATA_W);
|
---|
15753 | IEM_MC_ENDIF();
|
---|
15754 | IEM_MC_FPU_STACK_UNDERFLOW_MEM_OP_THEN_POP(UINT8_MAX, pVCpu->iem.s.iEffSeg, GCPtrEffDst);
|
---|
15755 | IEM_MC_ENDIF();
|
---|
15756 | IEM_MC_ADVANCE_RIP();
|
---|
15757 |
|
---|
15758 | IEM_MC_END();
|
---|
15759 | return VINF_SUCCESS;
|
---|
15760 | }
|
---|
15761 |
|
---|
15762 |
|
---|
15763 | /** Opcode 0xdd !11/0. */
|
---|
15764 | FNIEMOP_DEF_1(iemOp_frstor, uint8_t, bRm)
|
---|
15765 | {
|
---|
15766 | IEMOP_MNEMONIC("frstor m94/108byte");
|
---|
15767 | IEM_MC_BEGIN(3, 0);
|
---|
15768 | IEM_MC_ARG_CONST(IEMMODE, enmEffOpSize, /*=*/ pVCpu->iem.s.enmEffOpSize, 0);
|
---|
15769 | IEM_MC_ARG(uint8_t, iEffSeg, 1);
|
---|
15770 | IEM_MC_ARG(RTGCPTR, GCPtrEffSrc, 2);
|
---|
15771 | IEM_MC_CALC_RM_EFF_ADDR(GCPtrEffSrc, bRm, 0);
|
---|
15772 | IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
|
---|
15773 | IEM_MC_MAYBE_RAISE_DEVICE_NOT_AVAILABLE();
|
---|
15774 | IEM_MC_ACTUALIZE_FPU_STATE_FOR_CHANGE();
|
---|
15775 | IEM_MC_ASSIGN(iEffSeg, pVCpu->iem.s.iEffSeg);
|
---|
15776 | IEM_MC_CALL_CIMPL_3(iemCImpl_frstor, enmEffOpSize, iEffSeg, GCPtrEffSrc);
|
---|
15777 | IEM_MC_END();
|
---|
15778 | return VINF_SUCCESS;
|
---|
15779 | }
|
---|
15780 |
|
---|
15781 |
|
---|
15782 | /** Opcode 0xdd !11/0. */
|
---|
15783 | FNIEMOP_DEF_1(iemOp_fnsave, uint8_t, bRm)
|
---|
15784 | {
|
---|
15785 | IEMOP_MNEMONIC("fnsave m94/108byte");
|
---|
15786 | IEM_MC_BEGIN(3, 0);
|
---|
15787 | IEM_MC_ARG_CONST(IEMMODE, enmEffOpSize, /*=*/ pVCpu->iem.s.enmEffOpSize, 0);
|
---|
15788 | IEM_MC_ARG(uint8_t, iEffSeg, 1);
|
---|
15789 | IEM_MC_ARG(RTGCPTR, GCPtrEffDst, 2);
|
---|
15790 | IEM_MC_CALC_RM_EFF_ADDR(GCPtrEffDst, bRm, 0);
|
---|
15791 | IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
|
---|
15792 | IEM_MC_MAYBE_RAISE_DEVICE_NOT_AVAILABLE();
|
---|
15793 | IEM_MC_ACTUALIZE_FPU_STATE_FOR_READ();
|
---|
15794 | IEM_MC_ASSIGN(iEffSeg, pVCpu->iem.s.iEffSeg);
|
---|
15795 | IEM_MC_CALL_CIMPL_3(iemCImpl_fnsave, enmEffOpSize, iEffSeg, GCPtrEffDst);
|
---|
15796 | IEM_MC_END();
|
---|
15797 | return VINF_SUCCESS;
|
---|
15798 |
|
---|
15799 | }
|
---|
15800 |
|
---|
15801 | /** Opcode 0xdd !11/0. */
|
---|
15802 | FNIEMOP_DEF_1(iemOp_fnstsw, uint8_t, bRm)
|
---|
15803 | {
|
---|
15804 | IEMOP_MNEMONIC("fnstsw m16");
|
---|
15805 |
|
---|
15806 | IEM_MC_BEGIN(0, 2);
|
---|
15807 | IEM_MC_LOCAL(uint16_t, u16Tmp);
|
---|
15808 | IEM_MC_LOCAL(RTGCPTR, GCPtrEffDst);
|
---|
15809 |
|
---|
15810 | IEM_MC_CALC_RM_EFF_ADDR(GCPtrEffDst, bRm, 0);
|
---|
15811 | IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
|
---|
15812 | IEM_MC_MAYBE_RAISE_DEVICE_NOT_AVAILABLE();
|
---|
15813 |
|
---|
15814 | IEM_MC_ACTUALIZE_FPU_STATE_FOR_READ();
|
---|
15815 | IEM_MC_FETCH_FSW(u16Tmp);
|
---|
15816 | IEM_MC_STORE_MEM_U16(pVCpu->iem.s.iEffSeg, GCPtrEffDst, u16Tmp);
|
---|
15817 | IEM_MC_ADVANCE_RIP();
|
---|
15818 |
|
---|
15819 | /** @todo Debug / drop a hint to the verifier that things may differ
|
---|
15820 | * from REM. Seen 0x4020 (iem) vs 0x4000 (rem) at 0008:801c6b88 booting
|
---|
15821 | * NT4SP1. (X86_FSW_PE) */
|
---|
15822 | IEM_MC_END();
|
---|
15823 | return VINF_SUCCESS;
|
---|
15824 | }
|
---|
15825 |
|
---|
15826 |
|
---|
15827 | /** Opcode 0xdd 11/0. */
|
---|
15828 | FNIEMOP_DEF_1(iemOp_ffree_stN, uint8_t, bRm)
|
---|
15829 | {
|
---|
15830 | IEMOP_MNEMONIC("ffree stN");
|
---|
15831 | IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
|
---|
15832 | /* Note! C0, C1, C2 and C3 are documented as undefined, we leave the
|
---|
15833 | unmodified. */
|
---|
15834 |
|
---|
15835 | IEM_MC_BEGIN(0, 0);
|
---|
15836 |
|
---|
15837 | IEM_MC_MAYBE_RAISE_DEVICE_NOT_AVAILABLE();
|
---|
15838 | IEM_MC_MAYBE_RAISE_FPU_XCPT();
|
---|
15839 |
|
---|
15840 | IEM_MC_ACTUALIZE_FPU_STATE_FOR_CHANGE();
|
---|
15841 | IEM_MC_FPU_STACK_FREE(bRm & X86_MODRM_RM_MASK);
|
---|
15842 | IEM_MC_UPDATE_FPU_OPCODE_IP();
|
---|
15843 |
|
---|
15844 | IEM_MC_ADVANCE_RIP();
|
---|
15845 | IEM_MC_END();
|
---|
15846 | return VINF_SUCCESS;
|
---|
15847 | }
|
---|
15848 |
|
---|
15849 |
|
---|
15850 | /** Opcode 0xdd 11/1. */
|
---|
15851 | FNIEMOP_DEF_1(iemOp_fst_stN, uint8_t, bRm)
|
---|
15852 | {
|
---|
15853 | IEMOP_MNEMONIC("fst st0,stN");
|
---|
15854 | IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
|
---|
15855 |
|
---|
15856 | IEM_MC_BEGIN(0, 2);
|
---|
15857 | IEM_MC_LOCAL(PCRTFLOAT80U, pr80Value);
|
---|
15858 | IEM_MC_LOCAL(IEMFPURESULT, FpuRes);
|
---|
15859 | IEM_MC_MAYBE_RAISE_DEVICE_NOT_AVAILABLE();
|
---|
15860 | IEM_MC_MAYBE_RAISE_FPU_XCPT();
|
---|
15861 |
|
---|
15862 | IEM_MC_PREPARE_FPU_USAGE();
|
---|
15863 | IEM_MC_IF_FPUREG_NOT_EMPTY_REF_R80(pr80Value, 0)
|
---|
15864 | IEM_MC_SET_FPU_RESULT(FpuRes, 0 /*FSW*/, pr80Value);
|
---|
15865 | IEM_MC_STORE_FPU_RESULT(FpuRes, bRm & X86_MODRM_RM_MASK);
|
---|
15866 | IEM_MC_ELSE()
|
---|
15867 | IEM_MC_FPU_STACK_UNDERFLOW(bRm & X86_MODRM_RM_MASK);
|
---|
15868 | IEM_MC_ENDIF();
|
---|
15869 |
|
---|
15870 | IEM_MC_ADVANCE_RIP();
|
---|
15871 | IEM_MC_END();
|
---|
15872 | return VINF_SUCCESS;
|
---|
15873 | }
|
---|
15874 |
|
---|
15875 |
|
---|
15876 | /** Opcode 0xdd 11/3. */
|
---|
15877 | FNIEMOP_DEF_1(iemOp_fucom_stN_st0, uint8_t, bRm)
|
---|
15878 | {
|
---|
15879 | IEMOP_MNEMONIC("fcom st0,stN");
|
---|
15880 | return FNIEMOP_CALL_2(iemOpHlpFpuNoStore_st0_stN, bRm, iemAImpl_fucom_r80_by_r80);
|
---|
15881 | }
|
---|
15882 |
|
---|
15883 |
|
---|
15884 | /** Opcode 0xdd 11/4. */
|
---|
15885 | FNIEMOP_DEF_1(iemOp_fucomp_stN, uint8_t, bRm)
|
---|
15886 | {
|
---|
15887 | IEMOP_MNEMONIC("fcomp st0,stN");
|
---|
15888 | return FNIEMOP_CALL_2(iemOpHlpFpuNoStore_st0_stN_pop, bRm, iemAImpl_fucom_r80_by_r80);
|
---|
15889 | }
|
---|
15890 |
|
---|
15891 |
|
---|
15892 | /** Opcode 0xdd. */
|
---|
15893 | FNIEMOP_DEF(iemOp_EscF5)
|
---|
15894 | {
|
---|
15895 | uint8_t bRm; IEM_OPCODE_GET_NEXT_U8(&bRm);
|
---|
15896 | pVCpu->iem.s.uFpuOpcode = RT_MAKE_U16(bRm, 0xdd & 0x7);
|
---|
15897 | if ((bRm & X86_MODRM_MOD_MASK) == (3 << X86_MODRM_MOD_SHIFT))
|
---|
15898 | {
|
---|
15899 | switch ((bRm >> X86_MODRM_REG_SHIFT) & X86_MODRM_REG_SMASK)
|
---|
15900 | {
|
---|
15901 | case 0: return FNIEMOP_CALL_1(iemOp_ffree_stN, bRm);
|
---|
15902 | case 1: return FNIEMOP_CALL_1(iemOp_fxch_stN, bRm); /* Reserved, intel behavior is that of XCHG ST(i). */
|
---|
15903 | case 2: return FNIEMOP_CALL_1(iemOp_fst_stN, bRm);
|
---|
15904 | case 3: return FNIEMOP_CALL_1(iemOp_fstp_stN, bRm);
|
---|
15905 | case 4: return FNIEMOP_CALL_1(iemOp_fucom_stN_st0,bRm);
|
---|
15906 | case 5: return FNIEMOP_CALL_1(iemOp_fucomp_stN, bRm);
|
---|
15907 | case 6: return IEMOP_RAISE_INVALID_OPCODE();
|
---|
15908 | case 7: return IEMOP_RAISE_INVALID_OPCODE();
|
---|
15909 | IEM_NOT_REACHED_DEFAULT_CASE_RET();
|
---|
15910 | }
|
---|
15911 | }
|
---|
15912 | else
|
---|
15913 | {
|
---|
15914 | switch ((bRm >> X86_MODRM_REG_SHIFT) & X86_MODRM_REG_SMASK)
|
---|
15915 | {
|
---|
15916 | case 0: return FNIEMOP_CALL_1(iemOp_fld_m64r, bRm);
|
---|
15917 | case 1: return FNIEMOP_CALL_1(iemOp_fisttp_m64i, bRm);
|
---|
15918 | case 2: return FNIEMOP_CALL_1(iemOp_fst_m64r, bRm);
|
---|
15919 | case 3: return FNIEMOP_CALL_1(iemOp_fstp_m64r, bRm);
|
---|
15920 | case 4: return FNIEMOP_CALL_1(iemOp_frstor, bRm);
|
---|
15921 | case 5: return IEMOP_RAISE_INVALID_OPCODE();
|
---|
15922 | case 6: return FNIEMOP_CALL_1(iemOp_fnsave, bRm);
|
---|
15923 | case 7: return FNIEMOP_CALL_1(iemOp_fnstsw, bRm);
|
---|
15924 | IEM_NOT_REACHED_DEFAULT_CASE_RET();
|
---|
15925 | }
|
---|
15926 | }
|
---|
15927 | }
|
---|
15928 |
|
---|
15929 |
|
---|
15930 | /** Opcode 0xde 11/0. */
|
---|
15931 | FNIEMOP_DEF_1(iemOp_faddp_stN_st0, uint8_t, bRm)
|
---|
15932 | {
|
---|
15933 | IEMOP_MNEMONIC("faddp stN,st0");
|
---|
15934 | return FNIEMOP_CALL_2(iemOpHlpFpu_stN_st0_pop, bRm, iemAImpl_fadd_r80_by_r80);
|
---|
15935 | }
|
---|
15936 |
|
---|
15937 |
|
---|
15938 | /** Opcode 0xde 11/0. */
|
---|
15939 | FNIEMOP_DEF_1(iemOp_fmulp_stN_st0, uint8_t, bRm)
|
---|
15940 | {
|
---|
15941 | IEMOP_MNEMONIC("fmulp stN,st0");
|
---|
15942 | return FNIEMOP_CALL_2(iemOpHlpFpu_stN_st0_pop, bRm, iemAImpl_fmul_r80_by_r80);
|
---|
15943 | }
|
---|
15944 |
|
---|
15945 |
|
---|
15946 | /** Opcode 0xde 0xd9. */
|
---|
15947 | FNIEMOP_DEF(iemOp_fcompp)
|
---|
15948 | {
|
---|
15949 | IEMOP_MNEMONIC("fucompp st0,stN");
|
---|
15950 | return FNIEMOP_CALL_1(iemOpHlpFpuNoStore_st0_stN_pop_pop, iemAImpl_fcom_r80_by_r80);
|
---|
15951 | }
|
---|
15952 |
|
---|
15953 |
|
---|
15954 | /** Opcode 0xde 11/4. */
|
---|
15955 | FNIEMOP_DEF_1(iemOp_fsubrp_stN_st0, uint8_t, bRm)
|
---|
15956 | {
|
---|
15957 | IEMOP_MNEMONIC("fsubrp stN,st0");
|
---|
15958 | return FNIEMOP_CALL_2(iemOpHlpFpu_stN_st0_pop, bRm, iemAImpl_fsubr_r80_by_r80);
|
---|
15959 | }
|
---|
15960 |
|
---|
15961 |
|
---|
15962 | /** Opcode 0xde 11/5. */
|
---|
15963 | FNIEMOP_DEF_1(iemOp_fsubp_stN_st0, uint8_t, bRm)
|
---|
15964 | {
|
---|
15965 | IEMOP_MNEMONIC("fsubp stN,st0");
|
---|
15966 | return FNIEMOP_CALL_2(iemOpHlpFpu_stN_st0_pop, bRm, iemAImpl_fsub_r80_by_r80);
|
---|
15967 | }
|
---|
15968 |
|
---|
15969 |
|
---|
15970 | /** Opcode 0xde 11/6. */
|
---|
15971 | FNIEMOP_DEF_1(iemOp_fdivrp_stN_st0, uint8_t, bRm)
|
---|
15972 | {
|
---|
15973 | IEMOP_MNEMONIC("fdivrp stN,st0");
|
---|
15974 | return FNIEMOP_CALL_2(iemOpHlpFpu_stN_st0_pop, bRm, iemAImpl_fdivr_r80_by_r80);
|
---|
15975 | }
|
---|
15976 |
|
---|
15977 |
|
---|
15978 | /** Opcode 0xde 11/7. */
|
---|
15979 | FNIEMOP_DEF_1(iemOp_fdivp_stN_st0, uint8_t, bRm)
|
---|
15980 | {
|
---|
15981 | IEMOP_MNEMONIC("fdivp stN,st0");
|
---|
15982 | return FNIEMOP_CALL_2(iemOpHlpFpu_stN_st0_pop, bRm, iemAImpl_fdiv_r80_by_r80);
|
---|
15983 | }
|
---|
15984 |
|
---|
15985 |
|
---|
15986 | /**
|
---|
15987 | * Common worker for FPU instructions working on ST0 and an m16i, and storing
|
---|
15988 | * the result in ST0.
|
---|
15989 | *
|
---|
15990 | * @param pfnAImpl Pointer to the instruction implementation (assembly).
|
---|
15991 | */
|
---|
15992 | FNIEMOP_DEF_2(iemOpHlpFpu_st0_m16i, uint8_t, bRm, PFNIEMAIMPLFPUI16, pfnAImpl)
|
---|
15993 | {
|
---|
15994 | IEM_MC_BEGIN(3, 3);
|
---|
15995 | IEM_MC_LOCAL(RTGCPTR, GCPtrEffSrc);
|
---|
15996 | IEM_MC_LOCAL(IEMFPURESULT, FpuRes);
|
---|
15997 | IEM_MC_LOCAL(int16_t, i16Val2);
|
---|
15998 | IEM_MC_ARG_LOCAL_REF(PIEMFPURESULT, pFpuRes, FpuRes, 0);
|
---|
15999 | IEM_MC_ARG(PCRTFLOAT80U, pr80Value1, 1);
|
---|
16000 | IEM_MC_ARG_LOCAL_REF(int16_t const *, pi16Val2, i16Val2, 2);
|
---|
16001 |
|
---|
16002 | IEM_MC_CALC_RM_EFF_ADDR(GCPtrEffSrc, bRm, 0);
|
---|
16003 | IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
|
---|
16004 |
|
---|
16005 | IEM_MC_MAYBE_RAISE_DEVICE_NOT_AVAILABLE();
|
---|
16006 | IEM_MC_MAYBE_RAISE_FPU_XCPT();
|
---|
16007 | IEM_MC_FETCH_MEM_I16(i16Val2, pVCpu->iem.s.iEffSeg, GCPtrEffSrc);
|
---|
16008 |
|
---|
16009 | IEM_MC_PREPARE_FPU_USAGE();
|
---|
16010 | IEM_MC_IF_FPUREG_NOT_EMPTY_REF_R80(pr80Value1, 0)
|
---|
16011 | IEM_MC_CALL_FPU_AIMPL_3(pfnAImpl, pFpuRes, pr80Value1, pi16Val2);
|
---|
16012 | IEM_MC_STORE_FPU_RESULT(FpuRes, 0);
|
---|
16013 | IEM_MC_ELSE()
|
---|
16014 | IEM_MC_FPU_STACK_UNDERFLOW(0);
|
---|
16015 | IEM_MC_ENDIF();
|
---|
16016 | IEM_MC_ADVANCE_RIP();
|
---|
16017 |
|
---|
16018 | IEM_MC_END();
|
---|
16019 | return VINF_SUCCESS;
|
---|
16020 | }
|
---|
16021 |
|
---|
16022 |
|
---|
16023 | /** Opcode 0xde !11/0. */
|
---|
16024 | FNIEMOP_DEF_1(iemOp_fiadd_m16i, uint8_t, bRm)
|
---|
16025 | {
|
---|
16026 | IEMOP_MNEMONIC("fiadd m16i");
|
---|
16027 | return FNIEMOP_CALL_2(iemOpHlpFpu_st0_m16i, bRm, iemAImpl_fiadd_r80_by_i16);
|
---|
16028 | }
|
---|
16029 |
|
---|
16030 |
|
---|
16031 | /** Opcode 0xde !11/1. */
|
---|
16032 | FNIEMOP_DEF_1(iemOp_fimul_m16i, uint8_t, bRm)
|
---|
16033 | {
|
---|
16034 | IEMOP_MNEMONIC("fimul m16i");
|
---|
16035 | return FNIEMOP_CALL_2(iemOpHlpFpu_st0_m16i, bRm, iemAImpl_fimul_r80_by_i16);
|
---|
16036 | }
|
---|
16037 |
|
---|
16038 |
|
---|
16039 | /** Opcode 0xde !11/2. */
|
---|
16040 | FNIEMOP_DEF_1(iemOp_ficom_m16i, uint8_t, bRm)
|
---|
16041 | {
|
---|
16042 | IEMOP_MNEMONIC("ficom st0,m16i");
|
---|
16043 |
|
---|
16044 | IEM_MC_BEGIN(3, 3);
|
---|
16045 | IEM_MC_LOCAL(RTGCPTR, GCPtrEffSrc);
|
---|
16046 | IEM_MC_LOCAL(uint16_t, u16Fsw);
|
---|
16047 | IEM_MC_LOCAL(int16_t, i16Val2);
|
---|
16048 | IEM_MC_ARG_LOCAL_REF(uint16_t *, pu16Fsw, u16Fsw, 0);
|
---|
16049 | IEM_MC_ARG(PCRTFLOAT80U, pr80Value1, 1);
|
---|
16050 | IEM_MC_ARG_LOCAL_REF(int16_t const *, pi16Val2, i16Val2, 2);
|
---|
16051 |
|
---|
16052 | IEM_MC_CALC_RM_EFF_ADDR(GCPtrEffSrc, bRm, 0);
|
---|
16053 | IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
|
---|
16054 |
|
---|
16055 | IEM_MC_MAYBE_RAISE_DEVICE_NOT_AVAILABLE();
|
---|
16056 | IEM_MC_MAYBE_RAISE_FPU_XCPT();
|
---|
16057 | IEM_MC_FETCH_MEM_I16(i16Val2, pVCpu->iem.s.iEffSeg, GCPtrEffSrc);
|
---|
16058 |
|
---|
16059 | IEM_MC_PREPARE_FPU_USAGE();
|
---|
16060 | IEM_MC_IF_FPUREG_NOT_EMPTY_REF_R80(pr80Value1, 0)
|
---|
16061 | IEM_MC_CALL_FPU_AIMPL_3(iemAImpl_ficom_r80_by_i16, pu16Fsw, pr80Value1, pi16Val2);
|
---|
16062 | IEM_MC_UPDATE_FSW_WITH_MEM_OP(u16Fsw, pVCpu->iem.s.iEffSeg, GCPtrEffSrc);
|
---|
16063 | IEM_MC_ELSE()
|
---|
16064 | IEM_MC_FPU_STACK_UNDERFLOW_MEM_OP(UINT8_MAX, pVCpu->iem.s.iEffSeg, GCPtrEffSrc);
|
---|
16065 | IEM_MC_ENDIF();
|
---|
16066 | IEM_MC_ADVANCE_RIP();
|
---|
16067 |
|
---|
16068 | IEM_MC_END();
|
---|
16069 | return VINF_SUCCESS;
|
---|
16070 | }
|
---|
16071 |
|
---|
16072 |
|
---|
16073 | /** Opcode 0xde !11/3. */
|
---|
16074 | FNIEMOP_DEF_1(iemOp_ficomp_m16i, uint8_t, bRm)
|
---|
16075 | {
|
---|
16076 | IEMOP_MNEMONIC("ficomp st0,m16i");
|
---|
16077 |
|
---|
16078 | IEM_MC_BEGIN(3, 3);
|
---|
16079 | IEM_MC_LOCAL(RTGCPTR, GCPtrEffSrc);
|
---|
16080 | IEM_MC_LOCAL(uint16_t, u16Fsw);
|
---|
16081 | IEM_MC_LOCAL(int16_t, i16Val2);
|
---|
16082 | IEM_MC_ARG_LOCAL_REF(uint16_t *, pu16Fsw, u16Fsw, 0);
|
---|
16083 | IEM_MC_ARG(PCRTFLOAT80U, pr80Value1, 1);
|
---|
16084 | IEM_MC_ARG_LOCAL_REF(int16_t const *, pi16Val2, i16Val2, 2);
|
---|
16085 |
|
---|
16086 | IEM_MC_CALC_RM_EFF_ADDR(GCPtrEffSrc, bRm, 0);
|
---|
16087 | IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
|
---|
16088 |
|
---|
16089 | IEM_MC_MAYBE_RAISE_DEVICE_NOT_AVAILABLE();
|
---|
16090 | IEM_MC_MAYBE_RAISE_FPU_XCPT();
|
---|
16091 | IEM_MC_FETCH_MEM_I16(i16Val2, pVCpu->iem.s.iEffSeg, GCPtrEffSrc);
|
---|
16092 |
|
---|
16093 | IEM_MC_PREPARE_FPU_USAGE();
|
---|
16094 | IEM_MC_IF_FPUREG_NOT_EMPTY_REF_R80(pr80Value1, 0)
|
---|
16095 | IEM_MC_CALL_FPU_AIMPL_3(iemAImpl_ficom_r80_by_i16, pu16Fsw, pr80Value1, pi16Val2);
|
---|
16096 | IEM_MC_UPDATE_FSW_WITH_MEM_OP_THEN_POP(u16Fsw, pVCpu->iem.s.iEffSeg, GCPtrEffSrc);
|
---|
16097 | IEM_MC_ELSE()
|
---|
16098 | IEM_MC_FPU_STACK_UNDERFLOW_MEM_OP_THEN_POP(UINT8_MAX, pVCpu->iem.s.iEffSeg, GCPtrEffSrc);
|
---|
16099 | IEM_MC_ENDIF();
|
---|
16100 | IEM_MC_ADVANCE_RIP();
|
---|
16101 |
|
---|
16102 | IEM_MC_END();
|
---|
16103 | return VINF_SUCCESS;
|
---|
16104 | }
|
---|
16105 |
|
---|
16106 |
|
---|
16107 | /** Opcode 0xde !11/4. */
|
---|
16108 | FNIEMOP_DEF_1(iemOp_fisub_m16i, uint8_t, bRm)
|
---|
16109 | {
|
---|
16110 | IEMOP_MNEMONIC("fisub m16i");
|
---|
16111 | return FNIEMOP_CALL_2(iemOpHlpFpu_st0_m16i, bRm, iemAImpl_fisub_r80_by_i16);
|
---|
16112 | }
|
---|
16113 |
|
---|
16114 |
|
---|
16115 | /** Opcode 0xde !11/5. */
|
---|
16116 | FNIEMOP_DEF_1(iemOp_fisubr_m16i, uint8_t, bRm)
|
---|
16117 | {
|
---|
16118 | IEMOP_MNEMONIC("fisubr m16i");
|
---|
16119 | return FNIEMOP_CALL_2(iemOpHlpFpu_st0_m16i, bRm, iemAImpl_fisubr_r80_by_i16);
|
---|
16120 | }
|
---|
16121 |
|
---|
16122 |
|
---|
16123 | /** Opcode 0xde !11/6. */
|
---|
16124 | FNIEMOP_DEF_1(iemOp_fidiv_m16i, uint8_t, bRm)
|
---|
16125 | {
|
---|
16126 | IEMOP_MNEMONIC("fiadd m16i");
|
---|
16127 | return FNIEMOP_CALL_2(iemOpHlpFpu_st0_m16i, bRm, iemAImpl_fidiv_r80_by_i16);
|
---|
16128 | }
|
---|
16129 |
|
---|
16130 |
|
---|
16131 | /** Opcode 0xde !11/7. */
|
---|
16132 | FNIEMOP_DEF_1(iemOp_fidivr_m16i, uint8_t, bRm)
|
---|
16133 | {
|
---|
16134 | IEMOP_MNEMONIC("fiadd m16i");
|
---|
16135 | return FNIEMOP_CALL_2(iemOpHlpFpu_st0_m16i, bRm, iemAImpl_fidivr_r80_by_i16);
|
---|
16136 | }
|
---|
16137 |
|
---|
16138 |
|
---|
16139 | /** Opcode 0xde. */
|
---|
16140 | FNIEMOP_DEF(iemOp_EscF6)
|
---|
16141 | {
|
---|
16142 | uint8_t bRm; IEM_OPCODE_GET_NEXT_U8(&bRm);
|
---|
16143 | pVCpu->iem.s.uFpuOpcode = RT_MAKE_U16(bRm, 0xde & 0x7);
|
---|
16144 | if ((bRm & X86_MODRM_MOD_MASK) == (3 << X86_MODRM_MOD_SHIFT))
|
---|
16145 | {
|
---|
16146 | switch ((bRm >> X86_MODRM_REG_SHIFT) & X86_MODRM_REG_SMASK)
|
---|
16147 | {
|
---|
16148 | case 0: return FNIEMOP_CALL_1(iemOp_faddp_stN_st0, bRm);
|
---|
16149 | case 1: return FNIEMOP_CALL_1(iemOp_fmulp_stN_st0, bRm);
|
---|
16150 | case 2: return FNIEMOP_CALL_1(iemOp_fcomp_stN, bRm);
|
---|
16151 | case 3: if (bRm == 0xd9)
|
---|
16152 | return FNIEMOP_CALL(iemOp_fcompp);
|
---|
16153 | return IEMOP_RAISE_INVALID_OPCODE();
|
---|
16154 | case 4: return FNIEMOP_CALL_1(iemOp_fsubrp_stN_st0, bRm);
|
---|
16155 | case 5: return FNIEMOP_CALL_1(iemOp_fsubp_stN_st0, bRm);
|
---|
16156 | case 6: return FNIEMOP_CALL_1(iemOp_fdivrp_stN_st0, bRm);
|
---|
16157 | case 7: return FNIEMOP_CALL_1(iemOp_fdivp_stN_st0, bRm);
|
---|
16158 | IEM_NOT_REACHED_DEFAULT_CASE_RET();
|
---|
16159 | }
|
---|
16160 | }
|
---|
16161 | else
|
---|
16162 | {
|
---|
16163 | switch ((bRm >> X86_MODRM_REG_SHIFT) & X86_MODRM_REG_SMASK)
|
---|
16164 | {
|
---|
16165 | case 0: return FNIEMOP_CALL_1(iemOp_fiadd_m16i, bRm);
|
---|
16166 | case 1: return FNIEMOP_CALL_1(iemOp_fimul_m16i, bRm);
|
---|
16167 | case 2: return FNIEMOP_CALL_1(iemOp_ficom_m16i, bRm);
|
---|
16168 | case 3: return FNIEMOP_CALL_1(iemOp_ficomp_m16i, bRm);
|
---|
16169 | case 4: return FNIEMOP_CALL_1(iemOp_fisub_m16i, bRm);
|
---|
16170 | case 5: return FNIEMOP_CALL_1(iemOp_fisubr_m16i, bRm);
|
---|
16171 | case 6: return FNIEMOP_CALL_1(iemOp_fidiv_m16i, bRm);
|
---|
16172 | case 7: return FNIEMOP_CALL_1(iemOp_fidivr_m16i, bRm);
|
---|
16173 | IEM_NOT_REACHED_DEFAULT_CASE_RET();
|
---|
16174 | }
|
---|
16175 | }
|
---|
16176 | }
|
---|
16177 |
|
---|
16178 |
|
---|
16179 | /** Opcode 0xdf 11/0.
|
---|
16180 | * Undocument instruction, assumed to work like ffree + fincstp. */
|
---|
16181 | FNIEMOP_DEF_1(iemOp_ffreep_stN, uint8_t, bRm)
|
---|
16182 | {
|
---|
16183 | IEMOP_MNEMONIC("ffreep stN");
|
---|
16184 | IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
|
---|
16185 |
|
---|
16186 | IEM_MC_BEGIN(0, 0);
|
---|
16187 |
|
---|
16188 | IEM_MC_MAYBE_RAISE_DEVICE_NOT_AVAILABLE();
|
---|
16189 | IEM_MC_MAYBE_RAISE_FPU_XCPT();
|
---|
16190 |
|
---|
16191 | IEM_MC_ACTUALIZE_FPU_STATE_FOR_CHANGE();
|
---|
16192 | IEM_MC_FPU_STACK_FREE(bRm & X86_MODRM_RM_MASK);
|
---|
16193 | IEM_MC_FPU_STACK_INC_TOP();
|
---|
16194 | IEM_MC_UPDATE_FPU_OPCODE_IP();
|
---|
16195 |
|
---|
16196 | IEM_MC_ADVANCE_RIP();
|
---|
16197 | IEM_MC_END();
|
---|
16198 | return VINF_SUCCESS;
|
---|
16199 | }
|
---|
16200 |
|
---|
16201 |
|
---|
16202 | /** Opcode 0xdf 0xe0. */
|
---|
16203 | FNIEMOP_DEF(iemOp_fnstsw_ax)
|
---|
16204 | {
|
---|
16205 | IEMOP_MNEMONIC("fnstsw ax");
|
---|
16206 | IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
|
---|
16207 |
|
---|
16208 | IEM_MC_BEGIN(0, 1);
|
---|
16209 | IEM_MC_LOCAL(uint16_t, u16Tmp);
|
---|
16210 | IEM_MC_MAYBE_RAISE_DEVICE_NOT_AVAILABLE();
|
---|
16211 | IEM_MC_ACTUALIZE_FPU_STATE_FOR_READ();
|
---|
16212 | IEM_MC_FETCH_FSW(u16Tmp);
|
---|
16213 | IEM_MC_STORE_GREG_U16(X86_GREG_xAX, u16Tmp);
|
---|
16214 | IEM_MC_ADVANCE_RIP();
|
---|
16215 | IEM_MC_END();
|
---|
16216 | return VINF_SUCCESS;
|
---|
16217 | }
|
---|
16218 |
|
---|
16219 |
|
---|
16220 | /** Opcode 0xdf 11/5. */
|
---|
16221 | FNIEMOP_DEF_1(iemOp_fucomip_st0_stN, uint8_t, bRm)
|
---|
16222 | {
|
---|
16223 | IEMOP_MNEMONIC("fcomip st0,stN");
|
---|
16224 | return IEM_MC_DEFER_TO_CIMPL_3(iemCImpl_fcomi_fucomi, bRm & X86_MODRM_RM_MASK, iemAImpl_fcomi_r80_by_r80, true /*fPop*/);
|
---|
16225 | }
|
---|
16226 |
|
---|
16227 |
|
---|
16228 | /** Opcode 0xdf 11/6. */
|
---|
16229 | FNIEMOP_DEF_1(iemOp_fcomip_st0_stN, uint8_t, bRm)
|
---|
16230 | {
|
---|
16231 | IEMOP_MNEMONIC("fcomip st0,stN");
|
---|
16232 | return IEM_MC_DEFER_TO_CIMPL_3(iemCImpl_fcomi_fucomi, bRm & X86_MODRM_RM_MASK, iemAImpl_fcomi_r80_by_r80, true /*fPop*/);
|
---|
16233 | }
|
---|
16234 |
|
---|
16235 |
|
---|
16236 | /** Opcode 0xdf !11/0. */
|
---|
16237 | FNIEMOP_DEF_1(iemOp_fild_m16i, uint8_t, bRm)
|
---|
16238 | {
|
---|
16239 | IEMOP_MNEMONIC("fild m16i");
|
---|
16240 |
|
---|
16241 | IEM_MC_BEGIN(2, 3);
|
---|
16242 | IEM_MC_LOCAL(RTGCPTR, GCPtrEffSrc);
|
---|
16243 | IEM_MC_LOCAL(IEMFPURESULT, FpuRes);
|
---|
16244 | IEM_MC_LOCAL(int16_t, i16Val);
|
---|
16245 | IEM_MC_ARG_LOCAL_REF(PIEMFPURESULT, pFpuRes, FpuRes, 0);
|
---|
16246 | IEM_MC_ARG_LOCAL_REF(int16_t const *, pi16Val, i16Val, 1);
|
---|
16247 |
|
---|
16248 | IEM_MC_CALC_RM_EFF_ADDR(GCPtrEffSrc, bRm, 0);
|
---|
16249 | IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
|
---|
16250 |
|
---|
16251 | IEM_MC_MAYBE_RAISE_DEVICE_NOT_AVAILABLE();
|
---|
16252 | IEM_MC_MAYBE_RAISE_FPU_XCPT();
|
---|
16253 | IEM_MC_FETCH_MEM_I16(i16Val, pVCpu->iem.s.iEffSeg, GCPtrEffSrc);
|
---|
16254 |
|
---|
16255 | IEM_MC_PREPARE_FPU_USAGE();
|
---|
16256 | IEM_MC_IF_FPUREG_IS_EMPTY(7)
|
---|
16257 | IEM_MC_CALL_FPU_AIMPL_2(iemAImpl_fild_i16_to_r80, pFpuRes, pi16Val);
|
---|
16258 | IEM_MC_PUSH_FPU_RESULT_MEM_OP(FpuRes, pVCpu->iem.s.iEffSeg, GCPtrEffSrc);
|
---|
16259 | IEM_MC_ELSE()
|
---|
16260 | IEM_MC_FPU_STACK_PUSH_OVERFLOW_MEM_OP(pVCpu->iem.s.iEffSeg, GCPtrEffSrc);
|
---|
16261 | IEM_MC_ENDIF();
|
---|
16262 | IEM_MC_ADVANCE_RIP();
|
---|
16263 |
|
---|
16264 | IEM_MC_END();
|
---|
16265 | return VINF_SUCCESS;
|
---|
16266 | }
|
---|
16267 |
|
---|
16268 |
|
---|
16269 | /** Opcode 0xdf !11/1. */
|
---|
16270 | FNIEMOP_DEF_1(iemOp_fisttp_m16i, uint8_t, bRm)
|
---|
16271 | {
|
---|
16272 | IEMOP_MNEMONIC("fisttp m16i");
|
---|
16273 | IEM_MC_BEGIN(3, 2);
|
---|
16274 | IEM_MC_LOCAL(RTGCPTR, GCPtrEffDst);
|
---|
16275 | IEM_MC_LOCAL(uint16_t, u16Fsw);
|
---|
16276 | IEM_MC_ARG_LOCAL_REF(uint16_t *, pu16Fsw, u16Fsw, 0);
|
---|
16277 | IEM_MC_ARG(int16_t *, pi16Dst, 1);
|
---|
16278 | IEM_MC_ARG(PCRTFLOAT80U, pr80Value, 2);
|
---|
16279 |
|
---|
16280 | IEM_MC_CALC_RM_EFF_ADDR(GCPtrEffDst, bRm, 0);
|
---|
16281 | IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
|
---|
16282 | IEM_MC_MAYBE_RAISE_DEVICE_NOT_AVAILABLE();
|
---|
16283 | IEM_MC_MAYBE_RAISE_FPU_XCPT();
|
---|
16284 |
|
---|
16285 | IEM_MC_MEM_MAP(pi16Dst, IEM_ACCESS_DATA_W, pVCpu->iem.s.iEffSeg, GCPtrEffDst, 1 /*arg*/);
|
---|
16286 | IEM_MC_PREPARE_FPU_USAGE();
|
---|
16287 | IEM_MC_IF_FPUREG_NOT_EMPTY_REF_R80(pr80Value, 0)
|
---|
16288 | IEM_MC_CALL_FPU_AIMPL_3(iemAImpl_fistt_r80_to_i16, pu16Fsw, pi16Dst, pr80Value);
|
---|
16289 | IEM_MC_MEM_COMMIT_AND_UNMAP_FOR_FPU_STORE(pi16Dst, IEM_ACCESS_DATA_W, u16Fsw);
|
---|
16290 | IEM_MC_UPDATE_FSW_WITH_MEM_OP_THEN_POP(u16Fsw, pVCpu->iem.s.iEffSeg, GCPtrEffDst);
|
---|
16291 | IEM_MC_ELSE()
|
---|
16292 | IEM_MC_IF_FCW_IM()
|
---|
16293 | IEM_MC_STORE_MEM_I16_CONST_BY_REF(pi16Dst, INT16_MIN /* (integer indefinite) */);
|
---|
16294 | IEM_MC_MEM_COMMIT_AND_UNMAP(pi16Dst, IEM_ACCESS_DATA_W);
|
---|
16295 | IEM_MC_ENDIF();
|
---|
16296 | IEM_MC_FPU_STACK_UNDERFLOW_MEM_OP_THEN_POP(UINT8_MAX, pVCpu->iem.s.iEffSeg, GCPtrEffDst);
|
---|
16297 | IEM_MC_ENDIF();
|
---|
16298 | IEM_MC_ADVANCE_RIP();
|
---|
16299 |
|
---|
16300 | IEM_MC_END();
|
---|
16301 | return VINF_SUCCESS;
|
---|
16302 | }
|
---|
16303 |
|
---|
16304 |
|
---|
16305 | /** Opcode 0xdf !11/2. */
|
---|
16306 | FNIEMOP_DEF_1(iemOp_fist_m16i, uint8_t, bRm)
|
---|
16307 | {
|
---|
16308 | IEMOP_MNEMONIC("fistp m16i");
|
---|
16309 | IEM_MC_BEGIN(3, 2);
|
---|
16310 | IEM_MC_LOCAL(RTGCPTR, GCPtrEffDst);
|
---|
16311 | IEM_MC_LOCAL(uint16_t, u16Fsw);
|
---|
16312 | IEM_MC_ARG_LOCAL_REF(uint16_t *, pu16Fsw, u16Fsw, 0);
|
---|
16313 | IEM_MC_ARG(int16_t *, pi16Dst, 1);
|
---|
16314 | IEM_MC_ARG(PCRTFLOAT80U, pr80Value, 2);
|
---|
16315 |
|
---|
16316 | IEM_MC_CALC_RM_EFF_ADDR(GCPtrEffDst, bRm, 0);
|
---|
16317 | IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
|
---|
16318 | IEM_MC_MAYBE_RAISE_DEVICE_NOT_AVAILABLE();
|
---|
16319 | IEM_MC_MAYBE_RAISE_FPU_XCPT();
|
---|
16320 |
|
---|
16321 | IEM_MC_MEM_MAP(pi16Dst, IEM_ACCESS_DATA_W, pVCpu->iem.s.iEffSeg, GCPtrEffDst, 1 /*arg*/);
|
---|
16322 | IEM_MC_PREPARE_FPU_USAGE();
|
---|
16323 | IEM_MC_IF_FPUREG_NOT_EMPTY_REF_R80(pr80Value, 0)
|
---|
16324 | IEM_MC_CALL_FPU_AIMPL_3(iemAImpl_fist_r80_to_i16, pu16Fsw, pi16Dst, pr80Value);
|
---|
16325 | IEM_MC_MEM_COMMIT_AND_UNMAP_FOR_FPU_STORE(pi16Dst, IEM_ACCESS_DATA_W, u16Fsw);
|
---|
16326 | IEM_MC_UPDATE_FSW_WITH_MEM_OP(u16Fsw, pVCpu->iem.s.iEffSeg, GCPtrEffDst);
|
---|
16327 | IEM_MC_ELSE()
|
---|
16328 | IEM_MC_IF_FCW_IM()
|
---|
16329 | IEM_MC_STORE_MEM_I16_CONST_BY_REF(pi16Dst, INT16_MIN /* (integer indefinite) */);
|
---|
16330 | IEM_MC_MEM_COMMIT_AND_UNMAP(pi16Dst, IEM_ACCESS_DATA_W);
|
---|
16331 | IEM_MC_ENDIF();
|
---|
16332 | IEM_MC_FPU_STACK_UNDERFLOW_MEM_OP(UINT8_MAX, pVCpu->iem.s.iEffSeg, GCPtrEffDst);
|
---|
16333 | IEM_MC_ENDIF();
|
---|
16334 | IEM_MC_ADVANCE_RIP();
|
---|
16335 |
|
---|
16336 | IEM_MC_END();
|
---|
16337 | return VINF_SUCCESS;
|
---|
16338 | }
|
---|
16339 |
|
---|
16340 |
|
---|
16341 | /** Opcode 0xdf !11/3. */
|
---|
16342 | FNIEMOP_DEF_1(iemOp_fistp_m16i, uint8_t, bRm)
|
---|
16343 | {
|
---|
16344 | IEMOP_MNEMONIC("fistp m16i");
|
---|
16345 | IEM_MC_BEGIN(3, 2);
|
---|
16346 | IEM_MC_LOCAL(RTGCPTR, GCPtrEffDst);
|
---|
16347 | IEM_MC_LOCAL(uint16_t, u16Fsw);
|
---|
16348 | IEM_MC_ARG_LOCAL_REF(uint16_t *, pu16Fsw, u16Fsw, 0);
|
---|
16349 | IEM_MC_ARG(int16_t *, pi16Dst, 1);
|
---|
16350 | IEM_MC_ARG(PCRTFLOAT80U, pr80Value, 2);
|
---|
16351 |
|
---|
16352 | IEM_MC_CALC_RM_EFF_ADDR(GCPtrEffDst, bRm, 0);
|
---|
16353 | IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
|
---|
16354 | IEM_MC_MAYBE_RAISE_DEVICE_NOT_AVAILABLE();
|
---|
16355 | IEM_MC_MAYBE_RAISE_FPU_XCPT();
|
---|
16356 |
|
---|
16357 | IEM_MC_MEM_MAP(pi16Dst, IEM_ACCESS_DATA_W, pVCpu->iem.s.iEffSeg, GCPtrEffDst, 1 /*arg*/);
|
---|
16358 | IEM_MC_PREPARE_FPU_USAGE();
|
---|
16359 | IEM_MC_IF_FPUREG_NOT_EMPTY_REF_R80(pr80Value, 0)
|
---|
16360 | IEM_MC_CALL_FPU_AIMPL_3(iemAImpl_fist_r80_to_i16, pu16Fsw, pi16Dst, pr80Value);
|
---|
16361 | IEM_MC_MEM_COMMIT_AND_UNMAP_FOR_FPU_STORE(pi16Dst, IEM_ACCESS_DATA_W, u16Fsw);
|
---|
16362 | IEM_MC_UPDATE_FSW_WITH_MEM_OP_THEN_POP(u16Fsw, pVCpu->iem.s.iEffSeg, GCPtrEffDst);
|
---|
16363 | IEM_MC_ELSE()
|
---|
16364 | IEM_MC_IF_FCW_IM()
|
---|
16365 | IEM_MC_STORE_MEM_I16_CONST_BY_REF(pi16Dst, INT16_MIN /* (integer indefinite) */);
|
---|
16366 | IEM_MC_MEM_COMMIT_AND_UNMAP(pi16Dst, IEM_ACCESS_DATA_W);
|
---|
16367 | IEM_MC_ENDIF();
|
---|
16368 | IEM_MC_FPU_STACK_UNDERFLOW_MEM_OP_THEN_POP(UINT8_MAX, pVCpu->iem.s.iEffSeg, GCPtrEffDst);
|
---|
16369 | IEM_MC_ENDIF();
|
---|
16370 | IEM_MC_ADVANCE_RIP();
|
---|
16371 |
|
---|
16372 | IEM_MC_END();
|
---|
16373 | return VINF_SUCCESS;
|
---|
16374 | }
|
---|
16375 |
|
---|
16376 |
|
---|
16377 | /** Opcode 0xdf !11/4. */
|
---|
16378 | FNIEMOP_STUB_1(iemOp_fbld_m80d, uint8_t, bRm);
|
---|
16379 |
|
---|
16380 |
|
---|
16381 | /** Opcode 0xdf !11/5. */
|
---|
16382 | FNIEMOP_DEF_1(iemOp_fild_m64i, uint8_t, bRm)
|
---|
16383 | {
|
---|
16384 | IEMOP_MNEMONIC("fild m64i");
|
---|
16385 |
|
---|
16386 | IEM_MC_BEGIN(2, 3);
|
---|
16387 | IEM_MC_LOCAL(RTGCPTR, GCPtrEffSrc);
|
---|
16388 | IEM_MC_LOCAL(IEMFPURESULT, FpuRes);
|
---|
16389 | IEM_MC_LOCAL(int64_t, i64Val);
|
---|
16390 | IEM_MC_ARG_LOCAL_REF(PIEMFPURESULT, pFpuRes, FpuRes, 0);
|
---|
16391 | IEM_MC_ARG_LOCAL_REF(int64_t const *, pi64Val, i64Val, 1);
|
---|
16392 |
|
---|
16393 | IEM_MC_CALC_RM_EFF_ADDR(GCPtrEffSrc, bRm, 0);
|
---|
16394 | IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
|
---|
16395 |
|
---|
16396 | IEM_MC_MAYBE_RAISE_DEVICE_NOT_AVAILABLE();
|
---|
16397 | IEM_MC_MAYBE_RAISE_FPU_XCPT();
|
---|
16398 | IEM_MC_FETCH_MEM_I64(i64Val, pVCpu->iem.s.iEffSeg, GCPtrEffSrc);
|
---|
16399 |
|
---|
16400 | IEM_MC_PREPARE_FPU_USAGE();
|
---|
16401 | IEM_MC_IF_FPUREG_IS_EMPTY(7)
|
---|
16402 | IEM_MC_CALL_FPU_AIMPL_2(iemAImpl_fild_i64_to_r80, pFpuRes, pi64Val);
|
---|
16403 | IEM_MC_PUSH_FPU_RESULT_MEM_OP(FpuRes, pVCpu->iem.s.iEffSeg, GCPtrEffSrc);
|
---|
16404 | IEM_MC_ELSE()
|
---|
16405 | IEM_MC_FPU_STACK_PUSH_OVERFLOW_MEM_OP(pVCpu->iem.s.iEffSeg, GCPtrEffSrc);
|
---|
16406 | IEM_MC_ENDIF();
|
---|
16407 | IEM_MC_ADVANCE_RIP();
|
---|
16408 |
|
---|
16409 | IEM_MC_END();
|
---|
16410 | return VINF_SUCCESS;
|
---|
16411 | }
|
---|
16412 |
|
---|
16413 |
|
---|
16414 | /** Opcode 0xdf !11/6. */
|
---|
16415 | FNIEMOP_STUB_1(iemOp_fbstp_m80d, uint8_t, bRm);
|
---|
16416 |
|
---|
16417 |
|
---|
16418 | /** Opcode 0xdf !11/7. */
|
---|
16419 | FNIEMOP_DEF_1(iemOp_fistp_m64i, uint8_t, bRm)
|
---|
16420 | {
|
---|
16421 | IEMOP_MNEMONIC("fistp m64i");
|
---|
16422 | IEM_MC_BEGIN(3, 2);
|
---|
16423 | IEM_MC_LOCAL(RTGCPTR, GCPtrEffDst);
|
---|
16424 | IEM_MC_LOCAL(uint16_t, u16Fsw);
|
---|
16425 | IEM_MC_ARG_LOCAL_REF(uint16_t *, pu16Fsw, u16Fsw, 0);
|
---|
16426 | IEM_MC_ARG(int64_t *, pi64Dst, 1);
|
---|
16427 | IEM_MC_ARG(PCRTFLOAT80U, pr80Value, 2);
|
---|
16428 |
|
---|
16429 | IEM_MC_CALC_RM_EFF_ADDR(GCPtrEffDst, bRm, 0);
|
---|
16430 | IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
|
---|
16431 | IEM_MC_MAYBE_RAISE_DEVICE_NOT_AVAILABLE();
|
---|
16432 | IEM_MC_MAYBE_RAISE_FPU_XCPT();
|
---|
16433 |
|
---|
16434 | IEM_MC_MEM_MAP(pi64Dst, IEM_ACCESS_DATA_W, pVCpu->iem.s.iEffSeg, GCPtrEffDst, 1 /*arg*/);
|
---|
16435 | IEM_MC_PREPARE_FPU_USAGE();
|
---|
16436 | IEM_MC_IF_FPUREG_NOT_EMPTY_REF_R80(pr80Value, 0)
|
---|
16437 | IEM_MC_CALL_FPU_AIMPL_3(iemAImpl_fist_r80_to_i64, pu16Fsw, pi64Dst, pr80Value);
|
---|
16438 | IEM_MC_MEM_COMMIT_AND_UNMAP_FOR_FPU_STORE(pi64Dst, IEM_ACCESS_DATA_W, u16Fsw);
|
---|
16439 | IEM_MC_UPDATE_FSW_WITH_MEM_OP_THEN_POP(u16Fsw, pVCpu->iem.s.iEffSeg, GCPtrEffDst);
|
---|
16440 | IEM_MC_ELSE()
|
---|
16441 | IEM_MC_IF_FCW_IM()
|
---|
16442 | IEM_MC_STORE_MEM_I64_CONST_BY_REF(pi64Dst, INT64_MIN /* (integer indefinite) */);
|
---|
16443 | IEM_MC_MEM_COMMIT_AND_UNMAP(pi64Dst, IEM_ACCESS_DATA_W);
|
---|
16444 | IEM_MC_ENDIF();
|
---|
16445 | IEM_MC_FPU_STACK_UNDERFLOW_MEM_OP_THEN_POP(UINT8_MAX, pVCpu->iem.s.iEffSeg, GCPtrEffDst);
|
---|
16446 | IEM_MC_ENDIF();
|
---|
16447 | IEM_MC_ADVANCE_RIP();
|
---|
16448 |
|
---|
16449 | IEM_MC_END();
|
---|
16450 | return VINF_SUCCESS;
|
---|
16451 | }
|
---|
16452 |
|
---|
16453 |
|
---|
16454 | /** Opcode 0xdf. */
|
---|
16455 | FNIEMOP_DEF(iemOp_EscF7)
|
---|
16456 | {
|
---|
16457 | uint8_t bRm; IEM_OPCODE_GET_NEXT_U8(&bRm);
|
---|
16458 | if ((bRm & X86_MODRM_MOD_MASK) == (3 << X86_MODRM_MOD_SHIFT))
|
---|
16459 | {
|
---|
16460 | switch ((bRm >> X86_MODRM_REG_SHIFT) & X86_MODRM_REG_SMASK)
|
---|
16461 | {
|
---|
16462 | case 0: return FNIEMOP_CALL_1(iemOp_ffreep_stN, bRm); /* ffree + pop afterwards, since forever according to AMD. */
|
---|
16463 | case 1: return FNIEMOP_CALL_1(iemOp_fxch_stN, bRm); /* Reserved, behaves like FXCH ST(i) on intel. */
|
---|
16464 | case 2: return FNIEMOP_CALL_1(iemOp_fstp_stN, bRm); /* Reserved, behaves like FSTP ST(i) on intel. */
|
---|
16465 | case 3: return FNIEMOP_CALL_1(iemOp_fstp_stN, bRm); /* Reserved, behaves like FSTP ST(i) on intel. */
|
---|
16466 | case 4: if (bRm == 0xe0)
|
---|
16467 | return FNIEMOP_CALL(iemOp_fnstsw_ax);
|
---|
16468 | return IEMOP_RAISE_INVALID_OPCODE();
|
---|
16469 | case 5: return FNIEMOP_CALL_1(iemOp_fucomip_st0_stN, bRm);
|
---|
16470 | case 6: return FNIEMOP_CALL_1(iemOp_fcomip_st0_stN, bRm);
|
---|
16471 | case 7: return IEMOP_RAISE_INVALID_OPCODE();
|
---|
16472 | IEM_NOT_REACHED_DEFAULT_CASE_RET();
|
---|
16473 | }
|
---|
16474 | }
|
---|
16475 | else
|
---|
16476 | {
|
---|
16477 | switch ((bRm >> X86_MODRM_REG_SHIFT) & X86_MODRM_REG_SMASK)
|
---|
16478 | {
|
---|
16479 | case 0: return FNIEMOP_CALL_1(iemOp_fild_m16i, bRm);
|
---|
16480 | case 1: return FNIEMOP_CALL_1(iemOp_fisttp_m16i, bRm);
|
---|
16481 | case 2: return FNIEMOP_CALL_1(iemOp_fist_m16i, bRm);
|
---|
16482 | case 3: return FNIEMOP_CALL_1(iemOp_fistp_m16i, bRm);
|
---|
16483 | case 4: return FNIEMOP_CALL_1(iemOp_fbld_m80d, bRm);
|
---|
16484 | case 5: return FNIEMOP_CALL_1(iemOp_fild_m64i, bRm);
|
---|
16485 | case 6: return FNIEMOP_CALL_1(iemOp_fbstp_m80d, bRm);
|
---|
16486 | case 7: return FNIEMOP_CALL_1(iemOp_fistp_m64i, bRm);
|
---|
16487 | IEM_NOT_REACHED_DEFAULT_CASE_RET();
|
---|
16488 | }
|
---|
16489 | }
|
---|
16490 | }
|
---|
16491 |
|
---|
16492 |
|
---|
16493 | /** Opcode 0xe0. */
|
---|
16494 | FNIEMOP_DEF(iemOp_loopne_Jb)
|
---|
16495 | {
|
---|
16496 | IEMOP_MNEMONIC("loopne Jb");
|
---|
16497 | int8_t i8Imm; IEM_OPCODE_GET_NEXT_S8(&i8Imm);
|
---|
16498 | IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
|
---|
16499 | IEMOP_HLP_DEFAULT_64BIT_OP_SIZE();
|
---|
16500 |
|
---|
16501 | switch (pVCpu->iem.s.enmEffAddrMode)
|
---|
16502 | {
|
---|
16503 | case IEMMODE_16BIT:
|
---|
16504 | IEM_MC_BEGIN(0,0);
|
---|
16505 | IEM_MC_SUB_GREG_U16(X86_GREG_xCX, 1);
|
---|
16506 | IEM_MC_IF_CX_IS_NZ_AND_EFL_BIT_NOT_SET(X86_EFL_ZF) {
|
---|
16507 | IEM_MC_REL_JMP_S8(i8Imm);
|
---|
16508 | } IEM_MC_ELSE() {
|
---|
16509 | IEM_MC_ADVANCE_RIP();
|
---|
16510 | } IEM_MC_ENDIF();
|
---|
16511 | IEM_MC_END();
|
---|
16512 | return VINF_SUCCESS;
|
---|
16513 |
|
---|
16514 | case IEMMODE_32BIT:
|
---|
16515 | IEM_MC_BEGIN(0,0);
|
---|
16516 | IEM_MC_SUB_GREG_U32(X86_GREG_xCX, 1);
|
---|
16517 | IEM_MC_IF_ECX_IS_NZ_AND_EFL_BIT_NOT_SET(X86_EFL_ZF) {
|
---|
16518 | IEM_MC_REL_JMP_S8(i8Imm);
|
---|
16519 | } IEM_MC_ELSE() {
|
---|
16520 | IEM_MC_ADVANCE_RIP();
|
---|
16521 | } IEM_MC_ENDIF();
|
---|
16522 | IEM_MC_END();
|
---|
16523 | return VINF_SUCCESS;
|
---|
16524 |
|
---|
16525 | case IEMMODE_64BIT:
|
---|
16526 | IEM_MC_BEGIN(0,0);
|
---|
16527 | IEM_MC_SUB_GREG_U64(X86_GREG_xCX, 1);
|
---|
16528 | IEM_MC_IF_RCX_IS_NZ_AND_EFL_BIT_NOT_SET(X86_EFL_ZF) {
|
---|
16529 | IEM_MC_REL_JMP_S8(i8Imm);
|
---|
16530 | } IEM_MC_ELSE() {
|
---|
16531 | IEM_MC_ADVANCE_RIP();
|
---|
16532 | } IEM_MC_ENDIF();
|
---|
16533 | IEM_MC_END();
|
---|
16534 | return VINF_SUCCESS;
|
---|
16535 |
|
---|
16536 | IEM_NOT_REACHED_DEFAULT_CASE_RET();
|
---|
16537 | }
|
---|
16538 | }
|
---|
16539 |
|
---|
16540 |
|
---|
16541 | /** Opcode 0xe1. */
|
---|
16542 | FNIEMOP_DEF(iemOp_loope_Jb)
|
---|
16543 | {
|
---|
16544 | IEMOP_MNEMONIC("loope Jb");
|
---|
16545 | int8_t i8Imm; IEM_OPCODE_GET_NEXT_S8(&i8Imm);
|
---|
16546 | IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
|
---|
16547 | IEMOP_HLP_DEFAULT_64BIT_OP_SIZE();
|
---|
16548 |
|
---|
16549 | switch (pVCpu->iem.s.enmEffAddrMode)
|
---|
16550 | {
|
---|
16551 | case IEMMODE_16BIT:
|
---|
16552 | IEM_MC_BEGIN(0,0);
|
---|
16553 | IEM_MC_SUB_GREG_U16(X86_GREG_xCX, 1);
|
---|
16554 | IEM_MC_IF_CX_IS_NZ_AND_EFL_BIT_SET(X86_EFL_ZF) {
|
---|
16555 | IEM_MC_REL_JMP_S8(i8Imm);
|
---|
16556 | } IEM_MC_ELSE() {
|
---|
16557 | IEM_MC_ADVANCE_RIP();
|
---|
16558 | } IEM_MC_ENDIF();
|
---|
16559 | IEM_MC_END();
|
---|
16560 | return VINF_SUCCESS;
|
---|
16561 |
|
---|
16562 | case IEMMODE_32BIT:
|
---|
16563 | IEM_MC_BEGIN(0,0);
|
---|
16564 | IEM_MC_SUB_GREG_U32(X86_GREG_xCX, 1);
|
---|
16565 | IEM_MC_IF_ECX_IS_NZ_AND_EFL_BIT_SET(X86_EFL_ZF) {
|
---|
16566 | IEM_MC_REL_JMP_S8(i8Imm);
|
---|
16567 | } IEM_MC_ELSE() {
|
---|
16568 | IEM_MC_ADVANCE_RIP();
|
---|
16569 | } IEM_MC_ENDIF();
|
---|
16570 | IEM_MC_END();
|
---|
16571 | return VINF_SUCCESS;
|
---|
16572 |
|
---|
16573 | case IEMMODE_64BIT:
|
---|
16574 | IEM_MC_BEGIN(0,0);
|
---|
16575 | IEM_MC_SUB_GREG_U64(X86_GREG_xCX, 1);
|
---|
16576 | IEM_MC_IF_RCX_IS_NZ_AND_EFL_BIT_SET(X86_EFL_ZF) {
|
---|
16577 | IEM_MC_REL_JMP_S8(i8Imm);
|
---|
16578 | } IEM_MC_ELSE() {
|
---|
16579 | IEM_MC_ADVANCE_RIP();
|
---|
16580 | } IEM_MC_ENDIF();
|
---|
16581 | IEM_MC_END();
|
---|
16582 | return VINF_SUCCESS;
|
---|
16583 |
|
---|
16584 | IEM_NOT_REACHED_DEFAULT_CASE_RET();
|
---|
16585 | }
|
---|
16586 | }
|
---|
16587 |
|
---|
16588 |
|
---|
16589 | /** Opcode 0xe2. */
|
---|
16590 | FNIEMOP_DEF(iemOp_loop_Jb)
|
---|
16591 | {
|
---|
16592 | IEMOP_MNEMONIC("loop Jb");
|
---|
16593 | int8_t i8Imm; IEM_OPCODE_GET_NEXT_S8(&i8Imm);
|
---|
16594 | IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
|
---|
16595 | IEMOP_HLP_DEFAULT_64BIT_OP_SIZE();
|
---|
16596 |
|
---|
16597 | /** @todo Check out the #GP case if EIP < CS.Base or EIP > CS.Limit when
|
---|
16598 | * using the 32-bit operand size override. How can that be restarted? See
|
---|
16599 | * weird pseudo code in intel manual. */
|
---|
16600 | switch (pVCpu->iem.s.enmEffAddrMode)
|
---|
16601 | {
|
---|
16602 | case IEMMODE_16BIT:
|
---|
16603 | IEM_MC_BEGIN(0,0);
|
---|
16604 | if (-(int8_t)IEM_GET_INSTR_LEN(pVCpu) != i8Imm)
|
---|
16605 | {
|
---|
16606 | IEM_MC_SUB_GREG_U16(X86_GREG_xCX, 1);
|
---|
16607 | IEM_MC_IF_CX_IS_NZ() {
|
---|
16608 | IEM_MC_REL_JMP_S8(i8Imm);
|
---|
16609 | } IEM_MC_ELSE() {
|
---|
16610 | IEM_MC_ADVANCE_RIP();
|
---|
16611 | } IEM_MC_ENDIF();
|
---|
16612 | }
|
---|
16613 | else
|
---|
16614 | {
|
---|
16615 | IEM_MC_STORE_GREG_U16_CONST(X86_GREG_xCX, 0);
|
---|
16616 | IEM_MC_ADVANCE_RIP();
|
---|
16617 | }
|
---|
16618 | IEM_MC_END();
|
---|
16619 | return VINF_SUCCESS;
|
---|
16620 |
|
---|
16621 | case IEMMODE_32BIT:
|
---|
16622 | IEM_MC_BEGIN(0,0);
|
---|
16623 | if (-(int8_t)IEM_GET_INSTR_LEN(pVCpu) != i8Imm)
|
---|
16624 | {
|
---|
16625 | IEM_MC_SUB_GREG_U32(X86_GREG_xCX, 1);
|
---|
16626 | IEM_MC_IF_ECX_IS_NZ() {
|
---|
16627 | IEM_MC_REL_JMP_S8(i8Imm);
|
---|
16628 | } IEM_MC_ELSE() {
|
---|
16629 | IEM_MC_ADVANCE_RIP();
|
---|
16630 | } IEM_MC_ENDIF();
|
---|
16631 | }
|
---|
16632 | else
|
---|
16633 | {
|
---|
16634 | IEM_MC_STORE_GREG_U32_CONST(X86_GREG_xCX, 0);
|
---|
16635 | IEM_MC_ADVANCE_RIP();
|
---|
16636 | }
|
---|
16637 | IEM_MC_END();
|
---|
16638 | return VINF_SUCCESS;
|
---|
16639 |
|
---|
16640 | case IEMMODE_64BIT:
|
---|
16641 | IEM_MC_BEGIN(0,0);
|
---|
16642 | if (-(int8_t)IEM_GET_INSTR_LEN(pVCpu) != i8Imm)
|
---|
16643 | {
|
---|
16644 | IEM_MC_SUB_GREG_U64(X86_GREG_xCX, 1);
|
---|
16645 | IEM_MC_IF_RCX_IS_NZ() {
|
---|
16646 | IEM_MC_REL_JMP_S8(i8Imm);
|
---|
16647 | } IEM_MC_ELSE() {
|
---|
16648 | IEM_MC_ADVANCE_RIP();
|
---|
16649 | } IEM_MC_ENDIF();
|
---|
16650 | }
|
---|
16651 | else
|
---|
16652 | {
|
---|
16653 | IEM_MC_STORE_GREG_U64_CONST(X86_GREG_xCX, 0);
|
---|
16654 | IEM_MC_ADVANCE_RIP();
|
---|
16655 | }
|
---|
16656 | IEM_MC_END();
|
---|
16657 | return VINF_SUCCESS;
|
---|
16658 |
|
---|
16659 | IEM_NOT_REACHED_DEFAULT_CASE_RET();
|
---|
16660 | }
|
---|
16661 | }
|
---|
16662 |
|
---|
16663 |
|
---|
16664 | /** Opcode 0xe3. */
|
---|
16665 | FNIEMOP_DEF(iemOp_jecxz_Jb)
|
---|
16666 | {
|
---|
16667 | IEMOP_MNEMONIC("jecxz Jb");
|
---|
16668 | int8_t i8Imm; IEM_OPCODE_GET_NEXT_S8(&i8Imm);
|
---|
16669 | IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
|
---|
16670 | IEMOP_HLP_DEFAULT_64BIT_OP_SIZE();
|
---|
16671 |
|
---|
16672 | switch (pVCpu->iem.s.enmEffAddrMode)
|
---|
16673 | {
|
---|
16674 | case IEMMODE_16BIT:
|
---|
16675 | IEM_MC_BEGIN(0,0);
|
---|
16676 | IEM_MC_IF_CX_IS_NZ() {
|
---|
16677 | IEM_MC_ADVANCE_RIP();
|
---|
16678 | } IEM_MC_ELSE() {
|
---|
16679 | IEM_MC_REL_JMP_S8(i8Imm);
|
---|
16680 | } IEM_MC_ENDIF();
|
---|
16681 | IEM_MC_END();
|
---|
16682 | return VINF_SUCCESS;
|
---|
16683 |
|
---|
16684 | case IEMMODE_32BIT:
|
---|
16685 | IEM_MC_BEGIN(0,0);
|
---|
16686 | IEM_MC_IF_ECX_IS_NZ() {
|
---|
16687 | IEM_MC_ADVANCE_RIP();
|
---|
16688 | } IEM_MC_ELSE() {
|
---|
16689 | IEM_MC_REL_JMP_S8(i8Imm);
|
---|
16690 | } IEM_MC_ENDIF();
|
---|
16691 | IEM_MC_END();
|
---|
16692 | return VINF_SUCCESS;
|
---|
16693 |
|
---|
16694 | case IEMMODE_64BIT:
|
---|
16695 | IEM_MC_BEGIN(0,0);
|
---|
16696 | IEM_MC_IF_RCX_IS_NZ() {
|
---|
16697 | IEM_MC_ADVANCE_RIP();
|
---|
16698 | } IEM_MC_ELSE() {
|
---|
16699 | IEM_MC_REL_JMP_S8(i8Imm);
|
---|
16700 | } IEM_MC_ENDIF();
|
---|
16701 | IEM_MC_END();
|
---|
16702 | return VINF_SUCCESS;
|
---|
16703 |
|
---|
16704 | IEM_NOT_REACHED_DEFAULT_CASE_RET();
|
---|
16705 | }
|
---|
16706 | }
|
---|
16707 |
|
---|
16708 |
|
---|
16709 | /** Opcode 0xe4 */
|
---|
16710 | FNIEMOP_DEF(iemOp_in_AL_Ib)
|
---|
16711 | {
|
---|
16712 | IEMOP_MNEMONIC("in eAX,Ib");
|
---|
16713 | uint8_t u8Imm; IEM_OPCODE_GET_NEXT_U8(&u8Imm);
|
---|
16714 | IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
|
---|
16715 | return IEM_MC_DEFER_TO_CIMPL_2(iemCImpl_in, u8Imm, 1);
|
---|
16716 | }
|
---|
16717 |
|
---|
16718 |
|
---|
16719 | /** Opcode 0xe5 */
|
---|
16720 | FNIEMOP_DEF(iemOp_in_eAX_Ib)
|
---|
16721 | {
|
---|
16722 | IEMOP_MNEMONIC("in eAX,Ib");
|
---|
16723 | uint8_t u8Imm; IEM_OPCODE_GET_NEXT_U8(&u8Imm);
|
---|
16724 | IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
|
---|
16725 | return IEM_MC_DEFER_TO_CIMPL_2(iemCImpl_in, u8Imm, pVCpu->iem.s.enmEffOpSize == IEMMODE_16BIT ? 2 : 4);
|
---|
16726 | }
|
---|
16727 |
|
---|
16728 |
|
---|
16729 | /** Opcode 0xe6 */
|
---|
16730 | FNIEMOP_DEF(iemOp_out_Ib_AL)
|
---|
16731 | {
|
---|
16732 | IEMOP_MNEMONIC("out Ib,AL");
|
---|
16733 | uint8_t u8Imm; IEM_OPCODE_GET_NEXT_U8(&u8Imm);
|
---|
16734 | IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
|
---|
16735 | return IEM_MC_DEFER_TO_CIMPL_2(iemCImpl_out, u8Imm, 1);
|
---|
16736 | }
|
---|
16737 |
|
---|
16738 |
|
---|
16739 | /** Opcode 0xe7 */
|
---|
16740 | FNIEMOP_DEF(iemOp_out_Ib_eAX)
|
---|
16741 | {
|
---|
16742 | IEMOP_MNEMONIC("out Ib,eAX");
|
---|
16743 | uint8_t u8Imm; IEM_OPCODE_GET_NEXT_U8(&u8Imm);
|
---|
16744 | IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
|
---|
16745 | return IEM_MC_DEFER_TO_CIMPL_2(iemCImpl_out, u8Imm, pVCpu->iem.s.enmEffOpSize == IEMMODE_16BIT ? 2 : 4);
|
---|
16746 | }
|
---|
16747 |
|
---|
16748 |
|
---|
16749 | /** Opcode 0xe8. */
|
---|
16750 | FNIEMOP_DEF(iemOp_call_Jv)
|
---|
16751 | {
|
---|
16752 | IEMOP_MNEMONIC("call Jv");
|
---|
16753 | IEMOP_HLP_DEFAULT_64BIT_OP_SIZE();
|
---|
16754 | switch (pVCpu->iem.s.enmEffOpSize)
|
---|
16755 | {
|
---|
16756 | case IEMMODE_16BIT:
|
---|
16757 | {
|
---|
16758 | uint16_t u16Imm; IEM_OPCODE_GET_NEXT_U16(&u16Imm);
|
---|
16759 | return IEM_MC_DEFER_TO_CIMPL_1(iemCImpl_call_rel_16, (int16_t)u16Imm);
|
---|
16760 | }
|
---|
16761 |
|
---|
16762 | case IEMMODE_32BIT:
|
---|
16763 | {
|
---|
16764 | uint32_t u32Imm; IEM_OPCODE_GET_NEXT_U32(&u32Imm);
|
---|
16765 | return IEM_MC_DEFER_TO_CIMPL_1(iemCImpl_call_rel_32, (int32_t)u32Imm);
|
---|
16766 | }
|
---|
16767 |
|
---|
16768 | case IEMMODE_64BIT:
|
---|
16769 | {
|
---|
16770 | uint64_t u64Imm; IEM_OPCODE_GET_NEXT_S32_SX_U64(&u64Imm);
|
---|
16771 | return IEM_MC_DEFER_TO_CIMPL_1(iemCImpl_call_rel_64, u64Imm);
|
---|
16772 | }
|
---|
16773 |
|
---|
16774 | IEM_NOT_REACHED_DEFAULT_CASE_RET();
|
---|
16775 | }
|
---|
16776 | }
|
---|
16777 |
|
---|
16778 |
|
---|
16779 | /** Opcode 0xe9. */
|
---|
16780 | FNIEMOP_DEF(iemOp_jmp_Jv)
|
---|
16781 | {
|
---|
16782 | IEMOP_MNEMONIC("jmp Jv");
|
---|
16783 | IEMOP_HLP_DEFAULT_64BIT_OP_SIZE();
|
---|
16784 | switch (pVCpu->iem.s.enmEffOpSize)
|
---|
16785 | {
|
---|
16786 | case IEMMODE_16BIT:
|
---|
16787 | {
|
---|
16788 | int16_t i16Imm; IEM_OPCODE_GET_NEXT_S16(&i16Imm);
|
---|
16789 | IEM_MC_BEGIN(0, 0);
|
---|
16790 | IEM_MC_REL_JMP_S16(i16Imm);
|
---|
16791 | IEM_MC_END();
|
---|
16792 | return VINF_SUCCESS;
|
---|
16793 | }
|
---|
16794 |
|
---|
16795 | case IEMMODE_64BIT:
|
---|
16796 | case IEMMODE_32BIT:
|
---|
16797 | {
|
---|
16798 | int32_t i32Imm; IEM_OPCODE_GET_NEXT_S32(&i32Imm);
|
---|
16799 | IEM_MC_BEGIN(0, 0);
|
---|
16800 | IEM_MC_REL_JMP_S32(i32Imm);
|
---|
16801 | IEM_MC_END();
|
---|
16802 | return VINF_SUCCESS;
|
---|
16803 | }
|
---|
16804 |
|
---|
16805 | IEM_NOT_REACHED_DEFAULT_CASE_RET();
|
---|
16806 | }
|
---|
16807 | }
|
---|
16808 |
|
---|
16809 |
|
---|
16810 | /** Opcode 0xea. */
|
---|
16811 | FNIEMOP_DEF(iemOp_jmp_Ap)
|
---|
16812 | {
|
---|
16813 | IEMOP_MNEMONIC("jmp Ap");
|
---|
16814 | IEMOP_HLP_NO_64BIT();
|
---|
16815 |
|
---|
16816 | /* Decode the far pointer address and pass it on to the far call C implementation. */
|
---|
16817 | uint32_t offSeg;
|
---|
16818 | if (pVCpu->iem.s.enmEffOpSize != IEMMODE_16BIT)
|
---|
16819 | IEM_OPCODE_GET_NEXT_U32(&offSeg);
|
---|
16820 | else
|
---|
16821 | IEM_OPCODE_GET_NEXT_U16_ZX_U32(&offSeg);
|
---|
16822 | uint16_t uSel; IEM_OPCODE_GET_NEXT_U16(&uSel);
|
---|
16823 | IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
|
---|
16824 | return IEM_MC_DEFER_TO_CIMPL_3(iemCImpl_FarJmp, uSel, offSeg, pVCpu->iem.s.enmEffOpSize);
|
---|
16825 | }
|
---|
16826 |
|
---|
16827 |
|
---|
16828 | /** Opcode 0xeb. */
|
---|
16829 | FNIEMOP_DEF(iemOp_jmp_Jb)
|
---|
16830 | {
|
---|
16831 | IEMOP_MNEMONIC("jmp Jb");
|
---|
16832 | int8_t i8Imm; IEM_OPCODE_GET_NEXT_S8(&i8Imm);
|
---|
16833 | IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
|
---|
16834 | IEMOP_HLP_DEFAULT_64BIT_OP_SIZE();
|
---|
16835 |
|
---|
16836 | IEM_MC_BEGIN(0, 0);
|
---|
16837 | IEM_MC_REL_JMP_S8(i8Imm);
|
---|
16838 | IEM_MC_END();
|
---|
16839 | return VINF_SUCCESS;
|
---|
16840 | }
|
---|
16841 |
|
---|
16842 |
|
---|
16843 | /** Opcode 0xec */
|
---|
16844 | FNIEMOP_DEF(iemOp_in_AL_DX)
|
---|
16845 | {
|
---|
16846 | IEMOP_MNEMONIC("in AL,DX");
|
---|
16847 | IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
|
---|
16848 | return IEM_MC_DEFER_TO_CIMPL_1(iemCImpl_in_eAX_DX, 1);
|
---|
16849 | }
|
---|
16850 |
|
---|
16851 |
|
---|
16852 | /** Opcode 0xed */
|
---|
16853 | FNIEMOP_DEF(iemOp_eAX_DX)
|
---|
16854 | {
|
---|
16855 | IEMOP_MNEMONIC("in eAX,DX");
|
---|
16856 | IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
|
---|
16857 | return IEM_MC_DEFER_TO_CIMPL_1(iemCImpl_in_eAX_DX, pVCpu->iem.s.enmEffOpSize == IEMMODE_16BIT ? 2 : 4);
|
---|
16858 | }
|
---|
16859 |
|
---|
16860 |
|
---|
16861 | /** Opcode 0xee */
|
---|
16862 | FNIEMOP_DEF(iemOp_out_DX_AL)
|
---|
16863 | {
|
---|
16864 | IEMOP_MNEMONIC("out DX,AL");
|
---|
16865 | IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
|
---|
16866 | return IEM_MC_DEFER_TO_CIMPL_1(iemCImpl_out_DX_eAX, 1);
|
---|
16867 | }
|
---|
16868 |
|
---|
16869 |
|
---|
16870 | /** Opcode 0xef */
|
---|
16871 | FNIEMOP_DEF(iemOp_out_DX_eAX)
|
---|
16872 | {
|
---|
16873 | IEMOP_MNEMONIC("out DX,eAX");
|
---|
16874 | IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
|
---|
16875 | return IEM_MC_DEFER_TO_CIMPL_1(iemCImpl_out_DX_eAX, pVCpu->iem.s.enmEffOpSize == IEMMODE_16BIT ? 2 : 4);
|
---|
16876 | }
|
---|
16877 |
|
---|
16878 |
|
---|
16879 | /** Opcode 0xf0. */
|
---|
16880 | FNIEMOP_DEF(iemOp_lock)
|
---|
16881 | {
|
---|
16882 | IEMOP_HLP_CLEAR_REX_NOT_BEFORE_OPCODE("lock");
|
---|
16883 | pVCpu->iem.s.fPrefixes |= IEM_OP_PRF_LOCK;
|
---|
16884 |
|
---|
16885 | uint8_t b; IEM_OPCODE_GET_NEXT_U8(&b);
|
---|
16886 | return FNIEMOP_CALL(g_apfnOneByteMap[b]);
|
---|
16887 | }
|
---|
16888 |
|
---|
16889 |
|
---|
16890 | /** Opcode 0xf1. */
|
---|
16891 | FNIEMOP_DEF(iemOp_int_1)
|
---|
16892 | {
|
---|
16893 | IEMOP_MNEMONIC("int1"); /* icebp */
|
---|
16894 | IEMOP_HLP_MIN_386(); /** @todo does not generate #UD on 286, or so they say... */
|
---|
16895 | /** @todo testcase! */
|
---|
16896 | return IEM_MC_DEFER_TO_CIMPL_2(iemCImpl_int, X86_XCPT_DB, false /*fIsBpInstr*/);
|
---|
16897 | }
|
---|
16898 |
|
---|
16899 |
|
---|
16900 | /** Opcode 0xf2. */
|
---|
16901 | FNIEMOP_DEF(iemOp_repne)
|
---|
16902 | {
|
---|
16903 | /* This overrides any previous REPE prefix. */
|
---|
16904 | pVCpu->iem.s.fPrefixes &= ~IEM_OP_PRF_REPZ;
|
---|
16905 | IEMOP_HLP_CLEAR_REX_NOT_BEFORE_OPCODE("repne");
|
---|
16906 | pVCpu->iem.s.fPrefixes |= IEM_OP_PRF_REPNZ;
|
---|
16907 |
|
---|
16908 | uint8_t b; IEM_OPCODE_GET_NEXT_U8(&b);
|
---|
16909 | return FNIEMOP_CALL(g_apfnOneByteMap[b]);
|
---|
16910 | }
|
---|
16911 |
|
---|
16912 |
|
---|
16913 | /** Opcode 0xf3. */
|
---|
16914 | FNIEMOP_DEF(iemOp_repe)
|
---|
16915 | {
|
---|
16916 | /* This overrides any previous REPNE prefix. */
|
---|
16917 | pVCpu->iem.s.fPrefixes &= ~IEM_OP_PRF_REPNZ;
|
---|
16918 | IEMOP_HLP_CLEAR_REX_NOT_BEFORE_OPCODE("repe");
|
---|
16919 | pVCpu->iem.s.fPrefixes |= IEM_OP_PRF_REPZ;
|
---|
16920 |
|
---|
16921 | uint8_t b; IEM_OPCODE_GET_NEXT_U8(&b);
|
---|
16922 | return FNIEMOP_CALL(g_apfnOneByteMap[b]);
|
---|
16923 | }
|
---|
16924 |
|
---|
16925 |
|
---|
16926 | /** Opcode 0xf4. */
|
---|
16927 | FNIEMOP_DEF(iemOp_hlt)
|
---|
16928 | {
|
---|
16929 | IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
|
---|
16930 | return IEM_MC_DEFER_TO_CIMPL_0(iemCImpl_hlt);
|
---|
16931 | }
|
---|
16932 |
|
---|
16933 |
|
---|
16934 | /** Opcode 0xf5. */
|
---|
16935 | FNIEMOP_DEF(iemOp_cmc)
|
---|
16936 | {
|
---|
16937 | IEMOP_MNEMONIC("cmc");
|
---|
16938 | IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
|
---|
16939 | IEM_MC_BEGIN(0, 0);
|
---|
16940 | IEM_MC_FLIP_EFL_BIT(X86_EFL_CF);
|
---|
16941 | IEM_MC_ADVANCE_RIP();
|
---|
16942 | IEM_MC_END();
|
---|
16943 | return VINF_SUCCESS;
|
---|
16944 | }
|
---|
16945 |
|
---|
16946 |
|
---|
16947 | /**
|
---|
16948 | * Common implementation of 'inc/dec/not/neg Eb'.
|
---|
16949 | *
|
---|
16950 | * @param bRm The RM byte.
|
---|
16951 | * @param pImpl The instruction implementation.
|
---|
16952 | */
|
---|
16953 | FNIEMOP_DEF_2(iemOpCommonUnaryEb, uint8_t, bRm, PCIEMOPUNARYSIZES, pImpl)
|
---|
16954 | {
|
---|
16955 | if ((bRm & X86_MODRM_MOD_MASK) == (3 << X86_MODRM_MOD_SHIFT))
|
---|
16956 | {
|
---|
16957 | /* register access */
|
---|
16958 | IEM_MC_BEGIN(2, 0);
|
---|
16959 | IEM_MC_ARG(uint8_t *, pu8Dst, 0);
|
---|
16960 | IEM_MC_ARG(uint32_t *, pEFlags, 1);
|
---|
16961 | IEM_MC_REF_GREG_U8(pu8Dst, (bRm & X86_MODRM_RM_MASK) | pVCpu->iem.s.uRexB);
|
---|
16962 | IEM_MC_REF_EFLAGS(pEFlags);
|
---|
16963 | IEM_MC_CALL_VOID_AIMPL_2(pImpl->pfnNormalU8, pu8Dst, pEFlags);
|
---|
16964 | IEM_MC_ADVANCE_RIP();
|
---|
16965 | IEM_MC_END();
|
---|
16966 | }
|
---|
16967 | else
|
---|
16968 | {
|
---|
16969 | /* memory access. */
|
---|
16970 | IEM_MC_BEGIN(2, 2);
|
---|
16971 | IEM_MC_ARG(uint8_t *, pu8Dst, 0);
|
---|
16972 | IEM_MC_ARG_LOCAL_EFLAGS( pEFlags, EFlags, 1);
|
---|
16973 | IEM_MC_LOCAL(RTGCPTR, GCPtrEffDst);
|
---|
16974 |
|
---|
16975 | IEM_MC_CALC_RM_EFF_ADDR(GCPtrEffDst, bRm, 0);
|
---|
16976 | IEM_MC_MEM_MAP(pu8Dst, IEM_ACCESS_DATA_RW, pVCpu->iem.s.iEffSeg, GCPtrEffDst, 0 /*arg*/);
|
---|
16977 | IEM_MC_FETCH_EFLAGS(EFlags);
|
---|
16978 | if (!(pVCpu->iem.s.fPrefixes & IEM_OP_PRF_LOCK))
|
---|
16979 | IEM_MC_CALL_VOID_AIMPL_2(pImpl->pfnNormalU8, pu8Dst, pEFlags);
|
---|
16980 | else
|
---|
16981 | IEM_MC_CALL_VOID_AIMPL_2(pImpl->pfnLockedU8, pu8Dst, pEFlags);
|
---|
16982 |
|
---|
16983 | IEM_MC_MEM_COMMIT_AND_UNMAP(pu8Dst, IEM_ACCESS_DATA_RW);
|
---|
16984 | IEM_MC_COMMIT_EFLAGS(EFlags);
|
---|
16985 | IEM_MC_ADVANCE_RIP();
|
---|
16986 | IEM_MC_END();
|
---|
16987 | }
|
---|
16988 | return VINF_SUCCESS;
|
---|
16989 | }
|
---|
16990 |
|
---|
16991 |
|
---|
16992 | /**
|
---|
16993 | * Common implementation of 'inc/dec/not/neg Ev'.
|
---|
16994 | *
|
---|
16995 | * @param bRm The RM byte.
|
---|
16996 | * @param pImpl The instruction implementation.
|
---|
16997 | */
|
---|
16998 | FNIEMOP_DEF_2(iemOpCommonUnaryEv, uint8_t, bRm, PCIEMOPUNARYSIZES, pImpl)
|
---|
16999 | {
|
---|
17000 | /* Registers are handled by a common worker. */
|
---|
17001 | if ((bRm & X86_MODRM_MOD_MASK) == (3 << X86_MODRM_MOD_SHIFT))
|
---|
17002 | return FNIEMOP_CALL_2(iemOpCommonUnaryGReg, pImpl, (bRm & X86_MODRM_RM_MASK) | pVCpu->iem.s.uRexB);
|
---|
17003 |
|
---|
17004 | /* Memory we do here. */
|
---|
17005 | switch (pVCpu->iem.s.enmEffOpSize)
|
---|
17006 | {
|
---|
17007 | case IEMMODE_16BIT:
|
---|
17008 | IEM_MC_BEGIN(2, 2);
|
---|
17009 | IEM_MC_ARG(uint16_t *, pu16Dst, 0);
|
---|
17010 | IEM_MC_ARG_LOCAL_EFLAGS( pEFlags, EFlags, 1);
|
---|
17011 | IEM_MC_LOCAL(RTGCPTR, GCPtrEffDst);
|
---|
17012 |
|
---|
17013 | IEM_MC_CALC_RM_EFF_ADDR(GCPtrEffDst, bRm, 0);
|
---|
17014 | IEM_MC_MEM_MAP(pu16Dst, IEM_ACCESS_DATA_RW, pVCpu->iem.s.iEffSeg, GCPtrEffDst, 0 /*arg*/);
|
---|
17015 | IEM_MC_FETCH_EFLAGS(EFlags);
|
---|
17016 | if (!(pVCpu->iem.s.fPrefixes & IEM_OP_PRF_LOCK))
|
---|
17017 | IEM_MC_CALL_VOID_AIMPL_2(pImpl->pfnNormalU16, pu16Dst, pEFlags);
|
---|
17018 | else
|
---|
17019 | IEM_MC_CALL_VOID_AIMPL_2(pImpl->pfnLockedU16, pu16Dst, pEFlags);
|
---|
17020 |
|
---|
17021 | IEM_MC_MEM_COMMIT_AND_UNMAP(pu16Dst, IEM_ACCESS_DATA_RW);
|
---|
17022 | IEM_MC_COMMIT_EFLAGS(EFlags);
|
---|
17023 | IEM_MC_ADVANCE_RIP();
|
---|
17024 | IEM_MC_END();
|
---|
17025 | return VINF_SUCCESS;
|
---|
17026 |
|
---|
17027 | case IEMMODE_32BIT:
|
---|
17028 | IEM_MC_BEGIN(2, 2);
|
---|
17029 | IEM_MC_ARG(uint32_t *, pu32Dst, 0);
|
---|
17030 | IEM_MC_ARG_LOCAL_EFLAGS( pEFlags, EFlags, 1);
|
---|
17031 | IEM_MC_LOCAL(RTGCPTR, GCPtrEffDst);
|
---|
17032 |
|
---|
17033 | IEM_MC_CALC_RM_EFF_ADDR(GCPtrEffDst, bRm, 0);
|
---|
17034 | IEM_MC_MEM_MAP(pu32Dst, IEM_ACCESS_DATA_RW, pVCpu->iem.s.iEffSeg, GCPtrEffDst, 0 /*arg*/);
|
---|
17035 | IEM_MC_FETCH_EFLAGS(EFlags);
|
---|
17036 | if (!(pVCpu->iem.s.fPrefixes & IEM_OP_PRF_LOCK))
|
---|
17037 | IEM_MC_CALL_VOID_AIMPL_2(pImpl->pfnNormalU32, pu32Dst, pEFlags);
|
---|
17038 | else
|
---|
17039 | IEM_MC_CALL_VOID_AIMPL_2(pImpl->pfnLockedU32, pu32Dst, pEFlags);
|
---|
17040 |
|
---|
17041 | IEM_MC_MEM_COMMIT_AND_UNMAP(pu32Dst, IEM_ACCESS_DATA_RW);
|
---|
17042 | IEM_MC_COMMIT_EFLAGS(EFlags);
|
---|
17043 | IEM_MC_ADVANCE_RIP();
|
---|
17044 | IEM_MC_END();
|
---|
17045 | return VINF_SUCCESS;
|
---|
17046 |
|
---|
17047 | case IEMMODE_64BIT:
|
---|
17048 | IEM_MC_BEGIN(2, 2);
|
---|
17049 | IEM_MC_ARG(uint64_t *, pu64Dst, 0);
|
---|
17050 | IEM_MC_ARG_LOCAL_EFLAGS( pEFlags, EFlags, 1);
|
---|
17051 | IEM_MC_LOCAL(RTGCPTR, GCPtrEffDst);
|
---|
17052 |
|
---|
17053 | IEM_MC_CALC_RM_EFF_ADDR(GCPtrEffDst, bRm, 0);
|
---|
17054 | IEM_MC_MEM_MAP(pu64Dst, IEM_ACCESS_DATA_RW, pVCpu->iem.s.iEffSeg, GCPtrEffDst, 0 /*arg*/);
|
---|
17055 | IEM_MC_FETCH_EFLAGS(EFlags);
|
---|
17056 | if (!(pVCpu->iem.s.fPrefixes & IEM_OP_PRF_LOCK))
|
---|
17057 | IEM_MC_CALL_VOID_AIMPL_2(pImpl->pfnNormalU64, pu64Dst, pEFlags);
|
---|
17058 | else
|
---|
17059 | IEM_MC_CALL_VOID_AIMPL_2(pImpl->pfnLockedU64, pu64Dst, pEFlags);
|
---|
17060 |
|
---|
17061 | IEM_MC_MEM_COMMIT_AND_UNMAP(pu64Dst, IEM_ACCESS_DATA_RW);
|
---|
17062 | IEM_MC_COMMIT_EFLAGS(EFlags);
|
---|
17063 | IEM_MC_ADVANCE_RIP();
|
---|
17064 | IEM_MC_END();
|
---|
17065 | return VINF_SUCCESS;
|
---|
17066 |
|
---|
17067 | IEM_NOT_REACHED_DEFAULT_CASE_RET();
|
---|
17068 | }
|
---|
17069 | }
|
---|
17070 |
|
---|
17071 |
|
---|
17072 | /** Opcode 0xf6 /0. */
|
---|
17073 | FNIEMOP_DEF_1(iemOp_grp3_test_Eb, uint8_t, bRm)
|
---|
17074 | {
|
---|
17075 | IEMOP_MNEMONIC("test Eb,Ib");
|
---|
17076 | IEMOP_VERIFICATION_UNDEFINED_EFLAGS(X86_EFL_AF);
|
---|
17077 |
|
---|
17078 | if ((bRm & X86_MODRM_MOD_MASK) == (3 << X86_MODRM_MOD_SHIFT))
|
---|
17079 | {
|
---|
17080 | /* register access */
|
---|
17081 | uint8_t u8Imm; IEM_OPCODE_GET_NEXT_U8(&u8Imm);
|
---|
17082 | IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
|
---|
17083 |
|
---|
17084 | IEM_MC_BEGIN(3, 0);
|
---|
17085 | IEM_MC_ARG(uint8_t *, pu8Dst, 0);
|
---|
17086 | IEM_MC_ARG_CONST(uint8_t, u8Src,/*=*/u8Imm, 1);
|
---|
17087 | IEM_MC_ARG(uint32_t *, pEFlags, 2);
|
---|
17088 | IEM_MC_REF_GREG_U8(pu8Dst, (bRm & X86_MODRM_RM_MASK) | pVCpu->iem.s.uRexB);
|
---|
17089 | IEM_MC_REF_EFLAGS(pEFlags);
|
---|
17090 | IEM_MC_CALL_VOID_AIMPL_3(iemAImpl_test_u8, pu8Dst, u8Src, pEFlags);
|
---|
17091 | IEM_MC_ADVANCE_RIP();
|
---|
17092 | IEM_MC_END();
|
---|
17093 | }
|
---|
17094 | else
|
---|
17095 | {
|
---|
17096 | /* memory access. */
|
---|
17097 | IEM_MC_BEGIN(3, 2);
|
---|
17098 | IEM_MC_ARG(uint8_t *, pu8Dst, 0);
|
---|
17099 | IEM_MC_ARG(uint8_t, u8Src, 1);
|
---|
17100 | IEM_MC_ARG_LOCAL_EFLAGS( pEFlags, EFlags, 2);
|
---|
17101 | IEM_MC_LOCAL(RTGCPTR, GCPtrEffDst);
|
---|
17102 |
|
---|
17103 | IEM_MC_CALC_RM_EFF_ADDR(GCPtrEffDst, bRm, 1);
|
---|
17104 | uint8_t u8Imm; IEM_OPCODE_GET_NEXT_U8(&u8Imm);
|
---|
17105 | IEM_MC_ASSIGN(u8Src, u8Imm);
|
---|
17106 | IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
|
---|
17107 | IEM_MC_MEM_MAP(pu8Dst, IEM_ACCESS_DATA_R, pVCpu->iem.s.iEffSeg, GCPtrEffDst, 0 /*arg*/);
|
---|
17108 | IEM_MC_FETCH_EFLAGS(EFlags);
|
---|
17109 | IEM_MC_CALL_VOID_AIMPL_3(iemAImpl_test_u8, pu8Dst, u8Src, pEFlags);
|
---|
17110 |
|
---|
17111 | IEM_MC_MEM_COMMIT_AND_UNMAP(pu8Dst, IEM_ACCESS_DATA_R);
|
---|
17112 | IEM_MC_COMMIT_EFLAGS(EFlags);
|
---|
17113 | IEM_MC_ADVANCE_RIP();
|
---|
17114 | IEM_MC_END();
|
---|
17115 | }
|
---|
17116 | return VINF_SUCCESS;
|
---|
17117 | }
|
---|
17118 |
|
---|
17119 |
|
---|
17120 | /** Opcode 0xf7 /0. */
|
---|
17121 | FNIEMOP_DEF_1(iemOp_grp3_test_Ev, uint8_t, bRm)
|
---|
17122 | {
|
---|
17123 | IEMOP_MNEMONIC("test Ev,Iv");
|
---|
17124 | IEMOP_VERIFICATION_UNDEFINED_EFLAGS(X86_EFL_AF);
|
---|
17125 |
|
---|
17126 | if ((bRm & X86_MODRM_MOD_MASK) == (3 << X86_MODRM_MOD_SHIFT))
|
---|
17127 | {
|
---|
17128 | /* register access */
|
---|
17129 | IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
|
---|
17130 | switch (pVCpu->iem.s.enmEffOpSize)
|
---|
17131 | {
|
---|
17132 | case IEMMODE_16BIT:
|
---|
17133 | {
|
---|
17134 | uint16_t u16Imm; IEM_OPCODE_GET_NEXT_U16(&u16Imm);
|
---|
17135 | IEM_MC_BEGIN(3, 0);
|
---|
17136 | IEM_MC_ARG(uint16_t *, pu16Dst, 0);
|
---|
17137 | IEM_MC_ARG_CONST(uint16_t, u16Src,/*=*/u16Imm, 1);
|
---|
17138 | IEM_MC_ARG(uint32_t *, pEFlags, 2);
|
---|
17139 | IEM_MC_REF_GREG_U16(pu16Dst, (bRm & X86_MODRM_RM_MASK) | pVCpu->iem.s.uRexB);
|
---|
17140 | IEM_MC_REF_EFLAGS(pEFlags);
|
---|
17141 | IEM_MC_CALL_VOID_AIMPL_3(iemAImpl_test_u16, pu16Dst, u16Src, pEFlags);
|
---|
17142 | IEM_MC_ADVANCE_RIP();
|
---|
17143 | IEM_MC_END();
|
---|
17144 | return VINF_SUCCESS;
|
---|
17145 | }
|
---|
17146 |
|
---|
17147 | case IEMMODE_32BIT:
|
---|
17148 | {
|
---|
17149 | uint32_t u32Imm; IEM_OPCODE_GET_NEXT_U32(&u32Imm);
|
---|
17150 | IEM_MC_BEGIN(3, 0);
|
---|
17151 | IEM_MC_ARG(uint32_t *, pu32Dst, 0);
|
---|
17152 | IEM_MC_ARG_CONST(uint32_t, u32Src,/*=*/u32Imm, 1);
|
---|
17153 | IEM_MC_ARG(uint32_t *, pEFlags, 2);
|
---|
17154 | IEM_MC_REF_GREG_U32(pu32Dst, (bRm & X86_MODRM_RM_MASK) | pVCpu->iem.s.uRexB);
|
---|
17155 | IEM_MC_REF_EFLAGS(pEFlags);
|
---|
17156 | IEM_MC_CALL_VOID_AIMPL_3(iemAImpl_test_u32, pu32Dst, u32Src, pEFlags);
|
---|
17157 | /* No clearing the high dword here - test doesn't write back the result. */
|
---|
17158 | IEM_MC_ADVANCE_RIP();
|
---|
17159 | IEM_MC_END();
|
---|
17160 | return VINF_SUCCESS;
|
---|
17161 | }
|
---|
17162 |
|
---|
17163 | case IEMMODE_64BIT:
|
---|
17164 | {
|
---|
17165 | uint64_t u64Imm; IEM_OPCODE_GET_NEXT_S32_SX_U64(&u64Imm);
|
---|
17166 | IEM_MC_BEGIN(3, 0);
|
---|
17167 | IEM_MC_ARG(uint64_t *, pu64Dst, 0);
|
---|
17168 | IEM_MC_ARG_CONST(uint64_t, u64Src,/*=*/u64Imm, 1);
|
---|
17169 | IEM_MC_ARG(uint32_t *, pEFlags, 2);
|
---|
17170 | IEM_MC_REF_GREG_U64(pu64Dst, (bRm & X86_MODRM_RM_MASK) | pVCpu->iem.s.uRexB);
|
---|
17171 | IEM_MC_REF_EFLAGS(pEFlags);
|
---|
17172 | IEM_MC_CALL_VOID_AIMPL_3(iemAImpl_test_u64, pu64Dst, u64Src, pEFlags);
|
---|
17173 | IEM_MC_ADVANCE_RIP();
|
---|
17174 | IEM_MC_END();
|
---|
17175 | return VINF_SUCCESS;
|
---|
17176 | }
|
---|
17177 |
|
---|
17178 | IEM_NOT_REACHED_DEFAULT_CASE_RET();
|
---|
17179 | }
|
---|
17180 | }
|
---|
17181 | else
|
---|
17182 | {
|
---|
17183 | /* memory access. */
|
---|
17184 | switch (pVCpu->iem.s.enmEffOpSize)
|
---|
17185 | {
|
---|
17186 | case IEMMODE_16BIT:
|
---|
17187 | {
|
---|
17188 | IEM_MC_BEGIN(3, 2);
|
---|
17189 | IEM_MC_ARG(uint16_t *, pu16Dst, 0);
|
---|
17190 | IEM_MC_ARG(uint16_t, u16Src, 1);
|
---|
17191 | IEM_MC_ARG_LOCAL_EFLAGS( pEFlags, EFlags, 2);
|
---|
17192 | IEM_MC_LOCAL(RTGCPTR, GCPtrEffDst);
|
---|
17193 |
|
---|
17194 | IEM_MC_CALC_RM_EFF_ADDR(GCPtrEffDst, bRm, 2);
|
---|
17195 | uint16_t u16Imm; IEM_OPCODE_GET_NEXT_U16(&u16Imm);
|
---|
17196 | IEM_MC_ASSIGN(u16Src, u16Imm);
|
---|
17197 | IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
|
---|
17198 | IEM_MC_MEM_MAP(pu16Dst, IEM_ACCESS_DATA_R, pVCpu->iem.s.iEffSeg, GCPtrEffDst, 0 /*arg*/);
|
---|
17199 | IEM_MC_FETCH_EFLAGS(EFlags);
|
---|
17200 | IEM_MC_CALL_VOID_AIMPL_3(iemAImpl_test_u16, pu16Dst, u16Src, pEFlags);
|
---|
17201 |
|
---|
17202 | IEM_MC_MEM_COMMIT_AND_UNMAP(pu16Dst, IEM_ACCESS_DATA_R);
|
---|
17203 | IEM_MC_COMMIT_EFLAGS(EFlags);
|
---|
17204 | IEM_MC_ADVANCE_RIP();
|
---|
17205 | IEM_MC_END();
|
---|
17206 | return VINF_SUCCESS;
|
---|
17207 | }
|
---|
17208 |
|
---|
17209 | case IEMMODE_32BIT:
|
---|
17210 | {
|
---|
17211 | IEM_MC_BEGIN(3, 2);
|
---|
17212 | IEM_MC_ARG(uint32_t *, pu32Dst, 0);
|
---|
17213 | IEM_MC_ARG(uint32_t, u32Src, 1);
|
---|
17214 | IEM_MC_ARG_LOCAL_EFLAGS( pEFlags, EFlags, 2);
|
---|
17215 | IEM_MC_LOCAL(RTGCPTR, GCPtrEffDst);
|
---|
17216 |
|
---|
17217 | IEM_MC_CALC_RM_EFF_ADDR(GCPtrEffDst, bRm, 4);
|
---|
17218 | uint32_t u32Imm; IEM_OPCODE_GET_NEXT_U32(&u32Imm);
|
---|
17219 | IEM_MC_ASSIGN(u32Src, u32Imm);
|
---|
17220 | IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
|
---|
17221 | IEM_MC_MEM_MAP(pu32Dst, IEM_ACCESS_DATA_R, pVCpu->iem.s.iEffSeg, GCPtrEffDst, 0 /*arg*/);
|
---|
17222 | IEM_MC_FETCH_EFLAGS(EFlags);
|
---|
17223 | IEM_MC_CALL_VOID_AIMPL_3(iemAImpl_test_u32, pu32Dst, u32Src, pEFlags);
|
---|
17224 |
|
---|
17225 | IEM_MC_MEM_COMMIT_AND_UNMAP(pu32Dst, IEM_ACCESS_DATA_R);
|
---|
17226 | IEM_MC_COMMIT_EFLAGS(EFlags);
|
---|
17227 | IEM_MC_ADVANCE_RIP();
|
---|
17228 | IEM_MC_END();
|
---|
17229 | return VINF_SUCCESS;
|
---|
17230 | }
|
---|
17231 |
|
---|
17232 | case IEMMODE_64BIT:
|
---|
17233 | {
|
---|
17234 | IEM_MC_BEGIN(3, 2);
|
---|
17235 | IEM_MC_ARG(uint64_t *, pu64Dst, 0);
|
---|
17236 | IEM_MC_ARG(uint64_t, u64Src, 1);
|
---|
17237 | IEM_MC_ARG_LOCAL_EFLAGS( pEFlags, EFlags, 2);
|
---|
17238 | IEM_MC_LOCAL(RTGCPTR, GCPtrEffDst);
|
---|
17239 |
|
---|
17240 | IEM_MC_CALC_RM_EFF_ADDR(GCPtrEffDst, bRm, 4);
|
---|
17241 | uint64_t u64Imm; IEM_OPCODE_GET_NEXT_S32_SX_U64(&u64Imm);
|
---|
17242 | IEM_MC_ASSIGN(u64Src, u64Imm);
|
---|
17243 | IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
|
---|
17244 | IEM_MC_MEM_MAP(pu64Dst, IEM_ACCESS_DATA_R, pVCpu->iem.s.iEffSeg, GCPtrEffDst, 0 /*arg*/);
|
---|
17245 | IEM_MC_FETCH_EFLAGS(EFlags);
|
---|
17246 | IEM_MC_CALL_VOID_AIMPL_3(iemAImpl_test_u64, pu64Dst, u64Src, pEFlags);
|
---|
17247 |
|
---|
17248 | IEM_MC_MEM_COMMIT_AND_UNMAP(pu64Dst, IEM_ACCESS_DATA_R);
|
---|
17249 | IEM_MC_COMMIT_EFLAGS(EFlags);
|
---|
17250 | IEM_MC_ADVANCE_RIP();
|
---|
17251 | IEM_MC_END();
|
---|
17252 | return VINF_SUCCESS;
|
---|
17253 | }
|
---|
17254 |
|
---|
17255 | IEM_NOT_REACHED_DEFAULT_CASE_RET();
|
---|
17256 | }
|
---|
17257 | }
|
---|
17258 | }
|
---|
17259 |
|
---|
17260 |
|
---|
17261 | /** Opcode 0xf6 /4, /5, /6 and /7. */
|
---|
17262 | FNIEMOP_DEF_2(iemOpCommonGrp3MulDivEb, uint8_t, bRm, PFNIEMAIMPLMULDIVU8, pfnU8)
|
---|
17263 | {
|
---|
17264 | if ((bRm & X86_MODRM_MOD_MASK) == (3 << X86_MODRM_MOD_SHIFT))
|
---|
17265 | {
|
---|
17266 | /* register access */
|
---|
17267 | IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
|
---|
17268 | IEM_MC_BEGIN(3, 1);
|
---|
17269 | IEM_MC_ARG(uint16_t *, pu16AX, 0);
|
---|
17270 | IEM_MC_ARG(uint8_t, u8Value, 1);
|
---|
17271 | IEM_MC_ARG(uint32_t *, pEFlags, 2);
|
---|
17272 | IEM_MC_LOCAL(int32_t, rc);
|
---|
17273 |
|
---|
17274 | IEM_MC_FETCH_GREG_U8(u8Value, (bRm & X86_MODRM_RM_MASK) | pVCpu->iem.s.uRexB);
|
---|
17275 | IEM_MC_REF_GREG_U16(pu16AX, X86_GREG_xAX);
|
---|
17276 | IEM_MC_REF_EFLAGS(pEFlags);
|
---|
17277 | IEM_MC_CALL_AIMPL_3(rc, pfnU8, pu16AX, u8Value, pEFlags);
|
---|
17278 | IEM_MC_IF_LOCAL_IS_Z(rc) {
|
---|
17279 | IEM_MC_ADVANCE_RIP();
|
---|
17280 | } IEM_MC_ELSE() {
|
---|
17281 | IEM_MC_RAISE_DIVIDE_ERROR();
|
---|
17282 | } IEM_MC_ENDIF();
|
---|
17283 |
|
---|
17284 | IEM_MC_END();
|
---|
17285 | }
|
---|
17286 | else
|
---|
17287 | {
|
---|
17288 | /* memory access. */
|
---|
17289 | IEM_MC_BEGIN(3, 2);
|
---|
17290 | IEM_MC_ARG(uint16_t *, pu16AX, 0);
|
---|
17291 | IEM_MC_ARG(uint8_t, u8Value, 1);
|
---|
17292 | IEM_MC_ARG(uint32_t *, pEFlags, 2);
|
---|
17293 | IEM_MC_LOCAL(RTGCPTR, GCPtrEffDst);
|
---|
17294 | IEM_MC_LOCAL(int32_t, rc);
|
---|
17295 |
|
---|
17296 | IEM_MC_CALC_RM_EFF_ADDR(GCPtrEffDst, bRm, 0);
|
---|
17297 | IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
|
---|
17298 | IEM_MC_FETCH_MEM_U8(u8Value, pVCpu->iem.s.iEffSeg, GCPtrEffDst);
|
---|
17299 | IEM_MC_REF_GREG_U16(pu16AX, X86_GREG_xAX);
|
---|
17300 | IEM_MC_REF_EFLAGS(pEFlags);
|
---|
17301 | IEM_MC_CALL_AIMPL_3(rc, pfnU8, pu16AX, u8Value, pEFlags);
|
---|
17302 | IEM_MC_IF_LOCAL_IS_Z(rc) {
|
---|
17303 | IEM_MC_ADVANCE_RIP();
|
---|
17304 | } IEM_MC_ELSE() {
|
---|
17305 | IEM_MC_RAISE_DIVIDE_ERROR();
|
---|
17306 | } IEM_MC_ENDIF();
|
---|
17307 |
|
---|
17308 | IEM_MC_END();
|
---|
17309 | }
|
---|
17310 | return VINF_SUCCESS;
|
---|
17311 | }
|
---|
17312 |
|
---|
17313 |
|
---|
17314 | /** Opcode 0xf7 /4, /5, /6 and /7. */
|
---|
17315 | FNIEMOP_DEF_2(iemOpCommonGrp3MulDivEv, uint8_t, bRm, PCIEMOPMULDIVSIZES, pImpl)
|
---|
17316 | {
|
---|
17317 | IEMOP_VERIFICATION_UNDEFINED_EFLAGS(X86_EFL_SF | X86_EFL_ZF | X86_EFL_AF | X86_EFL_PF);
|
---|
17318 |
|
---|
17319 | if ((bRm & X86_MODRM_MOD_MASK) == (3 << X86_MODRM_MOD_SHIFT))
|
---|
17320 | {
|
---|
17321 | /* register access */
|
---|
17322 | IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
|
---|
17323 | switch (pVCpu->iem.s.enmEffOpSize)
|
---|
17324 | {
|
---|
17325 | case IEMMODE_16BIT:
|
---|
17326 | {
|
---|
17327 | IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
|
---|
17328 | IEM_MC_BEGIN(4, 1);
|
---|
17329 | IEM_MC_ARG(uint16_t *, pu16AX, 0);
|
---|
17330 | IEM_MC_ARG(uint16_t *, pu16DX, 1);
|
---|
17331 | IEM_MC_ARG(uint16_t, u16Value, 2);
|
---|
17332 | IEM_MC_ARG(uint32_t *, pEFlags, 3);
|
---|
17333 | IEM_MC_LOCAL(int32_t, rc);
|
---|
17334 |
|
---|
17335 | IEM_MC_FETCH_GREG_U16(u16Value, (bRm & X86_MODRM_RM_MASK) | pVCpu->iem.s.uRexB);
|
---|
17336 | IEM_MC_REF_GREG_U16(pu16AX, X86_GREG_xAX);
|
---|
17337 | IEM_MC_REF_GREG_U16(pu16DX, X86_GREG_xDX);
|
---|
17338 | IEM_MC_REF_EFLAGS(pEFlags);
|
---|
17339 | IEM_MC_CALL_AIMPL_4(rc, pImpl->pfnU16, pu16AX, pu16DX, u16Value, pEFlags);
|
---|
17340 | IEM_MC_IF_LOCAL_IS_Z(rc) {
|
---|
17341 | IEM_MC_ADVANCE_RIP();
|
---|
17342 | } IEM_MC_ELSE() {
|
---|
17343 | IEM_MC_RAISE_DIVIDE_ERROR();
|
---|
17344 | } IEM_MC_ENDIF();
|
---|
17345 |
|
---|
17346 | IEM_MC_END();
|
---|
17347 | return VINF_SUCCESS;
|
---|
17348 | }
|
---|
17349 |
|
---|
17350 | case IEMMODE_32BIT:
|
---|
17351 | {
|
---|
17352 | IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
|
---|
17353 | IEM_MC_BEGIN(4, 1);
|
---|
17354 | IEM_MC_ARG(uint32_t *, pu32AX, 0);
|
---|
17355 | IEM_MC_ARG(uint32_t *, pu32DX, 1);
|
---|
17356 | IEM_MC_ARG(uint32_t, u32Value, 2);
|
---|
17357 | IEM_MC_ARG(uint32_t *, pEFlags, 3);
|
---|
17358 | IEM_MC_LOCAL(int32_t, rc);
|
---|
17359 |
|
---|
17360 | IEM_MC_FETCH_GREG_U32(u32Value, (bRm & X86_MODRM_RM_MASK) | pVCpu->iem.s.uRexB);
|
---|
17361 | IEM_MC_REF_GREG_U32(pu32AX, X86_GREG_xAX);
|
---|
17362 | IEM_MC_REF_GREG_U32(pu32DX, X86_GREG_xDX);
|
---|
17363 | IEM_MC_REF_EFLAGS(pEFlags);
|
---|
17364 | IEM_MC_CALL_AIMPL_4(rc, pImpl->pfnU32, pu32AX, pu32DX, u32Value, pEFlags);
|
---|
17365 | IEM_MC_IF_LOCAL_IS_Z(rc) {
|
---|
17366 | IEM_MC_CLEAR_HIGH_GREG_U64_BY_REF(pu32AX);
|
---|
17367 | IEM_MC_CLEAR_HIGH_GREG_U64_BY_REF(pu32DX);
|
---|
17368 | IEM_MC_ADVANCE_RIP();
|
---|
17369 | } IEM_MC_ELSE() {
|
---|
17370 | IEM_MC_RAISE_DIVIDE_ERROR();
|
---|
17371 | } IEM_MC_ENDIF();
|
---|
17372 |
|
---|
17373 | IEM_MC_END();
|
---|
17374 | return VINF_SUCCESS;
|
---|
17375 | }
|
---|
17376 |
|
---|
17377 | case IEMMODE_64BIT:
|
---|
17378 | {
|
---|
17379 | IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
|
---|
17380 | IEM_MC_BEGIN(4, 1);
|
---|
17381 | IEM_MC_ARG(uint64_t *, pu64AX, 0);
|
---|
17382 | IEM_MC_ARG(uint64_t *, pu64DX, 1);
|
---|
17383 | IEM_MC_ARG(uint64_t, u64Value, 2);
|
---|
17384 | IEM_MC_ARG(uint32_t *, pEFlags, 3);
|
---|
17385 | IEM_MC_LOCAL(int32_t, rc);
|
---|
17386 |
|
---|
17387 | IEM_MC_FETCH_GREG_U64(u64Value, (bRm & X86_MODRM_RM_MASK) | pVCpu->iem.s.uRexB);
|
---|
17388 | IEM_MC_REF_GREG_U64(pu64AX, X86_GREG_xAX);
|
---|
17389 | IEM_MC_REF_GREG_U64(pu64DX, X86_GREG_xDX);
|
---|
17390 | IEM_MC_REF_EFLAGS(pEFlags);
|
---|
17391 | IEM_MC_CALL_AIMPL_4(rc, pImpl->pfnU64, pu64AX, pu64DX, u64Value, pEFlags);
|
---|
17392 | IEM_MC_IF_LOCAL_IS_Z(rc) {
|
---|
17393 | IEM_MC_ADVANCE_RIP();
|
---|
17394 | } IEM_MC_ELSE() {
|
---|
17395 | IEM_MC_RAISE_DIVIDE_ERROR();
|
---|
17396 | } IEM_MC_ENDIF();
|
---|
17397 |
|
---|
17398 | IEM_MC_END();
|
---|
17399 | return VINF_SUCCESS;
|
---|
17400 | }
|
---|
17401 |
|
---|
17402 | IEM_NOT_REACHED_DEFAULT_CASE_RET();
|
---|
17403 | }
|
---|
17404 | }
|
---|
17405 | else
|
---|
17406 | {
|
---|
17407 | /* memory access. */
|
---|
17408 | switch (pVCpu->iem.s.enmEffOpSize)
|
---|
17409 | {
|
---|
17410 | case IEMMODE_16BIT:
|
---|
17411 | {
|
---|
17412 | IEM_MC_BEGIN(4, 2);
|
---|
17413 | IEM_MC_ARG(uint16_t *, pu16AX, 0);
|
---|
17414 | IEM_MC_ARG(uint16_t *, pu16DX, 1);
|
---|
17415 | IEM_MC_ARG(uint16_t, u16Value, 2);
|
---|
17416 | IEM_MC_ARG(uint32_t *, pEFlags, 3);
|
---|
17417 | IEM_MC_LOCAL(RTGCPTR, GCPtrEffDst);
|
---|
17418 | IEM_MC_LOCAL(int32_t, rc);
|
---|
17419 |
|
---|
17420 | IEM_MC_CALC_RM_EFF_ADDR(GCPtrEffDst, bRm, 0);
|
---|
17421 | IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
|
---|
17422 | IEM_MC_FETCH_MEM_U16(u16Value, pVCpu->iem.s.iEffSeg, GCPtrEffDst);
|
---|
17423 | IEM_MC_REF_GREG_U16(pu16AX, X86_GREG_xAX);
|
---|
17424 | IEM_MC_REF_GREG_U16(pu16DX, X86_GREG_xDX);
|
---|
17425 | IEM_MC_REF_EFLAGS(pEFlags);
|
---|
17426 | IEM_MC_CALL_AIMPL_4(rc, pImpl->pfnU16, pu16AX, pu16DX, u16Value, pEFlags);
|
---|
17427 | IEM_MC_IF_LOCAL_IS_Z(rc) {
|
---|
17428 | IEM_MC_ADVANCE_RIP();
|
---|
17429 | } IEM_MC_ELSE() {
|
---|
17430 | IEM_MC_RAISE_DIVIDE_ERROR();
|
---|
17431 | } IEM_MC_ENDIF();
|
---|
17432 |
|
---|
17433 | IEM_MC_END();
|
---|
17434 | return VINF_SUCCESS;
|
---|
17435 | }
|
---|
17436 |
|
---|
17437 | case IEMMODE_32BIT:
|
---|
17438 | {
|
---|
17439 | IEM_MC_BEGIN(4, 2);
|
---|
17440 | IEM_MC_ARG(uint32_t *, pu32AX, 0);
|
---|
17441 | IEM_MC_ARG(uint32_t *, pu32DX, 1);
|
---|
17442 | IEM_MC_ARG(uint32_t, u32Value, 2);
|
---|
17443 | IEM_MC_ARG(uint32_t *, pEFlags, 3);
|
---|
17444 | IEM_MC_LOCAL(RTGCPTR, GCPtrEffDst);
|
---|
17445 | IEM_MC_LOCAL(int32_t, rc);
|
---|
17446 |
|
---|
17447 | IEM_MC_CALC_RM_EFF_ADDR(GCPtrEffDst, bRm, 0);
|
---|
17448 | IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
|
---|
17449 | IEM_MC_FETCH_MEM_U32(u32Value, pVCpu->iem.s.iEffSeg, GCPtrEffDst);
|
---|
17450 | IEM_MC_REF_GREG_U32(pu32AX, X86_GREG_xAX);
|
---|
17451 | IEM_MC_REF_GREG_U32(pu32DX, X86_GREG_xDX);
|
---|
17452 | IEM_MC_REF_EFLAGS(pEFlags);
|
---|
17453 | IEM_MC_CALL_AIMPL_4(rc, pImpl->pfnU32, pu32AX, pu32DX, u32Value, pEFlags);
|
---|
17454 | IEM_MC_IF_LOCAL_IS_Z(rc) {
|
---|
17455 | IEM_MC_CLEAR_HIGH_GREG_U64_BY_REF(pu32AX);
|
---|
17456 | IEM_MC_CLEAR_HIGH_GREG_U64_BY_REF(pu32DX);
|
---|
17457 | IEM_MC_ADVANCE_RIP();
|
---|
17458 | } IEM_MC_ELSE() {
|
---|
17459 | IEM_MC_RAISE_DIVIDE_ERROR();
|
---|
17460 | } IEM_MC_ENDIF();
|
---|
17461 |
|
---|
17462 | IEM_MC_END();
|
---|
17463 | return VINF_SUCCESS;
|
---|
17464 | }
|
---|
17465 |
|
---|
17466 | case IEMMODE_64BIT:
|
---|
17467 | {
|
---|
17468 | IEM_MC_BEGIN(4, 2);
|
---|
17469 | IEM_MC_ARG(uint64_t *, pu64AX, 0);
|
---|
17470 | IEM_MC_ARG(uint64_t *, pu64DX, 1);
|
---|
17471 | IEM_MC_ARG(uint64_t, u64Value, 2);
|
---|
17472 | IEM_MC_ARG(uint32_t *, pEFlags, 3);
|
---|
17473 | IEM_MC_LOCAL(RTGCPTR, GCPtrEffDst);
|
---|
17474 | IEM_MC_LOCAL(int32_t, rc);
|
---|
17475 |
|
---|
17476 | IEM_MC_CALC_RM_EFF_ADDR(GCPtrEffDst, bRm, 0);
|
---|
17477 | IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
|
---|
17478 | IEM_MC_FETCH_MEM_U64(u64Value, pVCpu->iem.s.iEffSeg, GCPtrEffDst);
|
---|
17479 | IEM_MC_REF_GREG_U64(pu64AX, X86_GREG_xAX);
|
---|
17480 | IEM_MC_REF_GREG_U64(pu64DX, X86_GREG_xDX);
|
---|
17481 | IEM_MC_REF_EFLAGS(pEFlags);
|
---|
17482 | IEM_MC_CALL_AIMPL_4(rc, pImpl->pfnU64, pu64AX, pu64DX, u64Value, pEFlags);
|
---|
17483 | IEM_MC_IF_LOCAL_IS_Z(rc) {
|
---|
17484 | IEM_MC_ADVANCE_RIP();
|
---|
17485 | } IEM_MC_ELSE() {
|
---|
17486 | IEM_MC_RAISE_DIVIDE_ERROR();
|
---|
17487 | } IEM_MC_ENDIF();
|
---|
17488 |
|
---|
17489 | IEM_MC_END();
|
---|
17490 | return VINF_SUCCESS;
|
---|
17491 | }
|
---|
17492 |
|
---|
17493 | IEM_NOT_REACHED_DEFAULT_CASE_RET();
|
---|
17494 | }
|
---|
17495 | }
|
---|
17496 | }
|
---|
17497 |
|
---|
17498 | /** Opcode 0xf6. */
|
---|
17499 | FNIEMOP_DEF(iemOp_Grp3_Eb)
|
---|
17500 | {
|
---|
17501 | uint8_t bRm; IEM_OPCODE_GET_NEXT_U8(&bRm);
|
---|
17502 | switch ((bRm >> X86_MODRM_REG_SHIFT) & X86_MODRM_REG_SMASK)
|
---|
17503 | {
|
---|
17504 | case 0:
|
---|
17505 | return FNIEMOP_CALL_1(iemOp_grp3_test_Eb, bRm);
|
---|
17506 | case 1:
|
---|
17507 | /** @todo testcase: Present on <=386, most 486 (not early), Pentiums, and current CPUs too. CPUUNDOC.EXE */
|
---|
17508 | return IEMOP_RAISE_INVALID_OPCODE();
|
---|
17509 | case 2:
|
---|
17510 | IEMOP_MNEMONIC("not Eb");
|
---|
17511 | return FNIEMOP_CALL_2(iemOpCommonUnaryEb, bRm, &g_iemAImpl_not);
|
---|
17512 | case 3:
|
---|
17513 | IEMOP_MNEMONIC("neg Eb");
|
---|
17514 | return FNIEMOP_CALL_2(iemOpCommonUnaryEb, bRm, &g_iemAImpl_neg);
|
---|
17515 | case 4:
|
---|
17516 | IEMOP_MNEMONIC("mul Eb");
|
---|
17517 | IEMOP_VERIFICATION_UNDEFINED_EFLAGS(X86_EFL_SF | X86_EFL_ZF | X86_EFL_AF | X86_EFL_PF);
|
---|
17518 | return FNIEMOP_CALL_2(iemOpCommonGrp3MulDivEb, bRm, iemAImpl_mul_u8);
|
---|
17519 | case 5:
|
---|
17520 | IEMOP_MNEMONIC("imul Eb");
|
---|
17521 | IEMOP_VERIFICATION_UNDEFINED_EFLAGS(X86_EFL_SF | X86_EFL_ZF | X86_EFL_AF | X86_EFL_PF);
|
---|
17522 | return FNIEMOP_CALL_2(iemOpCommonGrp3MulDivEb, bRm, iemAImpl_imul_u8);
|
---|
17523 | case 6:
|
---|
17524 | IEMOP_MNEMONIC("div Eb");
|
---|
17525 | IEMOP_VERIFICATION_UNDEFINED_EFLAGS(X86_EFL_SF | X86_EFL_ZF | X86_EFL_AF | X86_EFL_PF | X86_EFL_OF | X86_EFL_CF);
|
---|
17526 | return FNIEMOP_CALL_2(iemOpCommonGrp3MulDivEb, bRm, iemAImpl_div_u8);
|
---|
17527 | case 7:
|
---|
17528 | IEMOP_MNEMONIC("idiv Eb");
|
---|
17529 | IEMOP_VERIFICATION_UNDEFINED_EFLAGS(X86_EFL_SF | X86_EFL_ZF | X86_EFL_AF | X86_EFL_PF | X86_EFL_OF | X86_EFL_CF);
|
---|
17530 | return FNIEMOP_CALL_2(iemOpCommonGrp3MulDivEb, bRm, iemAImpl_idiv_u8);
|
---|
17531 | IEM_NOT_REACHED_DEFAULT_CASE_RET();
|
---|
17532 | }
|
---|
17533 | }
|
---|
17534 |
|
---|
17535 |
|
---|
17536 | /** Opcode 0xf7. */
|
---|
17537 | FNIEMOP_DEF(iemOp_Grp3_Ev)
|
---|
17538 | {
|
---|
17539 | uint8_t bRm; IEM_OPCODE_GET_NEXT_U8(&bRm);
|
---|
17540 | switch ((bRm >> X86_MODRM_REG_SHIFT) & X86_MODRM_REG_SMASK)
|
---|
17541 | {
|
---|
17542 | case 0:
|
---|
17543 | return FNIEMOP_CALL_1(iemOp_grp3_test_Ev, bRm);
|
---|
17544 | case 1:
|
---|
17545 | /** @todo testcase: Present on <=386, most 486 (not early), Pentiums, and current CPUs too. CPUUNDOC.EXE */
|
---|
17546 | return IEMOP_RAISE_INVALID_OPCODE();
|
---|
17547 | case 2:
|
---|
17548 | IEMOP_MNEMONIC("not Ev");
|
---|
17549 | return FNIEMOP_CALL_2(iemOpCommonUnaryEv, bRm, &g_iemAImpl_not);
|
---|
17550 | case 3:
|
---|
17551 | IEMOP_MNEMONIC("neg Ev");
|
---|
17552 | return FNIEMOP_CALL_2(iemOpCommonUnaryEv, bRm, &g_iemAImpl_neg);
|
---|
17553 | case 4:
|
---|
17554 | IEMOP_MNEMONIC("mul Ev");
|
---|
17555 | IEMOP_VERIFICATION_UNDEFINED_EFLAGS(X86_EFL_SF | X86_EFL_ZF | X86_EFL_AF | X86_EFL_PF);
|
---|
17556 | return FNIEMOP_CALL_2(iemOpCommonGrp3MulDivEv, bRm, &g_iemAImpl_mul);
|
---|
17557 | case 5:
|
---|
17558 | IEMOP_MNEMONIC("imul Ev");
|
---|
17559 | IEMOP_VERIFICATION_UNDEFINED_EFLAGS(X86_EFL_SF | X86_EFL_ZF | X86_EFL_AF | X86_EFL_PF);
|
---|
17560 | return FNIEMOP_CALL_2(iemOpCommonGrp3MulDivEv, bRm, &g_iemAImpl_imul);
|
---|
17561 | case 6:
|
---|
17562 | IEMOP_MNEMONIC("div Ev");
|
---|
17563 | IEMOP_VERIFICATION_UNDEFINED_EFLAGS(X86_EFL_SF | X86_EFL_ZF | X86_EFL_AF | X86_EFL_PF | X86_EFL_OF | X86_EFL_CF);
|
---|
17564 | return FNIEMOP_CALL_2(iemOpCommonGrp3MulDivEv, bRm, &g_iemAImpl_div);
|
---|
17565 | case 7:
|
---|
17566 | IEMOP_MNEMONIC("idiv Ev");
|
---|
17567 | IEMOP_VERIFICATION_UNDEFINED_EFLAGS(X86_EFL_SF | X86_EFL_ZF | X86_EFL_AF | X86_EFL_PF | X86_EFL_OF | X86_EFL_CF);
|
---|
17568 | return FNIEMOP_CALL_2(iemOpCommonGrp3MulDivEv, bRm, &g_iemAImpl_idiv);
|
---|
17569 | IEM_NOT_REACHED_DEFAULT_CASE_RET();
|
---|
17570 | }
|
---|
17571 | }
|
---|
17572 |
|
---|
17573 |
|
---|
17574 | /** Opcode 0xf8. */
|
---|
17575 | FNIEMOP_DEF(iemOp_clc)
|
---|
17576 | {
|
---|
17577 | IEMOP_MNEMONIC("clc");
|
---|
17578 | IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
|
---|
17579 | IEM_MC_BEGIN(0, 0);
|
---|
17580 | IEM_MC_CLEAR_EFL_BIT(X86_EFL_CF);
|
---|
17581 | IEM_MC_ADVANCE_RIP();
|
---|
17582 | IEM_MC_END();
|
---|
17583 | return VINF_SUCCESS;
|
---|
17584 | }
|
---|
17585 |
|
---|
17586 |
|
---|
17587 | /** Opcode 0xf9. */
|
---|
17588 | FNIEMOP_DEF(iemOp_stc)
|
---|
17589 | {
|
---|
17590 | IEMOP_MNEMONIC("stc");
|
---|
17591 | IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
|
---|
17592 | IEM_MC_BEGIN(0, 0);
|
---|
17593 | IEM_MC_SET_EFL_BIT(X86_EFL_CF);
|
---|
17594 | IEM_MC_ADVANCE_RIP();
|
---|
17595 | IEM_MC_END();
|
---|
17596 | return VINF_SUCCESS;
|
---|
17597 | }
|
---|
17598 |
|
---|
17599 |
|
---|
17600 | /** Opcode 0xfa. */
|
---|
17601 | FNIEMOP_DEF(iemOp_cli)
|
---|
17602 | {
|
---|
17603 | IEMOP_MNEMONIC("cli");
|
---|
17604 | IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
|
---|
17605 | return IEM_MC_DEFER_TO_CIMPL_0(iemCImpl_cli);
|
---|
17606 | }
|
---|
17607 |
|
---|
17608 |
|
---|
17609 | FNIEMOP_DEF(iemOp_sti)
|
---|
17610 | {
|
---|
17611 | IEMOP_MNEMONIC("sti");
|
---|
17612 | IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
|
---|
17613 | return IEM_MC_DEFER_TO_CIMPL_0(iemCImpl_sti);
|
---|
17614 | }
|
---|
17615 |
|
---|
17616 |
|
---|
17617 | /** Opcode 0xfc. */
|
---|
17618 | FNIEMOP_DEF(iemOp_cld)
|
---|
17619 | {
|
---|
17620 | IEMOP_MNEMONIC("cld");
|
---|
17621 | IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
|
---|
17622 | IEM_MC_BEGIN(0, 0);
|
---|
17623 | IEM_MC_CLEAR_EFL_BIT(X86_EFL_DF);
|
---|
17624 | IEM_MC_ADVANCE_RIP();
|
---|
17625 | IEM_MC_END();
|
---|
17626 | return VINF_SUCCESS;
|
---|
17627 | }
|
---|
17628 |
|
---|
17629 |
|
---|
17630 | /** Opcode 0xfd. */
|
---|
17631 | FNIEMOP_DEF(iemOp_std)
|
---|
17632 | {
|
---|
17633 | IEMOP_MNEMONIC("std");
|
---|
17634 | IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
|
---|
17635 | IEM_MC_BEGIN(0, 0);
|
---|
17636 | IEM_MC_SET_EFL_BIT(X86_EFL_DF);
|
---|
17637 | IEM_MC_ADVANCE_RIP();
|
---|
17638 | IEM_MC_END();
|
---|
17639 | return VINF_SUCCESS;
|
---|
17640 | }
|
---|
17641 |
|
---|
17642 |
|
---|
17643 | /** Opcode 0xfe. */
|
---|
17644 | FNIEMOP_DEF(iemOp_Grp4)
|
---|
17645 | {
|
---|
17646 | uint8_t bRm; IEM_OPCODE_GET_NEXT_U8(&bRm);
|
---|
17647 | switch ((bRm >> X86_MODRM_REG_SHIFT) & X86_MODRM_REG_SMASK)
|
---|
17648 | {
|
---|
17649 | case 0:
|
---|
17650 | IEMOP_MNEMONIC("inc Ev");
|
---|
17651 | return FNIEMOP_CALL_2(iemOpCommonUnaryEb, bRm, &g_iemAImpl_inc);
|
---|
17652 | case 1:
|
---|
17653 | IEMOP_MNEMONIC("dec Ev");
|
---|
17654 | return FNIEMOP_CALL_2(iemOpCommonUnaryEb, bRm, &g_iemAImpl_dec);
|
---|
17655 | default:
|
---|
17656 | IEMOP_MNEMONIC("grp4-ud");
|
---|
17657 | return IEMOP_RAISE_INVALID_OPCODE();
|
---|
17658 | }
|
---|
17659 | }
|
---|
17660 |
|
---|
17661 |
|
---|
17662 | /**
|
---|
17663 | * Opcode 0xff /2.
|
---|
17664 | * @param bRm The RM byte.
|
---|
17665 | */
|
---|
17666 | FNIEMOP_DEF_1(iemOp_Grp5_calln_Ev, uint8_t, bRm)
|
---|
17667 | {
|
---|
17668 | IEMOP_MNEMONIC("calln Ev");
|
---|
17669 | IEMOP_HLP_DEFAULT_64BIT_OP_SIZE();
|
---|
17670 |
|
---|
17671 | if ((bRm & X86_MODRM_MOD_MASK) == (3 << X86_MODRM_MOD_SHIFT))
|
---|
17672 | {
|
---|
17673 | /* The new RIP is taken from a register. */
|
---|
17674 | IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
|
---|
17675 | switch (pVCpu->iem.s.enmEffOpSize)
|
---|
17676 | {
|
---|
17677 | case IEMMODE_16BIT:
|
---|
17678 | IEM_MC_BEGIN(1, 0);
|
---|
17679 | IEM_MC_ARG(uint16_t, u16Target, 0);
|
---|
17680 | IEM_MC_FETCH_GREG_U16(u16Target, (bRm & X86_MODRM_RM_MASK) | pVCpu->iem.s.uRexB);
|
---|
17681 | IEM_MC_CALL_CIMPL_1(iemCImpl_call_16, u16Target);
|
---|
17682 | IEM_MC_END()
|
---|
17683 | return VINF_SUCCESS;
|
---|
17684 |
|
---|
17685 | case IEMMODE_32BIT:
|
---|
17686 | IEM_MC_BEGIN(1, 0);
|
---|
17687 | IEM_MC_ARG(uint32_t, u32Target, 0);
|
---|
17688 | IEM_MC_FETCH_GREG_U32(u32Target, (bRm & X86_MODRM_RM_MASK) | pVCpu->iem.s.uRexB);
|
---|
17689 | IEM_MC_CALL_CIMPL_1(iemCImpl_call_32, u32Target);
|
---|
17690 | IEM_MC_END()
|
---|
17691 | return VINF_SUCCESS;
|
---|
17692 |
|
---|
17693 | case IEMMODE_64BIT:
|
---|
17694 | IEM_MC_BEGIN(1, 0);
|
---|
17695 | IEM_MC_ARG(uint64_t, u64Target, 0);
|
---|
17696 | IEM_MC_FETCH_GREG_U64(u64Target, (bRm & X86_MODRM_RM_MASK) | pVCpu->iem.s.uRexB);
|
---|
17697 | IEM_MC_CALL_CIMPL_1(iemCImpl_call_64, u64Target);
|
---|
17698 | IEM_MC_END()
|
---|
17699 | return VINF_SUCCESS;
|
---|
17700 |
|
---|
17701 | IEM_NOT_REACHED_DEFAULT_CASE_RET();
|
---|
17702 | }
|
---|
17703 | }
|
---|
17704 | else
|
---|
17705 | {
|
---|
17706 | /* The new RIP is taken from a register. */
|
---|
17707 | switch (pVCpu->iem.s.enmEffOpSize)
|
---|
17708 | {
|
---|
17709 | case IEMMODE_16BIT:
|
---|
17710 | IEM_MC_BEGIN(1, 1);
|
---|
17711 | IEM_MC_ARG(uint16_t, u16Target, 0);
|
---|
17712 | IEM_MC_LOCAL(RTGCPTR, GCPtrEffSrc);
|
---|
17713 | IEM_MC_CALC_RM_EFF_ADDR(GCPtrEffSrc, bRm, 0);
|
---|
17714 | IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
|
---|
17715 | IEM_MC_FETCH_MEM_U16(u16Target, pVCpu->iem.s.iEffSeg, GCPtrEffSrc);
|
---|
17716 | IEM_MC_CALL_CIMPL_1(iemCImpl_call_16, u16Target);
|
---|
17717 | IEM_MC_END()
|
---|
17718 | return VINF_SUCCESS;
|
---|
17719 |
|
---|
17720 | case IEMMODE_32BIT:
|
---|
17721 | IEM_MC_BEGIN(1, 1);
|
---|
17722 | IEM_MC_ARG(uint32_t, u32Target, 0);
|
---|
17723 | IEM_MC_LOCAL(RTGCPTR, GCPtrEffSrc);
|
---|
17724 | IEM_MC_CALC_RM_EFF_ADDR(GCPtrEffSrc, bRm, 0);
|
---|
17725 | IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
|
---|
17726 | IEM_MC_FETCH_MEM_U32(u32Target, pVCpu->iem.s.iEffSeg, GCPtrEffSrc);
|
---|
17727 | IEM_MC_CALL_CIMPL_1(iemCImpl_call_32, u32Target);
|
---|
17728 | IEM_MC_END()
|
---|
17729 | return VINF_SUCCESS;
|
---|
17730 |
|
---|
17731 | case IEMMODE_64BIT:
|
---|
17732 | IEM_MC_BEGIN(1, 1);
|
---|
17733 | IEM_MC_ARG(uint64_t, u64Target, 0);
|
---|
17734 | IEM_MC_LOCAL(RTGCPTR, GCPtrEffSrc);
|
---|
17735 | IEM_MC_CALC_RM_EFF_ADDR(GCPtrEffSrc, bRm, 0);
|
---|
17736 | IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
|
---|
17737 | IEM_MC_FETCH_MEM_U64(u64Target, pVCpu->iem.s.iEffSeg, GCPtrEffSrc);
|
---|
17738 | IEM_MC_CALL_CIMPL_1(iemCImpl_call_64, u64Target);
|
---|
17739 | IEM_MC_END()
|
---|
17740 | return VINF_SUCCESS;
|
---|
17741 |
|
---|
17742 | IEM_NOT_REACHED_DEFAULT_CASE_RET();
|
---|
17743 | }
|
---|
17744 | }
|
---|
17745 | }
|
---|
17746 |
|
---|
17747 | typedef IEM_CIMPL_DECL_TYPE_3(FNIEMCIMPLFARBRANCH, uint16_t, uSel, uint64_t, offSeg, IEMMODE, enmOpSize);
|
---|
17748 |
|
---|
17749 | FNIEMOP_DEF_2(iemOpHlp_Grp5_far_Ep, uint8_t, bRm, FNIEMCIMPLFARBRANCH *, pfnCImpl)
|
---|
17750 | {
|
---|
17751 | /* Registers? How?? */
|
---|
17752 | if (RT_LIKELY((bRm & X86_MODRM_MOD_MASK) != (3 << X86_MODRM_MOD_SHIFT)))
|
---|
17753 | { /* likely */ }
|
---|
17754 | else
|
---|
17755 | return IEMOP_RAISE_INVALID_OPCODE(); /* callf eax is not legal */
|
---|
17756 |
|
---|
17757 | /* Far pointer loaded from memory. */
|
---|
17758 | switch (pVCpu->iem.s.enmEffOpSize)
|
---|
17759 | {
|
---|
17760 | case IEMMODE_16BIT:
|
---|
17761 | IEM_MC_BEGIN(3, 1);
|
---|
17762 | IEM_MC_ARG(uint16_t, u16Sel, 0);
|
---|
17763 | IEM_MC_ARG(uint16_t, offSeg, 1);
|
---|
17764 | IEM_MC_ARG_CONST(IEMMODE, enmEffOpSize, IEMMODE_16BIT, 2);
|
---|
17765 | IEM_MC_LOCAL(RTGCPTR, GCPtrEffSrc);
|
---|
17766 | IEM_MC_CALC_RM_EFF_ADDR(GCPtrEffSrc, bRm, 0);
|
---|
17767 | IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
|
---|
17768 | IEM_MC_FETCH_MEM_U16(offSeg, pVCpu->iem.s.iEffSeg, GCPtrEffSrc);
|
---|
17769 | IEM_MC_FETCH_MEM_U16_DISP(u16Sel, pVCpu->iem.s.iEffSeg, GCPtrEffSrc, 2);
|
---|
17770 | IEM_MC_CALL_CIMPL_3(pfnCImpl, u16Sel, offSeg, enmEffOpSize);
|
---|
17771 | IEM_MC_END();
|
---|
17772 | return VINF_SUCCESS;
|
---|
17773 |
|
---|
17774 | case IEMMODE_64BIT:
|
---|
17775 | /** @todo testcase: AMD does not seem to believe in the case (see bs-cpu-xcpt-1)
|
---|
17776 | * and will apparently ignore REX.W, at least for the jmp far qword [rsp]
|
---|
17777 | * and call far qword [rsp] encodings. */
|
---|
17778 | if (!IEM_IS_GUEST_CPU_AMD(pVCpu))
|
---|
17779 | {
|
---|
17780 | IEM_MC_BEGIN(3, 1);
|
---|
17781 | IEM_MC_ARG(uint16_t, u16Sel, 0);
|
---|
17782 | IEM_MC_ARG(uint64_t, offSeg, 1);
|
---|
17783 | IEM_MC_ARG_CONST(IEMMODE, enmEffOpSize, IEMMODE_16BIT, 2);
|
---|
17784 | IEM_MC_LOCAL(RTGCPTR, GCPtrEffSrc);
|
---|
17785 | IEM_MC_CALC_RM_EFF_ADDR(GCPtrEffSrc, bRm, 0);
|
---|
17786 | IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
|
---|
17787 | IEM_MC_FETCH_MEM_U64(offSeg, pVCpu->iem.s.iEffSeg, GCPtrEffSrc);
|
---|
17788 | IEM_MC_FETCH_MEM_U16_DISP(u16Sel, pVCpu->iem.s.iEffSeg, GCPtrEffSrc, 8);
|
---|
17789 | IEM_MC_CALL_CIMPL_3(pfnCImpl, u16Sel, offSeg, enmEffOpSize);
|
---|
17790 | IEM_MC_END();
|
---|
17791 | return VINF_SUCCESS;
|
---|
17792 | }
|
---|
17793 | /* AMD falls thru. */
|
---|
17794 |
|
---|
17795 | case IEMMODE_32BIT:
|
---|
17796 | IEM_MC_BEGIN(3, 1);
|
---|
17797 | IEM_MC_ARG(uint16_t, u16Sel, 0);
|
---|
17798 | IEM_MC_ARG(uint32_t, offSeg, 1);
|
---|
17799 | IEM_MC_ARG_CONST(IEMMODE, enmEffOpSize, IEMMODE_32BIT, 2);
|
---|
17800 | IEM_MC_LOCAL(RTGCPTR, GCPtrEffSrc);
|
---|
17801 | IEM_MC_CALC_RM_EFF_ADDR(GCPtrEffSrc, bRm, 0);
|
---|
17802 | IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
|
---|
17803 | IEM_MC_FETCH_MEM_U32(offSeg, pVCpu->iem.s.iEffSeg, GCPtrEffSrc);
|
---|
17804 | IEM_MC_FETCH_MEM_U16_DISP(u16Sel, pVCpu->iem.s.iEffSeg, GCPtrEffSrc, 4);
|
---|
17805 | IEM_MC_CALL_CIMPL_3(pfnCImpl, u16Sel, offSeg, enmEffOpSize);
|
---|
17806 | IEM_MC_END();
|
---|
17807 | return VINF_SUCCESS;
|
---|
17808 |
|
---|
17809 | IEM_NOT_REACHED_DEFAULT_CASE_RET();
|
---|
17810 | }
|
---|
17811 | }
|
---|
17812 |
|
---|
17813 |
|
---|
17814 | /**
|
---|
17815 | * Opcode 0xff /3.
|
---|
17816 | * @param bRm The RM byte.
|
---|
17817 | */
|
---|
17818 | FNIEMOP_DEF_1(iemOp_Grp5_callf_Ep, uint8_t, bRm)
|
---|
17819 | {
|
---|
17820 | IEMOP_MNEMONIC("callf Ep");
|
---|
17821 | return FNIEMOP_CALL_2(iemOpHlp_Grp5_far_Ep, bRm, iemCImpl_callf);
|
---|
17822 | }
|
---|
17823 |
|
---|
17824 |
|
---|
17825 | /**
|
---|
17826 | * Opcode 0xff /4.
|
---|
17827 | * @param bRm The RM byte.
|
---|
17828 | */
|
---|
17829 | FNIEMOP_DEF_1(iemOp_Grp5_jmpn_Ev, uint8_t, bRm)
|
---|
17830 | {
|
---|
17831 | IEMOP_MNEMONIC("jmpn Ev");
|
---|
17832 | IEMOP_HLP_DEFAULT_64BIT_OP_SIZE();
|
---|
17833 |
|
---|
17834 | if ((bRm & X86_MODRM_MOD_MASK) == (3 << X86_MODRM_MOD_SHIFT))
|
---|
17835 | {
|
---|
17836 | /* The new RIP is taken from a register. */
|
---|
17837 | IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
|
---|
17838 | switch (pVCpu->iem.s.enmEffOpSize)
|
---|
17839 | {
|
---|
17840 | case IEMMODE_16BIT:
|
---|
17841 | IEM_MC_BEGIN(0, 1);
|
---|
17842 | IEM_MC_LOCAL(uint16_t, u16Target);
|
---|
17843 | IEM_MC_FETCH_GREG_U16(u16Target, (bRm & X86_MODRM_RM_MASK) | pVCpu->iem.s.uRexB);
|
---|
17844 | IEM_MC_SET_RIP_U16(u16Target);
|
---|
17845 | IEM_MC_END()
|
---|
17846 | return VINF_SUCCESS;
|
---|
17847 |
|
---|
17848 | case IEMMODE_32BIT:
|
---|
17849 | IEM_MC_BEGIN(0, 1);
|
---|
17850 | IEM_MC_LOCAL(uint32_t, u32Target);
|
---|
17851 | IEM_MC_FETCH_GREG_U32(u32Target, (bRm & X86_MODRM_RM_MASK) | pVCpu->iem.s.uRexB);
|
---|
17852 | IEM_MC_SET_RIP_U32(u32Target);
|
---|
17853 | IEM_MC_END()
|
---|
17854 | return VINF_SUCCESS;
|
---|
17855 |
|
---|
17856 | case IEMMODE_64BIT:
|
---|
17857 | IEM_MC_BEGIN(0, 1);
|
---|
17858 | IEM_MC_LOCAL(uint64_t, u64Target);
|
---|
17859 | IEM_MC_FETCH_GREG_U64(u64Target, (bRm & X86_MODRM_RM_MASK) | pVCpu->iem.s.uRexB);
|
---|
17860 | IEM_MC_SET_RIP_U64(u64Target);
|
---|
17861 | IEM_MC_END()
|
---|
17862 | return VINF_SUCCESS;
|
---|
17863 |
|
---|
17864 | IEM_NOT_REACHED_DEFAULT_CASE_RET();
|
---|
17865 | }
|
---|
17866 | }
|
---|
17867 | else
|
---|
17868 | {
|
---|
17869 | /* The new RIP is taken from a memory location. */
|
---|
17870 | switch (pVCpu->iem.s.enmEffOpSize)
|
---|
17871 | {
|
---|
17872 | case IEMMODE_16BIT:
|
---|
17873 | IEM_MC_BEGIN(0, 2);
|
---|
17874 | IEM_MC_LOCAL(uint16_t, u16Target);
|
---|
17875 | IEM_MC_LOCAL(RTGCPTR, GCPtrEffSrc);
|
---|
17876 | IEM_MC_CALC_RM_EFF_ADDR(GCPtrEffSrc, bRm, 0);
|
---|
17877 | IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
|
---|
17878 | IEM_MC_FETCH_MEM_U16(u16Target, pVCpu->iem.s.iEffSeg, GCPtrEffSrc);
|
---|
17879 | IEM_MC_SET_RIP_U16(u16Target);
|
---|
17880 | IEM_MC_END()
|
---|
17881 | return VINF_SUCCESS;
|
---|
17882 |
|
---|
17883 | case IEMMODE_32BIT:
|
---|
17884 | IEM_MC_BEGIN(0, 2);
|
---|
17885 | IEM_MC_LOCAL(uint32_t, u32Target);
|
---|
17886 | IEM_MC_LOCAL(RTGCPTR, GCPtrEffSrc);
|
---|
17887 | IEM_MC_CALC_RM_EFF_ADDR(GCPtrEffSrc, bRm, 0);
|
---|
17888 | IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
|
---|
17889 | IEM_MC_FETCH_MEM_U32(u32Target, pVCpu->iem.s.iEffSeg, GCPtrEffSrc);
|
---|
17890 | IEM_MC_SET_RIP_U32(u32Target);
|
---|
17891 | IEM_MC_END()
|
---|
17892 | return VINF_SUCCESS;
|
---|
17893 |
|
---|
17894 | case IEMMODE_64BIT:
|
---|
17895 | IEM_MC_BEGIN(0, 2);
|
---|
17896 | IEM_MC_LOCAL(uint64_t, u64Target);
|
---|
17897 | IEM_MC_LOCAL(RTGCPTR, GCPtrEffSrc);
|
---|
17898 | IEM_MC_CALC_RM_EFF_ADDR(GCPtrEffSrc, bRm, 0);
|
---|
17899 | IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
|
---|
17900 | IEM_MC_FETCH_MEM_U64(u64Target, pVCpu->iem.s.iEffSeg, GCPtrEffSrc);
|
---|
17901 | IEM_MC_SET_RIP_U64(u64Target);
|
---|
17902 | IEM_MC_END()
|
---|
17903 | return VINF_SUCCESS;
|
---|
17904 |
|
---|
17905 | IEM_NOT_REACHED_DEFAULT_CASE_RET();
|
---|
17906 | }
|
---|
17907 | }
|
---|
17908 | }
|
---|
17909 |
|
---|
17910 |
|
---|
17911 | /**
|
---|
17912 | * Opcode 0xff /5.
|
---|
17913 | * @param bRm The RM byte.
|
---|
17914 | */
|
---|
17915 | FNIEMOP_DEF_1(iemOp_Grp5_jmpf_Ep, uint8_t, bRm)
|
---|
17916 | {
|
---|
17917 | IEMOP_MNEMONIC("jmpf Ep");
|
---|
17918 | return FNIEMOP_CALL_2(iemOpHlp_Grp5_far_Ep, bRm, iemCImpl_FarJmp);
|
---|
17919 | }
|
---|
17920 |
|
---|
17921 |
|
---|
17922 | /**
|
---|
17923 | * Opcode 0xff /6.
|
---|
17924 | * @param bRm The RM byte.
|
---|
17925 | */
|
---|
17926 | FNIEMOP_DEF_1(iemOp_Grp5_push_Ev, uint8_t, bRm)
|
---|
17927 | {
|
---|
17928 | IEMOP_MNEMONIC("push Ev");
|
---|
17929 |
|
---|
17930 | /* Registers are handled by a common worker. */
|
---|
17931 | if ((bRm & X86_MODRM_MOD_MASK) == (3 << X86_MODRM_MOD_SHIFT))
|
---|
17932 | return FNIEMOP_CALL_1(iemOpCommonPushGReg, (bRm & X86_MODRM_RM_MASK) | pVCpu->iem.s.uRexB);
|
---|
17933 |
|
---|
17934 | /* Memory we do here. */
|
---|
17935 | IEMOP_HLP_DEFAULT_64BIT_OP_SIZE();
|
---|
17936 | switch (pVCpu->iem.s.enmEffOpSize)
|
---|
17937 | {
|
---|
17938 | case IEMMODE_16BIT:
|
---|
17939 | IEM_MC_BEGIN(0, 2);
|
---|
17940 | IEM_MC_LOCAL(uint16_t, u16Src);
|
---|
17941 | IEM_MC_LOCAL(RTGCPTR, GCPtrEffSrc);
|
---|
17942 | IEM_MC_CALC_RM_EFF_ADDR(GCPtrEffSrc, bRm, 0);
|
---|
17943 | IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
|
---|
17944 | IEM_MC_FETCH_MEM_U16(u16Src, pVCpu->iem.s.iEffSeg, GCPtrEffSrc);
|
---|
17945 | IEM_MC_PUSH_U16(u16Src);
|
---|
17946 | IEM_MC_ADVANCE_RIP();
|
---|
17947 | IEM_MC_END();
|
---|
17948 | return VINF_SUCCESS;
|
---|
17949 |
|
---|
17950 | case IEMMODE_32BIT:
|
---|
17951 | IEM_MC_BEGIN(0, 2);
|
---|
17952 | IEM_MC_LOCAL(uint32_t, u32Src);
|
---|
17953 | IEM_MC_LOCAL(RTGCPTR, GCPtrEffSrc);
|
---|
17954 | IEM_MC_CALC_RM_EFF_ADDR(GCPtrEffSrc, bRm, 0);
|
---|
17955 | IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
|
---|
17956 | IEM_MC_FETCH_MEM_U32(u32Src, pVCpu->iem.s.iEffSeg, GCPtrEffSrc);
|
---|
17957 | IEM_MC_PUSH_U32(u32Src);
|
---|
17958 | IEM_MC_ADVANCE_RIP();
|
---|
17959 | IEM_MC_END();
|
---|
17960 | return VINF_SUCCESS;
|
---|
17961 |
|
---|
17962 | case IEMMODE_64BIT:
|
---|
17963 | IEM_MC_BEGIN(0, 2);
|
---|
17964 | IEM_MC_LOCAL(uint64_t, u64Src);
|
---|
17965 | IEM_MC_LOCAL(RTGCPTR, GCPtrEffSrc);
|
---|
17966 | IEM_MC_CALC_RM_EFF_ADDR(GCPtrEffSrc, bRm, 0);
|
---|
17967 | IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
|
---|
17968 | IEM_MC_FETCH_MEM_U64(u64Src, pVCpu->iem.s.iEffSeg, GCPtrEffSrc);
|
---|
17969 | IEM_MC_PUSH_U64(u64Src);
|
---|
17970 | IEM_MC_ADVANCE_RIP();
|
---|
17971 | IEM_MC_END();
|
---|
17972 | return VINF_SUCCESS;
|
---|
17973 |
|
---|
17974 | IEM_NOT_REACHED_DEFAULT_CASE_RET();
|
---|
17975 | }
|
---|
17976 | }
|
---|
17977 |
|
---|
17978 |
|
---|
17979 | /** Opcode 0xff. */
|
---|
17980 | FNIEMOP_DEF(iemOp_Grp5)
|
---|
17981 | {
|
---|
17982 | uint8_t bRm; IEM_OPCODE_GET_NEXT_U8(&bRm);
|
---|
17983 | switch ((bRm >> X86_MODRM_REG_SHIFT) & X86_MODRM_REG_SMASK)
|
---|
17984 | {
|
---|
17985 | case 0:
|
---|
17986 | IEMOP_MNEMONIC("inc Ev");
|
---|
17987 | return FNIEMOP_CALL_2(iemOpCommonUnaryEv, bRm, &g_iemAImpl_inc);
|
---|
17988 | case 1:
|
---|
17989 | IEMOP_MNEMONIC("dec Ev");
|
---|
17990 | return FNIEMOP_CALL_2(iemOpCommonUnaryEv, bRm, &g_iemAImpl_dec);
|
---|
17991 | case 2:
|
---|
17992 | return FNIEMOP_CALL_1(iemOp_Grp5_calln_Ev, bRm);
|
---|
17993 | case 3:
|
---|
17994 | return FNIEMOP_CALL_1(iemOp_Grp5_callf_Ep, bRm);
|
---|
17995 | case 4:
|
---|
17996 | return FNIEMOP_CALL_1(iemOp_Grp5_jmpn_Ev, bRm);
|
---|
17997 | case 5:
|
---|
17998 | return FNIEMOP_CALL_1(iemOp_Grp5_jmpf_Ep, bRm);
|
---|
17999 | case 6:
|
---|
18000 | return FNIEMOP_CALL_1(iemOp_Grp5_push_Ev, bRm);
|
---|
18001 | case 7:
|
---|
18002 | IEMOP_MNEMONIC("grp5-ud");
|
---|
18003 | return IEMOP_RAISE_INVALID_OPCODE();
|
---|
18004 | }
|
---|
18005 | AssertFailedReturn(VERR_IEM_IPE_3);
|
---|
18006 | }
|
---|
18007 |
|
---|
18008 |
|
---|
18009 |
|
---|
18010 | const PFNIEMOP g_apfnOneByteMap[256] =
|
---|
18011 | {
|
---|
18012 | /* 0x00 */ iemOp_add_Eb_Gb, iemOp_add_Ev_Gv, iemOp_add_Gb_Eb, iemOp_add_Gv_Ev,
|
---|
18013 | /* 0x04 */ iemOp_add_Al_Ib, iemOp_add_eAX_Iz, iemOp_push_ES, iemOp_pop_ES,
|
---|
18014 | /* 0x08 */ iemOp_or_Eb_Gb, iemOp_or_Ev_Gv, iemOp_or_Gb_Eb, iemOp_or_Gv_Ev,
|
---|
18015 | /* 0x0c */ iemOp_or_Al_Ib, iemOp_or_eAX_Iz, iemOp_push_CS, iemOp_2byteEscape,
|
---|
18016 | /* 0x10 */ iemOp_adc_Eb_Gb, iemOp_adc_Ev_Gv, iemOp_adc_Gb_Eb, iemOp_adc_Gv_Ev,
|
---|
18017 | /* 0x14 */ iemOp_adc_Al_Ib, iemOp_adc_eAX_Iz, iemOp_push_SS, iemOp_pop_SS,
|
---|
18018 | /* 0x18 */ iemOp_sbb_Eb_Gb, iemOp_sbb_Ev_Gv, iemOp_sbb_Gb_Eb, iemOp_sbb_Gv_Ev,
|
---|
18019 | /* 0x1c */ iemOp_sbb_Al_Ib, iemOp_sbb_eAX_Iz, iemOp_push_DS, iemOp_pop_DS,
|
---|
18020 | /* 0x20 */ iemOp_and_Eb_Gb, iemOp_and_Ev_Gv, iemOp_and_Gb_Eb, iemOp_and_Gv_Ev,
|
---|
18021 | /* 0x24 */ iemOp_and_Al_Ib, iemOp_and_eAX_Iz, iemOp_seg_ES, iemOp_daa,
|
---|
18022 | /* 0x28 */ iemOp_sub_Eb_Gb, iemOp_sub_Ev_Gv, iemOp_sub_Gb_Eb, iemOp_sub_Gv_Ev,
|
---|
18023 | /* 0x2c */ iemOp_sub_Al_Ib, iemOp_sub_eAX_Iz, iemOp_seg_CS, iemOp_das,
|
---|
18024 | /* 0x30 */ iemOp_xor_Eb_Gb, iemOp_xor_Ev_Gv, iemOp_xor_Gb_Eb, iemOp_xor_Gv_Ev,
|
---|
18025 | /* 0x34 */ iemOp_xor_Al_Ib, iemOp_xor_eAX_Iz, iemOp_seg_SS, iemOp_aaa,
|
---|
18026 | /* 0x38 */ iemOp_cmp_Eb_Gb, iemOp_cmp_Ev_Gv, iemOp_cmp_Gb_Eb, iemOp_cmp_Gv_Ev,
|
---|
18027 | /* 0x3c */ iemOp_cmp_Al_Ib, iemOp_cmp_eAX_Iz, iemOp_seg_DS, iemOp_aas,
|
---|
18028 | /* 0x40 */ iemOp_inc_eAX, iemOp_inc_eCX, iemOp_inc_eDX, iemOp_inc_eBX,
|
---|
18029 | /* 0x44 */ iemOp_inc_eSP, iemOp_inc_eBP, iemOp_inc_eSI, iemOp_inc_eDI,
|
---|
18030 | /* 0x48 */ iemOp_dec_eAX, iemOp_dec_eCX, iemOp_dec_eDX, iemOp_dec_eBX,
|
---|
18031 | /* 0x4c */ iemOp_dec_eSP, iemOp_dec_eBP, iemOp_dec_eSI, iemOp_dec_eDI,
|
---|
18032 | /* 0x50 */ iemOp_push_eAX, iemOp_push_eCX, iemOp_push_eDX, iemOp_push_eBX,
|
---|
18033 | /* 0x54 */ iemOp_push_eSP, iemOp_push_eBP, iemOp_push_eSI, iemOp_push_eDI,
|
---|
18034 | /* 0x58 */ iemOp_pop_eAX, iemOp_pop_eCX, iemOp_pop_eDX, iemOp_pop_eBX,
|
---|
18035 | /* 0x5c */ iemOp_pop_eSP, iemOp_pop_eBP, iemOp_pop_eSI, iemOp_pop_eDI,
|
---|
18036 | /* 0x60 */ iemOp_pusha, iemOp_popa, iemOp_bound_Gv_Ma_evex, iemOp_arpl_Ew_Gw_movsx_Gv_Ev,
|
---|
18037 | /* 0x64 */ iemOp_seg_FS, iemOp_seg_GS, iemOp_op_size, iemOp_addr_size,
|
---|
18038 | /* 0x68 */ iemOp_push_Iz, iemOp_imul_Gv_Ev_Iz, iemOp_push_Ib, iemOp_imul_Gv_Ev_Ib,
|
---|
18039 | /* 0x6c */ iemOp_insb_Yb_DX, iemOp_inswd_Yv_DX, iemOp_outsb_Yb_DX, iemOp_outswd_Yv_DX,
|
---|
18040 | /* 0x70 */ iemOp_jo_Jb, iemOp_jno_Jb, iemOp_jc_Jb, iemOp_jnc_Jb,
|
---|
18041 | /* 0x74 */ iemOp_je_Jb, iemOp_jne_Jb, iemOp_jbe_Jb, iemOp_jnbe_Jb,
|
---|
18042 | /* 0x78 */ iemOp_js_Jb, iemOp_jns_Jb, iemOp_jp_Jb, iemOp_jnp_Jb,
|
---|
18043 | /* 0x7c */ iemOp_jl_Jb, iemOp_jnl_Jb, iemOp_jle_Jb, iemOp_jnle_Jb,
|
---|
18044 | /* 0x80 */ iemOp_Grp1_Eb_Ib_80, iemOp_Grp1_Ev_Iz, iemOp_Grp1_Eb_Ib_82, iemOp_Grp1_Ev_Ib,
|
---|
18045 | /* 0x84 */ iemOp_test_Eb_Gb, iemOp_test_Ev_Gv, iemOp_xchg_Eb_Gb, iemOp_xchg_Ev_Gv,
|
---|
18046 | /* 0x88 */ iemOp_mov_Eb_Gb, iemOp_mov_Ev_Gv, iemOp_mov_Gb_Eb, iemOp_mov_Gv_Ev,
|
---|
18047 | /* 0x8c */ iemOp_mov_Ev_Sw, iemOp_lea_Gv_M, iemOp_mov_Sw_Ev, iemOp_Grp1A,
|
---|
18048 | /* 0x90 */ iemOp_nop, iemOp_xchg_eCX_eAX, iemOp_xchg_eDX_eAX, iemOp_xchg_eBX_eAX,
|
---|
18049 | /* 0x94 */ iemOp_xchg_eSP_eAX, iemOp_xchg_eBP_eAX, iemOp_xchg_eSI_eAX, iemOp_xchg_eDI_eAX,
|
---|
18050 | /* 0x98 */ iemOp_cbw, iemOp_cwd, iemOp_call_Ap, iemOp_wait,
|
---|
18051 | /* 0x9c */ iemOp_pushf_Fv, iemOp_popf_Fv, iemOp_sahf, iemOp_lahf,
|
---|
18052 | /* 0xa0 */ iemOp_mov_Al_Ob, iemOp_mov_rAX_Ov, iemOp_mov_Ob_AL, iemOp_mov_Ov_rAX,
|
---|
18053 | /* 0xa4 */ iemOp_movsb_Xb_Yb, iemOp_movswd_Xv_Yv, iemOp_cmpsb_Xb_Yb, iemOp_cmpswd_Xv_Yv,
|
---|
18054 | /* 0xa8 */ iemOp_test_AL_Ib, iemOp_test_eAX_Iz, iemOp_stosb_Yb_AL, iemOp_stoswd_Yv_eAX,
|
---|
18055 | /* 0xac */ iemOp_lodsb_AL_Xb, iemOp_lodswd_eAX_Xv, iemOp_scasb_AL_Xb, iemOp_scaswd_eAX_Xv,
|
---|
18056 | /* 0xb0 */ iemOp_mov_AL_Ib, iemOp_CL_Ib, iemOp_DL_Ib, iemOp_BL_Ib,
|
---|
18057 | /* 0xb4 */ iemOp_mov_AH_Ib, iemOp_CH_Ib, iemOp_DH_Ib, iemOp_BH_Ib,
|
---|
18058 | /* 0xb8 */ iemOp_eAX_Iv, iemOp_eCX_Iv, iemOp_eDX_Iv, iemOp_eBX_Iv,
|
---|
18059 | /* 0xbc */ iemOp_eSP_Iv, iemOp_eBP_Iv, iemOp_eSI_Iv, iemOp_eDI_Iv,
|
---|
18060 | /* 0xc0 */ iemOp_Grp2_Eb_Ib, iemOp_Grp2_Ev_Ib, iemOp_retn_Iw, iemOp_retn,
|
---|
18061 | /* 0xc4 */ iemOp_les_Gv_Mp_vex2, iemOp_lds_Gv_Mp_vex3, iemOp_Grp11_Eb_Ib, iemOp_Grp11_Ev_Iz,
|
---|
18062 | /* 0xc8 */ iemOp_enter_Iw_Ib, iemOp_leave, iemOp_retf_Iw, iemOp_retf,
|
---|
18063 | /* 0xcc */ iemOp_int_3, iemOp_int_Ib, iemOp_into, iemOp_iret,
|
---|
18064 | /* 0xd0 */ iemOp_Grp2_Eb_1, iemOp_Grp2_Ev_1, iemOp_Grp2_Eb_CL, iemOp_Grp2_Ev_CL,
|
---|
18065 | /* 0xd4 */ iemOp_aam_Ib, iemOp_aad_Ib, iemOp_salc, iemOp_xlat,
|
---|
18066 | /* 0xd8 */ iemOp_EscF0, iemOp_EscF1, iemOp_EscF2, iemOp_EscF3,
|
---|
18067 | /* 0xdc */ iemOp_EscF4, iemOp_EscF5, iemOp_EscF6, iemOp_EscF7,
|
---|
18068 | /* 0xe0 */ iemOp_loopne_Jb, iemOp_loope_Jb, iemOp_loop_Jb, iemOp_jecxz_Jb,
|
---|
18069 | /* 0xe4 */ iemOp_in_AL_Ib, iemOp_in_eAX_Ib, iemOp_out_Ib_AL, iemOp_out_Ib_eAX,
|
---|
18070 | /* 0xe8 */ iemOp_call_Jv, iemOp_jmp_Jv, iemOp_jmp_Ap, iemOp_jmp_Jb,
|
---|
18071 | /* 0xec */ iemOp_in_AL_DX, iemOp_eAX_DX, iemOp_out_DX_AL, iemOp_out_DX_eAX,
|
---|
18072 | /* 0xf0 */ iemOp_lock, iemOp_int_1, iemOp_repne, iemOp_repe,
|
---|
18073 | /* 0xf4 */ iemOp_hlt, iemOp_cmc, iemOp_Grp3_Eb, iemOp_Grp3_Ev,
|
---|
18074 | /* 0xf8 */ iemOp_clc, iemOp_stc, iemOp_cli, iemOp_sti,
|
---|
18075 | /* 0xfc */ iemOp_cld, iemOp_std, iemOp_Grp4, iemOp_Grp5,
|
---|
18076 | };
|
---|
18077 |
|
---|
18078 |
|
---|
18079 | /** @} */
|
---|
18080 |
|
---|
18081 | #ifdef _MSC_VER
|
---|
18082 | # pragma warning(pop)
|
---|
18083 | #endif
|
---|