VirtualBox

source: vbox/trunk/src/VBox/VMM/PDMDevHlp.cpp@ 34187

Last change on this file since 34187 was 34163, checked in by vboxsync, 14 years ago

PGMR3PhysRomRegister/PDMDevHlpROMRegister: Added cbBinary argument to allow specifying a binary smaller than the range (no alignment restrictions either). Untested.

  • Property svn:eol-style set to native
  • Property svn:keywords set to Id
File size: 139.0 KB
Line 
1/* $Id: PDMDevHlp.cpp 34163 2010-11-18 12:16:43Z vboxsync $ */
2/** @file
3 * PDM - Pluggable Device and Driver Manager, Device Helpers.
4 */
5
6/*
7 * Copyright (C) 2006-2010 Oracle Corporation
8 *
9 * This file is part of VirtualBox Open Source Edition (OSE), as
10 * available from http://www.virtualbox.org. This file is free software;
11 * you can redistribute it and/or modify it under the terms of the GNU
12 * General Public License (GPL) as published by the Free Software
13 * Foundation, in version 2 as it comes in the "COPYING" file of the
14 * VirtualBox OSE distribution. VirtualBox OSE is distributed in the
15 * hope that it will be useful, but WITHOUT ANY WARRANTY of any kind.
16 */
17
18
19/*******************************************************************************
20* Header Files *
21*******************************************************************************/
22#define LOG_GROUP LOG_GROUP_PDM_DEVICE
23#include "PDMInternal.h"
24#include <VBox/pdm.h>
25#include <VBox/mm.h>
26#include <VBox/pgm.h>
27#include <VBox/iom.h>
28#include <VBox/rem.h>
29#include <VBox/dbgf.h>
30#include <VBox/vmapi.h>
31#include <VBox/vm.h>
32#include <VBox/uvm.h>
33#include <VBox/vmm.h>
34
35#include <VBox/version.h>
36#include <VBox/log.h>
37#include <VBox/err.h>
38#include <iprt/asm.h>
39#include <iprt/assert.h>
40#include <iprt/ctype.h>
41#include <iprt/string.h>
42#include <iprt/thread.h>
43
44
45/*******************************************************************************
46* Defined Constants And Macros *
47*******************************************************************************/
48/** @def PDM_DEVHLP_DEADLOCK_DETECTION
49 * Define this to enable the deadlock detection when accessing physical memory.
50 */
51#if /*defined(DEBUG_bird) ||*/ defined(DOXYGEN_RUNNING)
52# define PDM_DEVHLP_DEADLOCK_DETECTION /**< @todo enable DevHlp deadlock detection! */
53#endif
54
55
56/*******************************************************************************
57* Defined Constants And Macros *
58*******************************************************************************/
59/** @name R3 DevHlp
60 * @{
61 */
62
63
64/** @interface_method_impl{PDMDEVHLPR3,pfnIOPortRegister} */
65static DECLCALLBACK(int) pdmR3DevHlp_IOPortRegister(PPDMDEVINS pDevIns, RTIOPORT Port, RTUINT cPorts, RTHCPTR pvUser, PFNIOMIOPORTOUT pfnOut, PFNIOMIOPORTIN pfnIn,
66 PFNIOMIOPORTOUTSTRING pfnOutStr, PFNIOMIOPORTINSTRING pfnInStr, const char *pszDesc)
67{
68 PDMDEV_ASSERT_DEVINS(pDevIns);
69 LogFlow(("pdmR3DevHlp_IOPortRegister: caller='%s'/%d: Port=%#x cPorts=%#x pvUser=%p pfnOut=%p pfnIn=%p pfnOutStr=%p pfnInStr=%p p32_tszDesc=%p:{%s}\n", pDevIns->pReg->szName, pDevIns->iInstance,
70 Port, cPorts, pvUser, pfnOut, pfnIn, pfnOutStr, pfnInStr, pszDesc, pszDesc));
71 VM_ASSERT_EMT(pDevIns->Internal.s.pVMR3);
72
73#if 0 /** @todo needs a real string cache for this */
74 if (pDevIns->iInstance > 0)
75 {
76 char *pszDesc2 = MMR3HeapAPrintf(pVM, MM_TAG_PDM_DEVICE_DESC, "%s [%u]", pszDesc, pDevIns->iInstance);
77 if (pszDesc2)
78 pszDesc = pszDesc2;
79 }
80#endif
81
82 int rc = IOMR3IOPortRegisterR3(pDevIns->Internal.s.pVMR3, pDevIns, Port, cPorts, pvUser, pfnOut, pfnIn, pfnOutStr, pfnInStr, pszDesc);
83
84 LogFlow(("pdmR3DevHlp_IOPortRegister: caller='%s'/%d: returns %Rrc\n", pDevIns->pReg->szName, pDevIns->iInstance, rc));
85 return rc;
86}
87
88
89/** @interface_method_impl{PDMDEVHLPR3,pfnIOPortRegisterRC} */
90static DECLCALLBACK(int) pdmR3DevHlp_IOPortRegisterRC(PPDMDEVINS pDevIns, RTIOPORT Port, RTUINT cPorts, RTRCPTR pvUser,
91 const char *pszOut, const char *pszIn,
92 const char *pszOutStr, const char *pszInStr, const char *pszDesc)
93{
94 PDMDEV_ASSERT_DEVINS(pDevIns);
95 VM_ASSERT_EMT(pDevIns->Internal.s.pVMR3);
96 LogFlow(("pdmR3DevHlp_IOPortRegisterRC: caller='%s'/%d: Port=%#x cPorts=%#x pvUser=%p pszOut=%p:{%s} pszIn=%p:{%s} pszOutStr=%p:{%s} pszInStr=%p:{%s} pszDesc=%p:{%s}\n", pDevIns->pReg->szName, pDevIns->iInstance,
97 Port, cPorts, pvUser, pszOut, pszOut, pszIn, pszIn, pszOutStr, pszOutStr, pszInStr, pszInStr, pszDesc, pszDesc));
98
99 /*
100 * Resolve the functions (one of the can be NULL).
101 */
102 int rc = VINF_SUCCESS;
103 if ( pDevIns->pReg->szRCMod[0]
104 && (pDevIns->pReg->fFlags & PDM_DEVREG_FLAGS_RC))
105 {
106 RTRCPTR RCPtrIn = NIL_RTRCPTR;
107 if (pszIn)
108 {
109 rc = PDMR3LdrGetSymbolRCLazy(pDevIns->Internal.s.pVMR3, pDevIns->pReg->szRCMod, pszIn, &RCPtrIn);
110 AssertMsgRC(rc, ("Failed to resolve %s.%s (pszIn)\n", pDevIns->pReg->szRCMod, pszIn));
111 }
112 RTRCPTR RCPtrOut = NIL_RTRCPTR;
113 if (pszOut && RT_SUCCESS(rc))
114 {
115 rc = PDMR3LdrGetSymbolRCLazy(pDevIns->Internal.s.pVMR3, pDevIns->pReg->szRCMod, pszOut, &RCPtrOut);
116 AssertMsgRC(rc, ("Failed to resolve %s.%s (pszOut)\n", pDevIns->pReg->szRCMod, pszOut));
117 }
118 RTRCPTR RCPtrInStr = NIL_RTRCPTR;
119 if (pszInStr && RT_SUCCESS(rc))
120 {
121 rc = PDMR3LdrGetSymbolRCLazy(pDevIns->Internal.s.pVMR3, pDevIns->pReg->szRCMod, pszInStr, &RCPtrInStr);
122 AssertMsgRC(rc, ("Failed to resolve %s.%s (pszInStr)\n", pDevIns->pReg->szRCMod, pszInStr));
123 }
124 RTRCPTR RCPtrOutStr = NIL_RTRCPTR;
125 if (pszOutStr && RT_SUCCESS(rc))
126 {
127 rc = PDMR3LdrGetSymbolRCLazy(pDevIns->Internal.s.pVMR3, pDevIns->pReg->szRCMod, pszOutStr, &RCPtrOutStr);
128 AssertMsgRC(rc, ("Failed to resolve %s.%s (pszOutStr)\n", pDevIns->pReg->szRCMod, pszOutStr));
129 }
130
131 if (RT_SUCCESS(rc))
132 {
133#if 0 /** @todo needs a real string cache for this */
134 if (pDevIns->iInstance > 0)
135 {
136 char *pszDesc2 = MMR3HeapAPrintf(pVM, MM_TAG_PDM_DEVICE_DESC, "%s [%u]", pszDesc, pDevIns->iInstance);
137 if (pszDesc2)
138 pszDesc = pszDesc2;
139 }
140#endif
141
142 rc = IOMR3IOPortRegisterRC(pDevIns->Internal.s.pVMR3, pDevIns, Port, cPorts, pvUser, RCPtrOut, RCPtrIn, RCPtrOutStr, RCPtrInStr, pszDesc);
143 }
144 }
145 else
146 {
147 AssertMsgFailed(("No GC module for this driver!\n"));
148 rc = VERR_INVALID_PARAMETER;
149 }
150
151 LogFlow(("pdmR3DevHlp_IOPortRegisterRC: caller='%s'/%d: returns %Rrc\n", pDevIns->pReg->szName, pDevIns->iInstance, rc));
152 return rc;
153}
154
155
156/** @interface_method_impl{PDMDEVHLPR3,pfnIOPortRegisterR0} */
157static DECLCALLBACK(int) pdmR3DevHlp_IOPortRegisterR0(PPDMDEVINS pDevIns, RTIOPORT Port, RTUINT cPorts, RTR0PTR pvUser,
158 const char *pszOut, const char *pszIn,
159 const char *pszOutStr, const char *pszInStr, const char *pszDesc)
160{
161 PDMDEV_ASSERT_DEVINS(pDevIns);
162 VM_ASSERT_EMT(pDevIns->Internal.s.pVMR3);
163 LogFlow(("pdmR3DevHlp_IOPortRegisterR0: caller='%s'/%d: Port=%#x cPorts=%#x pvUser=%p pszOut=%p:{%s} pszIn=%p:{%s} pszOutStr=%p:{%s} pszInStr=%p:{%s} pszDesc=%p:{%s}\n", pDevIns->pReg->szName, pDevIns->iInstance,
164 Port, cPorts, pvUser, pszOut, pszOut, pszIn, pszIn, pszOutStr, pszOutStr, pszInStr, pszInStr, pszDesc, pszDesc));
165
166 /*
167 * Resolve the functions (one of the can be NULL).
168 */
169 int rc = VINF_SUCCESS;
170 if ( pDevIns->pReg->szR0Mod[0]
171 && (pDevIns->pReg->fFlags & PDM_DEVREG_FLAGS_R0))
172 {
173 R0PTRTYPE(PFNIOMIOPORTIN) pfnR0PtrIn = 0;
174 if (pszIn)
175 {
176 rc = PDMR3LdrGetSymbolR0Lazy(pDevIns->Internal.s.pVMR3, pDevIns->pReg->szR0Mod, pszIn, &pfnR0PtrIn);
177 AssertMsgRC(rc, ("Failed to resolve %s.%s (pszIn)\n", pDevIns->pReg->szR0Mod, pszIn));
178 }
179 R0PTRTYPE(PFNIOMIOPORTOUT) pfnR0PtrOut = 0;
180 if (pszOut && RT_SUCCESS(rc))
181 {
182 rc = PDMR3LdrGetSymbolR0Lazy(pDevIns->Internal.s.pVMR3, pDevIns->pReg->szR0Mod, pszOut, &pfnR0PtrOut);
183 AssertMsgRC(rc, ("Failed to resolve %s.%s (pszOut)\n", pDevIns->pReg->szR0Mod, pszOut));
184 }
185 R0PTRTYPE(PFNIOMIOPORTINSTRING) pfnR0PtrInStr = 0;
186 if (pszInStr && RT_SUCCESS(rc))
187 {
188 rc = PDMR3LdrGetSymbolR0Lazy(pDevIns->Internal.s.pVMR3, pDevIns->pReg->szR0Mod, pszInStr, &pfnR0PtrInStr);
189 AssertMsgRC(rc, ("Failed to resolve %s.%s (pszInStr)\n", pDevIns->pReg->szR0Mod, pszInStr));
190 }
191 R0PTRTYPE(PFNIOMIOPORTOUTSTRING) pfnR0PtrOutStr = 0;
192 if (pszOutStr && RT_SUCCESS(rc))
193 {
194 rc = PDMR3LdrGetSymbolR0Lazy(pDevIns->Internal.s.pVMR3, pDevIns->pReg->szR0Mod, pszOutStr, &pfnR0PtrOutStr);
195 AssertMsgRC(rc, ("Failed to resolve %s.%s (pszOutStr)\n", pDevIns->pReg->szR0Mod, pszOutStr));
196 }
197
198 if (RT_SUCCESS(rc))
199 {
200#if 0 /** @todo needs a real string cache for this */
201 if (pDevIns->iInstance > 0)
202 {
203 char *pszDesc2 = MMR3HeapAPrintf(pVM, MM_TAG_PDM_DEVICE_DESC, "%s [%u]", pszDesc, pDevIns->iInstance);
204 if (pszDesc2)
205 pszDesc = pszDesc2;
206 }
207#endif
208
209 rc = IOMR3IOPortRegisterR0(pDevIns->Internal.s.pVMR3, pDevIns, Port, cPorts, pvUser, pfnR0PtrOut, pfnR0PtrIn, pfnR0PtrOutStr, pfnR0PtrInStr, pszDesc);
210 }
211 }
212 else
213 {
214 AssertMsgFailed(("No R0 module for this driver!\n"));
215 rc = VERR_INVALID_PARAMETER;
216 }
217
218 LogFlow(("pdmR3DevHlp_IOPortRegisterR0: caller='%s'/%d: returns %Rrc\n", pDevIns->pReg->szName, pDevIns->iInstance, rc));
219 return rc;
220}
221
222
223/** @interface_method_impl{PDMDEVHLPR3,pfnIOPortDeregister} */
224static DECLCALLBACK(int) pdmR3DevHlp_IOPortDeregister(PPDMDEVINS pDevIns, RTIOPORT Port, RTUINT cPorts)
225{
226 PDMDEV_ASSERT_DEVINS(pDevIns);
227 VM_ASSERT_EMT(pDevIns->Internal.s.pVMR3);
228 LogFlow(("pdmR3DevHlp_IOPortDeregister: caller='%s'/%d: Port=%#x cPorts=%#x\n", pDevIns->pReg->szName, pDevIns->iInstance,
229 Port, cPorts));
230
231 int rc = IOMR3IOPortDeregister(pDevIns->Internal.s.pVMR3, pDevIns, Port, cPorts);
232
233 LogFlow(("pdmR3DevHlp_IOPortDeregister: caller='%s'/%d: returns %Rrc\n", pDevIns->pReg->szName, pDevIns->iInstance, rc));
234 return rc;
235}
236
237
238/** @interface_method_impl{PDMDEVHLPR3,pfnMMIORegister} */
239static DECLCALLBACK(int) pdmR3DevHlp_MMIORegister(PPDMDEVINS pDevIns, RTGCPHYS GCPhysStart, RTUINT cbRange, RTHCPTR pvUser,
240 PFNIOMMMIOWRITE pfnWrite, PFNIOMMMIOREAD pfnRead, PFNIOMMMIOFILL pfnFill,
241 const char *pszDesc)
242{
243 PDMDEV_ASSERT_DEVINS(pDevIns);
244 VM_ASSERT_EMT(pDevIns->Internal.s.pVMR3);
245 LogFlow(("pdmR3DevHlp_MMIORegister: caller='%s'/%d: GCPhysStart=%RGp cbRange=%#x pvUser=%p pfnWrite=%p pfnRead=%p pfnFill=%p pszDesc=%p:{%s}\n",
246 pDevIns->pReg->szName, pDevIns->iInstance, GCPhysStart, cbRange, pvUser, pfnWrite, pfnRead, pfnFill, pszDesc, pszDesc));
247
248/** @todo IOMR3MMIORegisterR3 mangles the description, move it here. */
249 int rc = IOMR3MMIORegisterR3(pDevIns->Internal.s.pVMR3, pDevIns, GCPhysStart, cbRange, pvUser, pfnWrite, pfnRead, pfnFill, pszDesc);
250
251 LogFlow(("pdmR3DevHlp_MMIORegister: caller='%s'/%d: returns %Rrc\n", pDevIns->pReg->szName, pDevIns->iInstance, rc));
252 return rc;
253}
254
255
256/** @interface_method_impl{PDMDEVHLPR3,pfnMMIORegisterRC} */
257static DECLCALLBACK(int) pdmR3DevHlp_MMIORegisterRC(PPDMDEVINS pDevIns, RTGCPHYS GCPhysStart, RTUINT cbRange, RTGCPTR pvUser,
258 const char *pszWrite, const char *pszRead, const char *pszFill,
259 const char *pszDesc)
260{
261 PDMDEV_ASSERT_DEVINS(pDevIns);
262 VM_ASSERT_EMT(pDevIns->Internal.s.pVMR3);
263 LogFlow(("pdmR3DevHlp_MMIORegisterRC: caller='%s'/%d: GCPhysStart=%RGp cbRange=%#x pvUser=%p pszWrite=%p:{%s} pszRead=%p:{%s} pszFill=%p:{%s}\n",
264 pDevIns->pReg->szName, pDevIns->iInstance, GCPhysStart, cbRange, pvUser, pszWrite, pszWrite, pszRead, pszRead, pszFill, pszFill));
265
266/** @todo pszDesc is unused here, drop it. */
267
268 /*
269 * Resolve the functions.
270 * Not all function have to present, leave it to IOM to enforce this.
271 */
272 int rc = VINF_SUCCESS;
273 if ( pDevIns->pReg->szRCMod[0]
274 && (pDevIns->pReg->fFlags & PDM_DEVREG_FLAGS_RC))
275 {
276 RTRCPTR RCPtrWrite = NIL_RTRCPTR;
277 if (pszWrite)
278 rc = PDMR3LdrGetSymbolRCLazy(pDevIns->Internal.s.pVMR3, pDevIns->pReg->szRCMod, pszWrite, &RCPtrWrite);
279
280 RTRCPTR RCPtrRead = NIL_RTRCPTR;
281 int rc2 = VINF_SUCCESS;
282 if (pszRead)
283 rc2 = PDMR3LdrGetSymbolRCLazy(pDevIns->Internal.s.pVMR3, pDevIns->pReg->szRCMod, pszRead, &RCPtrRead);
284
285 RTRCPTR RCPtrFill = NIL_RTRCPTR;
286 int rc3 = VINF_SUCCESS;
287 if (pszFill)
288 rc3 = PDMR3LdrGetSymbolRCLazy(pDevIns->Internal.s.pVMR3, pDevIns->pReg->szRCMod, pszFill, &RCPtrFill);
289
290 if (RT_SUCCESS(rc) && RT_SUCCESS(rc2) && RT_SUCCESS(rc3))
291 rc = IOMR3MMIORegisterRC(pDevIns->Internal.s.pVMR3, pDevIns, GCPhysStart, cbRange, pvUser, RCPtrWrite, RCPtrRead, RCPtrFill);
292 else
293 {
294 AssertMsgRC(rc, ("Failed to resolve %s.%s (pszWrite)\n", pDevIns->pReg->szRCMod, pszWrite));
295 AssertMsgRC(rc2, ("Failed to resolve %s.%s (pszRead)\n", pDevIns->pReg->szRCMod, pszRead));
296 AssertMsgRC(rc3, ("Failed to resolve %s.%s (pszFill)\n", pDevIns->pReg->szRCMod, pszFill));
297 if (RT_FAILURE(rc2) && RT_SUCCESS(rc))
298 rc = rc2;
299 if (RT_FAILURE(rc3) && RT_SUCCESS(rc))
300 rc = rc3;
301 }
302 }
303 else
304 {
305 AssertMsgFailed(("No GC module for this driver!\n"));
306 rc = VERR_INVALID_PARAMETER;
307 }
308
309 LogFlow(("pdmR3DevHlp_MMIORegisterRC: caller='%s'/%d: returns %Rrc\n", pDevIns->pReg->szName, pDevIns->iInstance, rc));
310 return rc;
311}
312
313/** @interface_method_impl{PDMDEVHLPR3,pfnMMIORegisterR0} */
314static DECLCALLBACK(int) pdmR3DevHlp_MMIORegisterR0(PPDMDEVINS pDevIns, RTGCPHYS GCPhysStart, RTUINT cbRange, RTR0PTR pvUser,
315 const char *pszWrite, const char *pszRead, const char *pszFill,
316 const char *pszDesc)
317{
318 PDMDEV_ASSERT_DEVINS(pDevIns);
319 VM_ASSERT_EMT(pDevIns->Internal.s.pVMR3);
320 LogFlow(("pdmR3DevHlp_MMIORegisterHC: caller='%s'/%d: GCPhysStart=%RGp cbRange=%#x pvUser=%p pszWrite=%p:{%s} pszRead=%p:{%s} pszFill=%p:{%s}\n",
321 pDevIns->pReg->szName, pDevIns->iInstance, GCPhysStart, cbRange, pvUser, pszWrite, pszWrite, pszRead, pszRead, pszFill, pszFill));
322
323/** @todo pszDesc is unused here, remove it. */
324
325 /*
326 * Resolve the functions.
327 * Not all function have to present, leave it to IOM to enforce this.
328 */
329 int rc = VINF_SUCCESS;
330 if ( pDevIns->pReg->szR0Mod[0]
331 && (pDevIns->pReg->fFlags & PDM_DEVREG_FLAGS_R0))
332 {
333 R0PTRTYPE(PFNIOMMMIOWRITE) pfnR0PtrWrite = 0;
334 if (pszWrite)
335 rc = PDMR3LdrGetSymbolR0Lazy(pDevIns->Internal.s.pVMR3, pDevIns->pReg->szR0Mod, pszWrite, &pfnR0PtrWrite);
336 R0PTRTYPE(PFNIOMMMIOREAD) pfnR0PtrRead = 0;
337 int rc2 = VINF_SUCCESS;
338 if (pszRead)
339 rc2 = PDMR3LdrGetSymbolR0Lazy(pDevIns->Internal.s.pVMR3, pDevIns->pReg->szR0Mod, pszRead, &pfnR0PtrRead);
340 R0PTRTYPE(PFNIOMMMIOFILL) pfnR0PtrFill = 0;
341 int rc3 = VINF_SUCCESS;
342 if (pszFill)
343 rc3 = PDMR3LdrGetSymbolR0Lazy(pDevIns->Internal.s.pVMR3, pDevIns->pReg->szR0Mod, pszFill, &pfnR0PtrFill);
344 if (RT_SUCCESS(rc) && RT_SUCCESS(rc2) && RT_SUCCESS(rc3))
345 rc = IOMR3MMIORegisterR0(pDevIns->Internal.s.pVMR3, pDevIns, GCPhysStart, cbRange, pvUser, pfnR0PtrWrite, pfnR0PtrRead, pfnR0PtrFill);
346 else
347 {
348 AssertMsgRC(rc, ("Failed to resolve %s.%s (pszWrite)\n", pDevIns->pReg->szR0Mod, pszWrite));
349 AssertMsgRC(rc2, ("Failed to resolve %s.%s (pszRead)\n", pDevIns->pReg->szR0Mod, pszRead));
350 AssertMsgRC(rc3, ("Failed to resolve %s.%s (pszFill)\n", pDevIns->pReg->szR0Mod, pszFill));
351 if (RT_FAILURE(rc2) && RT_SUCCESS(rc))
352 rc = rc2;
353 if (RT_FAILURE(rc3) && RT_SUCCESS(rc))
354 rc = rc3;
355 }
356 }
357 else
358 {
359 AssertMsgFailed(("No R0 module for this driver!\n"));
360 rc = VERR_INVALID_PARAMETER;
361 }
362
363 LogFlow(("pdmR3DevHlp_MMIORegisterR0: caller='%s'/%d: returns %Rrc\n", pDevIns->pReg->szName, pDevIns->iInstance, rc));
364 return rc;
365}
366
367
368/** @interface_method_impl{PDMDEVHLPR3,pfnMMIODeregister} */
369static DECLCALLBACK(int) pdmR3DevHlp_MMIODeregister(PPDMDEVINS pDevIns, RTGCPHYS GCPhysStart, RTUINT cbRange)
370{
371 PDMDEV_ASSERT_DEVINS(pDevIns);
372 VM_ASSERT_EMT(pDevIns->Internal.s.pVMR3);
373 LogFlow(("pdmR3DevHlp_MMIODeregister: caller='%s'/%d: GCPhysStart=%RGp cbRange=%#x\n",
374 pDevIns->pReg->szName, pDevIns->iInstance, GCPhysStart, cbRange));
375
376 int rc = IOMR3MMIODeregister(pDevIns->Internal.s.pVMR3, pDevIns, GCPhysStart, cbRange);
377
378 LogFlow(("pdmR3DevHlp_MMIODeregister: caller='%s'/%d: returns %Rrc\n", pDevIns->pReg->szName, pDevIns->iInstance, rc));
379 return rc;
380}
381
382
383/**
384 * @copydoc PDMDEVHLPR3::pfnMMIO2Register
385 */
386static DECLCALLBACK(int) pdmR3DevHlp_MMIO2Register(PPDMDEVINS pDevIns, uint32_t iRegion, RTGCPHYS cb, uint32_t fFlags, void **ppv, const char *pszDesc)
387{
388 PDMDEV_ASSERT_DEVINS(pDevIns);
389 VM_ASSERT_EMT(pDevIns->Internal.s.pVMR3);
390 LogFlow(("pdmR3DevHlp_MMIO2Register: caller='%s'/%d: iRegion=%#x cb=%#RGp fFlags=%RX32 ppv=%p pszDescp=%p:{%s}\n",
391 pDevIns->pReg->szName, pDevIns->iInstance, iRegion, cb, fFlags, ppv, pszDesc, pszDesc));
392
393/** @todo PGMR3PhysMMIO2Register mangles the description, move it here and
394 * use a real string cache. */
395 int rc = PGMR3PhysMMIO2Register(pDevIns->Internal.s.pVMR3, pDevIns, iRegion, cb, fFlags, ppv, pszDesc);
396
397 LogFlow(("pdmR3DevHlp_MMIO2Register: caller='%s'/%d: returns %Rrc\n", pDevIns->pReg->szName, pDevIns->iInstance, rc));
398 return rc;
399}
400
401
402/**
403 * @copydoc PDMDEVHLPR3::pfnMMIO2Deregister
404 */
405static DECLCALLBACK(int) pdmR3DevHlp_MMIO2Deregister(PPDMDEVINS pDevIns, uint32_t iRegion)
406{
407 PDMDEV_ASSERT_DEVINS(pDevIns);
408 VM_ASSERT_EMT(pDevIns->Internal.s.pVMR3);
409 LogFlow(("pdmR3DevHlp_MMIO2Deregister: caller='%s'/%d: iRegion=%#x\n",
410 pDevIns->pReg->szName, pDevIns->iInstance, iRegion));
411
412 AssertReturn(iRegion == UINT32_MAX, VERR_INVALID_PARAMETER);
413
414 int rc = PGMR3PhysMMIO2Deregister(pDevIns->Internal.s.pVMR3, pDevIns, iRegion);
415
416 LogFlow(("pdmR3DevHlp_MMIO2Deregister: caller='%s'/%d: returns %Rrc\n", pDevIns->pReg->szName, pDevIns->iInstance, rc));
417 return rc;
418}
419
420
421/**
422 * @copydoc PDMDEVHLPR3::pfnMMIO2Map
423 */
424static DECLCALLBACK(int) pdmR3DevHlp_MMIO2Map(PPDMDEVINS pDevIns, uint32_t iRegion, RTGCPHYS GCPhys)
425{
426 PDMDEV_ASSERT_DEVINS(pDevIns);
427 VM_ASSERT_EMT(pDevIns->Internal.s.pVMR3);
428 LogFlow(("pdmR3DevHlp_MMIO2Map: caller='%s'/%d: iRegion=%#x GCPhys=%#RGp\n",
429 pDevIns->pReg->szName, pDevIns->iInstance, iRegion, GCPhys));
430
431 int rc = PGMR3PhysMMIO2Map(pDevIns->Internal.s.pVMR3, pDevIns, iRegion, GCPhys);
432
433 LogFlow(("pdmR3DevHlp_MMIO2Map: caller='%s'/%d: returns %Rrc\n", pDevIns->pReg->szName, pDevIns->iInstance, rc));
434 return rc;
435}
436
437
438/**
439 * @copydoc PDMDEVHLPR3::pfnMMIO2Unmap
440 */
441static DECLCALLBACK(int) pdmR3DevHlp_MMIO2Unmap(PPDMDEVINS pDevIns, uint32_t iRegion, RTGCPHYS GCPhys)
442{
443 PDMDEV_ASSERT_DEVINS(pDevIns);
444 VM_ASSERT_EMT(pDevIns->Internal.s.pVMR3);
445 LogFlow(("pdmR3DevHlp_MMIO2Unmap: caller='%s'/%d: iRegion=%#x GCPhys=%#RGp\n",
446 pDevIns->pReg->szName, pDevIns->iInstance, iRegion, GCPhys));
447
448 int rc = PGMR3PhysMMIO2Unmap(pDevIns->Internal.s.pVMR3, pDevIns, iRegion, GCPhys);
449
450 LogFlow(("pdmR3DevHlp_MMIO2Unmap: caller='%s'/%d: returns %Rrc\n", pDevIns->pReg->szName, pDevIns->iInstance, rc));
451 return rc;
452}
453
454
455/**
456 * @copydoc PDMDEVHLPR3::pfnMMHyperMapMMIO2
457 */
458static DECLCALLBACK(int) pdmR3DevHlp_MMHyperMapMMIO2(PPDMDEVINS pDevIns, uint32_t iRegion, RTGCPHYS off, RTGCPHYS cb,
459 const char *pszDesc, PRTRCPTR pRCPtr)
460{
461 PDMDEV_ASSERT_DEVINS(pDevIns);
462 PVM pVM = pDevIns->Internal.s.pVMR3;
463 VM_ASSERT_EMT(pVM);
464 LogFlow(("pdmR3DevHlp_MMHyperMapMMIO2: caller='%s'/%d: iRegion=%#x off=%RGp cb=%RGp pszDesc=%p:{%s} pRCPtr=%p\n",
465 pDevIns->pReg->szName, pDevIns->iInstance, iRegion, off, cb, pszDesc, pszDesc, pRCPtr));
466
467 if (pDevIns->iInstance > 0)
468 {
469 char *pszDesc2 = MMR3HeapAPrintf(pVM, MM_TAG_PDM_DEVICE_DESC, "%s [%u]", pszDesc, pDevIns->iInstance);
470 if (pszDesc2)
471 pszDesc = pszDesc2;
472 }
473
474 int rc = MMR3HyperMapMMIO2(pVM, pDevIns, iRegion, off, cb, pszDesc, pRCPtr);
475
476 LogFlow(("pdmR3DevHlp_MMHyperMapMMIO2: caller='%s'/%d: returns %Rrc *pRCPtr=%RRv\n", pDevIns->pReg->szName, pDevIns->iInstance, rc, *pRCPtr));
477 return rc;
478}
479
480
481/**
482 * @copydoc PDMDEVHLPR3::pfnMMIO2MapKernel
483 */
484static DECLCALLBACK(int) pdmR3DevHlp_MMIO2MapKernel(PPDMDEVINS pDevIns, uint32_t iRegion, RTGCPHYS off, RTGCPHYS cb,
485 const char *pszDesc, PRTR0PTR pR0Ptr)
486{
487 PDMDEV_ASSERT_DEVINS(pDevIns);
488 PVM pVM = pDevIns->Internal.s.pVMR3;
489 VM_ASSERT_EMT(pVM);
490 LogFlow(("pdmR3DevHlp_MMIO2MapKernel: caller='%s'/%d: iRegion=%#x off=%RGp cb=%RGp pszDesc=%p:{%s} pR0Ptr=%p\n",
491 pDevIns->pReg->szName, pDevIns->iInstance, iRegion, off, cb, pszDesc, pszDesc, pR0Ptr));
492
493 if (pDevIns->iInstance > 0)
494 {
495 char *pszDesc2 = MMR3HeapAPrintf(pVM, MM_TAG_PDM_DEVICE_DESC, "%s [%u]", pszDesc, pDevIns->iInstance);
496 if (pszDesc2)
497 pszDesc = pszDesc2;
498 }
499
500 int rc = PGMR3PhysMMIO2MapKernel(pVM, pDevIns, iRegion, off, cb, pszDesc, pR0Ptr);
501
502 LogFlow(("pdmR3DevHlp_MMIO2MapKernel: caller='%s'/%d: returns %Rrc *pR0Ptr=%RHv\n", pDevIns->pReg->szName, pDevIns->iInstance, rc, *pR0Ptr));
503 return rc;
504}
505
506
507/** @interface_method_impl{PDMDEVHLPR3,pfnROMRegister} */
508static DECLCALLBACK(int) pdmR3DevHlp_ROMRegister(PPDMDEVINS pDevIns, RTGCPHYS GCPhysStart, RTUINT cbRange,
509 const void *pvBinary, uint32_t cbBinary, uint32_t fFlags, const char *pszDesc)
510{
511 PDMDEV_ASSERT_DEVINS(pDevIns);
512 VM_ASSERT_EMT(pDevIns->Internal.s.pVMR3);
513 LogFlow(("pdmR3DevHlp_ROMRegister: caller='%s'/%d: GCPhysStart=%RGp cbRange=%#x pvBinary=%p cbBinary=%#x fFlags=%#RX32 pszDesc=%p:{%s}\n",
514 pDevIns->pReg->szName, pDevIns->iInstance, GCPhysStart, cbRange, pvBinary, cbBinary, fFlags, pszDesc, pszDesc));
515
516/** @todo can we mangle pszDesc? */
517 int rc = PGMR3PhysRomRegister(pDevIns->Internal.s.pVMR3, pDevIns, GCPhysStart, cbRange, pvBinary, cbBinary, fFlags, pszDesc);
518
519 LogFlow(("pdmR3DevHlp_ROMRegister: caller='%s'/%d: returns %Rrc\n", pDevIns->pReg->szName, pDevIns->iInstance, rc));
520 return rc;
521}
522
523
524/** @interface_method_impl{PDMDEVHLPR3,pfnROMProtectShadow} */
525static DECLCALLBACK(int) pdmR3DevHlp_ROMProtectShadow(PPDMDEVINS pDevIns, RTGCPHYS GCPhysStart, RTUINT cbRange, PGMROMPROT enmProt)
526{
527 PDMDEV_ASSERT_DEVINS(pDevIns);
528 LogFlow(("pdmR3DevHlp_ROMProtectShadow: caller='%s'/%d: GCPhysStart=%RGp cbRange=%#x enmProt=%d\n",
529 pDevIns->pReg->szName, pDevIns->iInstance, GCPhysStart, cbRange, enmProt));
530
531 int rc = PGMR3PhysRomProtect(pDevIns->Internal.s.pVMR3, GCPhysStart, cbRange, enmProt);
532
533 LogFlow(("pdmR3DevHlp_ROMProtectShadow: caller='%s'/%d: returns %Rrc\n", pDevIns->pReg->szName, pDevIns->iInstance, rc));
534 return rc;
535}
536
537
538/** @interface_method_impl{PDMDEVHLPR3,pfnSSMRegister} */
539static DECLCALLBACK(int) pdmR3DevHlp_SSMRegister(PPDMDEVINS pDevIns, uint32_t uVersion, size_t cbGuess, const char *pszBefore,
540 PFNSSMDEVLIVEPREP pfnLivePrep, PFNSSMDEVLIVEEXEC pfnLiveExec, PFNSSMDEVLIVEVOTE pfnLiveVote,
541 PFNSSMDEVSAVEPREP pfnSavePrep, PFNSSMDEVSAVEEXEC pfnSaveExec, PFNSSMDEVSAVEDONE pfnSaveDone,
542 PFNSSMDEVLOADPREP pfnLoadPrep, PFNSSMDEVLOADEXEC pfnLoadExec, PFNSSMDEVLOADDONE pfnLoadDone)
543{
544 PDMDEV_ASSERT_DEVINS(pDevIns);
545 VM_ASSERT_EMT(pDevIns->Internal.s.pVMR3);
546 LogFlow(("pdmR3DevHlp_SSMRegister: caller='%s'/%d: uVersion=#x cbGuess=%#x pszBefore=%p:{%s}\n"
547 " pfnLivePrep=%p pfnLiveExec=%p pfnLiveVote=%p pfnSavePrep=%p pfnSaveExec=%p pfnSaveDone=%p pszLoadPrep=%p pfnLoadExec=%p pfnLoadDone=%p\n",
548 pDevIns->pReg->szName, pDevIns->iInstance, uVersion, cbGuess, pszBefore, pszBefore,
549 pfnLivePrep, pfnLiveExec, pfnLiveVote,
550 pfnSavePrep, pfnSaveExec, pfnSaveDone,
551 pfnLoadPrep, pfnLoadExec, pfnLoadDone));
552
553 int rc = SSMR3RegisterDevice(pDevIns->Internal.s.pVMR3, pDevIns, pDevIns->pReg->szName, pDevIns->iInstance,
554 uVersion, cbGuess, pszBefore,
555 pfnLivePrep, pfnLiveExec, pfnLiveVote,
556 pfnSavePrep, pfnSaveExec, pfnSaveDone,
557 pfnLoadPrep, pfnLoadExec, pfnLoadDone);
558
559 LogFlow(("pdmR3DevHlp_SSMRegister: caller='%s'/%d: returns %Rrc\n", pDevIns->pReg->szName, pDevIns->iInstance, rc));
560 return rc;
561}
562
563
564/** @interface_method_impl{PDMDEVHLPR3,pfnTMTimerCreate} */
565static DECLCALLBACK(int) pdmR3DevHlp_TMTimerCreate(PPDMDEVINS pDevIns, TMCLOCK enmClock, PFNTMTIMERDEV pfnCallback, void *pvUser, uint32_t fFlags, const char *pszDesc, PPTMTIMERR3 ppTimer)
566{
567 PDMDEV_ASSERT_DEVINS(pDevIns);
568 PVM pVM = pDevIns->Internal.s.pVMR3;
569 VM_ASSERT_EMT(pVM);
570 LogFlow(("pdmR3DevHlp_TMTimerCreate: caller='%s'/%d: enmClock=%d pfnCallback=%p pvUser=%p fFlags=%#x pszDesc=%p:{%s} ppTimer=%p\n",
571 pDevIns->pReg->szName, pDevIns->iInstance, enmClock, pfnCallback, pvUser, fFlags, pszDesc, pszDesc, ppTimer));
572
573 if (pDevIns->iInstance > 0) /** @todo use a string cache here later. */
574 {
575 char *pszDesc2 = MMR3HeapAPrintf(pVM, MM_TAG_PDM_DEVICE_DESC, "%s [%u]", pszDesc, pDevIns->iInstance);
576 if (pszDesc2)
577 pszDesc = pszDesc2;
578 }
579
580 int rc = TMR3TimerCreateDevice(pVM, pDevIns, enmClock, pfnCallback, pvUser, fFlags, pszDesc, ppTimer);
581
582 LogFlow(("pdmR3DevHlp_TMTimerCreate: caller='%s'/%d: returns %Rrc\n", pDevIns->pReg->szName, pDevIns->iInstance, rc));
583 return rc;
584}
585
586
587/** @interface_method_impl{PDMDEVHLPR3,pfnTMUtcNow} */
588static DECLCALLBACK(PRTTIMESPEC) pdmR3DevHlp_TMUtcNow(PPDMDEVINS pDevIns, PRTTIMESPEC pTime)
589{
590 PDMDEV_ASSERT_DEVINS(pDevIns);
591 LogFlow(("pdmR3DevHlp_TMUtcNow: caller='%s'/%d: pTime=%p\n",
592 pDevIns->pReg->szName, pDevIns->iInstance, pTime));
593
594 pTime = TMR3UtcNow(pDevIns->Internal.s.pVMR3, pTime);
595
596 LogFlow(("pdmR3DevHlp_TMUtcNow: caller='%s'/%d: returns %RU64\n", pDevIns->pReg->szName, pDevIns->iInstance, RTTimeSpecGetNano(pTime)));
597 return pTime;
598}
599
600
601/** @interface_method_impl{PDMDEVHLPR3,pfnTMTimeVirtGet} */
602static DECLCALLBACK(uint64_t) pdmR3DevHlp_TMTimeVirtGet(PPDMDEVINS pDevIns)
603{
604 PDMDEV_ASSERT_DEVINS(pDevIns);
605 LogFlow(("pdmR3DevHlp_TMTimeVirtGet: caller='%s'\n",
606 pDevIns->pReg->szName, pDevIns->iInstance));
607
608 uint64_t u64Time = TMVirtualSyncGet(pDevIns->Internal.s.pVMR3);
609
610 LogFlow(("pdmR3DevHlp_TMTimeVirtGet: caller='%s'/%d: returns %RU64\n", pDevIns->pReg->szName, pDevIns->iInstance, u64Time));
611 return u64Time;
612}
613
614
615/** @interface_method_impl{PDMDEVHLPR3,pfnTMTimeVirtGetFreq} */
616static DECLCALLBACK(uint64_t) pdmR3DevHlp_TMTimeVirtGetFreq(PPDMDEVINS pDevIns)
617{
618 PDMDEV_ASSERT_DEVINS(pDevIns);
619 LogFlow(("pdmR3DevHlp_TMTimeVirtGetFreq: caller='%s'\n",
620 pDevIns->pReg->szName, pDevIns->iInstance));
621
622 uint64_t u64Freq = TMVirtualGetFreq(pDevIns->Internal.s.pVMR3);
623
624 LogFlow(("pdmR3DevHlp_TMTimeVirtGetFreq: caller='%s'/%d: returns %RU64\n", pDevIns->pReg->szName, pDevIns->iInstance, u64Freq));
625 return u64Freq;
626}
627
628
629/** @interface_method_impl{PDMDEVHLPR3,pfnTMTimeVirtGetNano} */
630static DECLCALLBACK(uint64_t) pdmR3DevHlp_TMTimeVirtGetNano(PPDMDEVINS pDevIns)
631{
632 PDMDEV_ASSERT_DEVINS(pDevIns);
633 LogFlow(("pdmR3DevHlp_TMTimeVirtGetNano: caller='%s'\n",
634 pDevIns->pReg->szName, pDevIns->iInstance));
635
636 uint64_t u64Time = TMVirtualSyncGet(pDevIns->Internal.s.pVMR3);
637 uint64_t u64Nano = TMVirtualToNano(pDevIns->Internal.s.pVMR3, u64Time);
638
639 LogFlow(("pdmR3DevHlp_TMTimeVirtGetNano: caller='%s'/%d: returns %RU64\n", pDevIns->pReg->szName, pDevIns->iInstance, u64Nano));
640 return u64Nano;
641}
642
643
644/** @interface_method_impl{PDMDEVHLPR3,pfnPhysRead} */
645static DECLCALLBACK(int) pdmR3DevHlp_PhysRead(PPDMDEVINS pDevIns, RTGCPHYS GCPhys, void *pvBuf, size_t cbRead)
646{
647 PDMDEV_ASSERT_DEVINS(pDevIns);
648 PVM pVM = pDevIns->Internal.s.pVMR3;
649 LogFlow(("pdmR3DevHlp_PhysRead: caller='%s'/%d: GCPhys=%RGp pvBuf=%p cbRead=%#x\n",
650 pDevIns->pReg->szName, pDevIns->iInstance, GCPhys, pvBuf, cbRead));
651
652#if defined(VBOX_STRICT) && defined(PDM_DEVHLP_DEADLOCK_DETECTION)
653 if (!VM_IS_EMT(pVM))
654 {
655 char szNames[128];
656 uint32_t cLocks = PDMR3CritSectCountOwned(pVM, szNames, sizeof(szNames));
657 AssertMsg(cLocks == 0, ("cLocks=%u %s\n", cLocks, szNames));
658 }
659#endif
660
661 int rc;
662 if (VM_IS_EMT(pVM))
663 rc = PGMPhysRead(pVM, GCPhys, pvBuf, cbRead);
664 else
665 rc = PGMR3PhysReadExternal(pVM, GCPhys, pvBuf, cbRead);
666
667 Log(("pdmR3DevHlp_PhysRead: caller='%s'/%d: returns %Rrc\n", pDevIns->pReg->szName, pDevIns->iInstance, rc));
668 return rc;
669}
670
671
672/** @interface_method_impl{PDMDEVHLPR3,pfnPhysWrite} */
673static DECLCALLBACK(int) pdmR3DevHlp_PhysWrite(PPDMDEVINS pDevIns, RTGCPHYS GCPhys, const void *pvBuf, size_t cbWrite)
674{
675 PDMDEV_ASSERT_DEVINS(pDevIns);
676 PVM pVM = pDevIns->Internal.s.pVMR3;
677 LogFlow(("pdmR3DevHlp_PhysWrite: caller='%s'/%d: GCPhys=%RGp pvBuf=%p cbWrite=%#x\n",
678 pDevIns->pReg->szName, pDevIns->iInstance, GCPhys, pvBuf, cbWrite));
679
680#if defined(VBOX_STRICT) && defined(PDM_DEVHLP_DEADLOCK_DETECTION)
681 if (!VM_IS_EMT(pVM))
682 {
683 char szNames[128];
684 uint32_t cLocks = PDMR3CritSectCountOwned(pVM, szNames, sizeof(szNames));
685 AssertMsg(cLocks == 0, ("cLocks=%u %s\n", cLocks, szNames));
686 }
687#endif
688
689 int rc;
690 if (VM_IS_EMT(pVM))
691 rc = PGMPhysWrite(pVM, GCPhys, pvBuf, cbWrite);
692 else
693 rc = PGMR3PhysWriteExternal(pVM, GCPhys, pvBuf, cbWrite, pDevIns->pReg->szName);
694
695 Log(("pdmR3DevHlp_PhysWrite: caller='%s'/%d: returns %Rrc\n", pDevIns->pReg->szName, pDevIns->iInstance, rc));
696 return rc;
697}
698
699
700/** @interface_method_impl{PDMDEVHLPR3,pfnPhysGCPhys2CCPtr} */
701static DECLCALLBACK(int) pdmR3DevHlp_PhysGCPhys2CCPtr(PPDMDEVINS pDevIns, RTGCPHYS GCPhys, uint32_t fFlags, void **ppv, PPGMPAGEMAPLOCK pLock)
702{
703 PDMDEV_ASSERT_DEVINS(pDevIns);
704 PVM pVM = pDevIns->Internal.s.pVMR3;
705 LogFlow(("pdmR3DevHlp_PhysGCPhys2CCPtr: caller='%s'/%d: GCPhys=%RGp fFlags=%#x ppv=%p pLock=%p\n",
706 pDevIns->pReg->szName, pDevIns->iInstance, GCPhys, fFlags, ppv, pLock));
707 AssertReturn(!fFlags, VERR_INVALID_PARAMETER);
708
709#if defined(VBOX_STRICT) && defined(PDM_DEVHLP_DEADLOCK_DETECTION)
710 if (!VM_IS_EMT(pVM))
711 {
712 char szNames[128];
713 uint32_t cLocks = PDMR3CritSectCountOwned(pVM, szNames, sizeof(szNames));
714 AssertMsg(cLocks == 0, ("cLocks=%u %s\n", cLocks, szNames));
715 }
716#endif
717
718 int rc = PGMR3PhysGCPhys2CCPtrExternal(pVM, GCPhys, ppv, pLock);
719
720 Log(("pdmR3DevHlp_PhysGCPhys2CCPtr: caller='%s'/%d: returns %Rrc\n", pDevIns->pReg->szName, pDevIns->iInstance, rc));
721 return rc;
722}
723
724
725/** @interface_method_impl{PDMDEVHLPR3,pfnPhysGCPhys2CCPtrReadOnly} */
726static DECLCALLBACK(int) pdmR3DevHlp_PhysGCPhys2CCPtrReadOnly(PPDMDEVINS pDevIns, RTGCPHYS GCPhys, uint32_t fFlags, const void **ppv, PPGMPAGEMAPLOCK pLock)
727{
728 PDMDEV_ASSERT_DEVINS(pDevIns);
729 PVM pVM = pDevIns->Internal.s.pVMR3;
730 LogFlow(("pdmR3DevHlp_PhysGCPhys2CCPtrReadOnly: caller='%s'/%d: GCPhys=%RGp fFlags=%#x ppv=%p pLock=%p\n",
731 pDevIns->pReg->szName, pDevIns->iInstance, GCPhys, fFlags, ppv, pLock));
732 AssertReturn(!fFlags, VERR_INVALID_PARAMETER);
733
734#if defined(VBOX_STRICT) && defined(PDM_DEVHLP_DEADLOCK_DETECTION)
735 if (!VM_IS_EMT(pVM))
736 {
737 char szNames[128];
738 uint32_t cLocks = PDMR3CritSectCountOwned(pVM, szNames, sizeof(szNames));
739 AssertMsg(cLocks == 0, ("cLocks=%u %s\n", cLocks, szNames));
740 }
741#endif
742
743 int rc = PGMR3PhysGCPhys2CCPtrReadOnlyExternal(pVM, GCPhys, ppv, pLock);
744
745 Log(("pdmR3DevHlp_PhysGCPhys2CCPtrReadOnly: caller='%s'/%d: returns %Rrc\n", pDevIns->pReg->szName, pDevIns->iInstance, rc));
746 return rc;
747}
748
749
750/** @interface_method_impl{PDMDEVHLPR3,pfnPhysReleasePageMappingLock} */
751static DECLCALLBACK(void) pdmR3DevHlp_PhysReleasePageMappingLock(PPDMDEVINS pDevIns, PPGMPAGEMAPLOCK pLock)
752{
753 PDMDEV_ASSERT_DEVINS(pDevIns);
754 PVM pVM = pDevIns->Internal.s.pVMR3;
755 LogFlow(("pdmR3DevHlp_PhysReleasePageMappingLock: caller='%s'/%d: pLock=%p\n",
756 pDevIns->pReg->szName, pDevIns->iInstance, pLock));
757
758 PGMPhysReleasePageMappingLock(pVM, pLock);
759
760 Log(("pdmR3DevHlp_PhysReleasePageMappingLock: caller='%s'/%d: returns void\n", pDevIns->pReg->szName, pDevIns->iInstance));
761}
762
763
764/** @interface_method_impl{PDMDEVHLPR3,pfnPhysReadGCVirt} */
765static DECLCALLBACK(int) pdmR3DevHlp_PhysReadGCVirt(PPDMDEVINS pDevIns, void *pvDst, RTGCPTR GCVirtSrc, size_t cb)
766{
767 PDMDEV_ASSERT_DEVINS(pDevIns);
768 PVM pVM = pDevIns->Internal.s.pVMR3;
769 VM_ASSERT_EMT(pVM);
770 LogFlow(("pdmR3DevHlp_PhysReadGCVirt: caller='%s'/%d: pvDst=%p GCVirt=%RGv cb=%#x\n",
771 pDevIns->pReg->szName, pDevIns->iInstance, pvDst, GCVirtSrc, cb));
772
773 PVMCPU pVCpu = VMMGetCpu(pVM);
774 if (!pVCpu)
775 return VERR_ACCESS_DENIED;
776#if defined(VBOX_STRICT) && defined(PDM_DEVHLP_DEADLOCK_DETECTION)
777 /** @todo SMP. */
778#endif
779
780 int rc = PGMPhysSimpleReadGCPtr(pVCpu, pvDst, GCVirtSrc, cb);
781
782 LogFlow(("pdmR3DevHlp_PhysReadGCVirt: caller='%s'/%d: returns %Rrc\n", pDevIns->pReg->szName, pDevIns->iInstance, rc));
783
784 return rc;
785}
786
787
788/** @interface_method_impl{PDMDEVHLPR3,pfnPhysWriteGCVirt} */
789static DECLCALLBACK(int) pdmR3DevHlp_PhysWriteGCVirt(PPDMDEVINS pDevIns, RTGCPTR GCVirtDst, const void *pvSrc, size_t cb)
790{
791 PDMDEV_ASSERT_DEVINS(pDevIns);
792 PVM pVM = pDevIns->Internal.s.pVMR3;
793 VM_ASSERT_EMT(pVM);
794 LogFlow(("pdmR3DevHlp_PhysWriteGCVirt: caller='%s'/%d: GCVirtDst=%RGv pvSrc=%p cb=%#x\n",
795 pDevIns->pReg->szName, pDevIns->iInstance, GCVirtDst, pvSrc, cb));
796
797 PVMCPU pVCpu = VMMGetCpu(pVM);
798 if (!pVCpu)
799 return VERR_ACCESS_DENIED;
800#if defined(VBOX_STRICT) && defined(PDM_DEVHLP_DEADLOCK_DETECTION)
801 /** @todo SMP. */
802#endif
803
804 int rc = PGMPhysSimpleWriteGCPtr(pVCpu, GCVirtDst, pvSrc, cb);
805
806 LogFlow(("pdmR3DevHlp_PhysWriteGCVirt: caller='%s'/%d: returns %Rrc\n", pDevIns->pReg->szName, pDevIns->iInstance, rc));
807
808 return rc;
809}
810
811
812/** @interface_method_impl{PDMDEVHLPR3,pfnPhysGCPtr2GCPhys} */
813static DECLCALLBACK(int) pdmR3DevHlp_PhysGCPtr2GCPhys(PPDMDEVINS pDevIns, RTGCPTR GCPtr, PRTGCPHYS pGCPhys)
814{
815 PDMDEV_ASSERT_DEVINS(pDevIns);
816 PVM pVM = pDevIns->Internal.s.pVMR3;
817 VM_ASSERT_EMT(pVM);
818 LogFlow(("pdmR3DevHlp_PhysGCPtr2GCPhys: caller='%s'/%d: GCPtr=%RGv pGCPhys=%p\n",
819 pDevIns->pReg->szName, pDevIns->iInstance, GCPtr, pGCPhys));
820
821 PVMCPU pVCpu = VMMGetCpu(pVM);
822 if (!pVCpu)
823 return VERR_ACCESS_DENIED;
824#if defined(VBOX_STRICT) && defined(PDM_DEVHLP_DEADLOCK_DETECTION)
825 /** @todo SMP. */
826#endif
827
828 int rc = PGMPhysGCPtr2GCPhys(pVCpu, GCPtr, pGCPhys);
829
830 LogFlow(("pdmR3DevHlp_PhysGCPtr2GCPhys: caller='%s'/%d: returns %Rrc *pGCPhys=%RGp\n", pDevIns->pReg->szName, pDevIns->iInstance, rc, *pGCPhys));
831
832 return rc;
833}
834
835
836/** @interface_method_impl{PDMDEVHLPR3,pfnMMHeapAlloc} */
837static DECLCALLBACK(void *) pdmR3DevHlp_MMHeapAlloc(PPDMDEVINS pDevIns, size_t cb)
838{
839 PDMDEV_ASSERT_DEVINS(pDevIns);
840 LogFlow(("pdmR3DevHlp_MMHeapAlloc: caller='%s'/%d: cb=%#x\n", pDevIns->pReg->szName, pDevIns->iInstance, cb));
841
842 void *pv = MMR3HeapAlloc(pDevIns->Internal.s.pVMR3, MM_TAG_PDM_DEVICE_USER, cb);
843
844 LogFlow(("pdmR3DevHlp_MMHeapAlloc: caller='%s'/%d: returns %p\n", pDevIns->pReg->szName, pDevIns->iInstance, pv));
845 return pv;
846}
847
848
849/** @interface_method_impl{PDMDEVHLPR3,pfnMMHeapAllocZ} */
850static DECLCALLBACK(void *) pdmR3DevHlp_MMHeapAllocZ(PPDMDEVINS pDevIns, size_t cb)
851{
852 PDMDEV_ASSERT_DEVINS(pDevIns);
853 LogFlow(("pdmR3DevHlp_MMHeapAllocZ: caller='%s'/%d: cb=%#x\n", pDevIns->pReg->szName, pDevIns->iInstance, cb));
854
855 void *pv = MMR3HeapAllocZ(pDevIns->Internal.s.pVMR3, MM_TAG_PDM_DEVICE_USER, cb);
856
857 LogFlow(("pdmR3DevHlp_MMHeapAllocZ: caller='%s'/%d: returns %p\n", pDevIns->pReg->szName, pDevIns->iInstance, pv));
858 return pv;
859}
860
861
862/** @interface_method_impl{PDMDEVHLPR3,pfnMMHeapFree} */
863static DECLCALLBACK(void) pdmR3DevHlp_MMHeapFree(PPDMDEVINS pDevIns, void *pv)
864{
865 PDMDEV_ASSERT_DEVINS(pDevIns);
866 LogFlow(("pdmR3DevHlp_MMHeapFree: caller='%s'/%d: pv=%p\n", pDevIns->pReg->szName, pDevIns->iInstance, pv));
867
868 MMR3HeapFree(pv);
869
870 LogFlow(("pdmR3DevHlp_MMHeapAlloc: caller='%s'/%d: returns void\n", pDevIns->pReg->szName, pDevIns->iInstance));
871}
872
873
874/** @interface_method_impl{PDMDEVHLPR3,pfnVMState} */
875static DECLCALLBACK(VMSTATE) pdmR3DevHlp_VMState(PPDMDEVINS pDevIns)
876{
877 PDMDEV_ASSERT_DEVINS(pDevIns);
878
879 VMSTATE enmVMState = VMR3GetState(pDevIns->Internal.s.pVMR3);
880
881 LogFlow(("pdmR3DevHlp_VMState: caller='%s'/%d: returns %d (%s)\n", pDevIns->pReg->szName, pDevIns->iInstance,
882 enmVMState, VMR3GetStateName(enmVMState)));
883 return enmVMState;
884}
885
886
887/** @interface_method_impl{PDMDEVHLPR3,pfnVMTeleportedAndNotFullyResumedYet} */
888static DECLCALLBACK(bool) pdmR3DevHlp_VMTeleportedAndNotFullyResumedYet(PPDMDEVINS pDevIns)
889{
890 PDMDEV_ASSERT_DEVINS(pDevIns);
891
892 bool fRc = VMR3TeleportedAndNotFullyResumedYet(pDevIns->Internal.s.pVMR3);
893
894 LogFlow(("pdmR3DevHlp_VMState: caller='%s'/%d: returns %RTbool\n", pDevIns->pReg->szName, pDevIns->iInstance,
895 fRc));
896 return fRc;
897}
898
899
900/** @interface_method_impl{PDMDEVHLPR3,pfnVMSetError} */
901static DECLCALLBACK(int) pdmR3DevHlp_VMSetError(PPDMDEVINS pDevIns, int rc, RT_SRC_POS_DECL, const char *pszFormat, ...)
902{
903 PDMDEV_ASSERT_DEVINS(pDevIns);
904 va_list args;
905 va_start(args, pszFormat);
906 int rc2 = VMSetErrorV(pDevIns->Internal.s.pVMR3, rc, RT_SRC_POS_ARGS, pszFormat, args); Assert(rc2 == rc); NOREF(rc2);
907 va_end(args);
908 return rc;
909}
910
911
912/** @interface_method_impl{PDMDEVHLPR3,pfnVMSetErrorV} */
913static DECLCALLBACK(int) pdmR3DevHlp_VMSetErrorV(PPDMDEVINS pDevIns, int rc, RT_SRC_POS_DECL, const char *pszFormat, va_list va)
914{
915 PDMDEV_ASSERT_DEVINS(pDevIns);
916 int rc2 = VMSetErrorV(pDevIns->Internal.s.pVMR3, rc, RT_SRC_POS_ARGS, pszFormat, va); Assert(rc2 == rc); NOREF(rc2);
917 return rc;
918}
919
920
921/** @interface_method_impl{PDMDEVHLPR3,pfnVMSetRuntimeError} */
922static DECLCALLBACK(int) pdmR3DevHlp_VMSetRuntimeError(PPDMDEVINS pDevIns, uint32_t fFlags, const char *pszErrorId, const char *pszFormat, ...)
923{
924 PDMDEV_ASSERT_DEVINS(pDevIns);
925 va_list args;
926 va_start(args, pszFormat);
927 int rc = VMSetRuntimeErrorV(pDevIns->Internal.s.pVMR3, fFlags, pszErrorId, pszFormat, args);
928 va_end(args);
929 return rc;
930}
931
932
933/** @interface_method_impl{PDMDEVHLPR3,pfnVMSetRuntimeErrorV} */
934static DECLCALLBACK(int) pdmR3DevHlp_VMSetRuntimeErrorV(PPDMDEVINS pDevIns, uint32_t fFlags, const char *pszErrorId, const char *pszFormat, va_list va)
935{
936 PDMDEV_ASSERT_DEVINS(pDevIns);
937 int rc = VMSetRuntimeErrorV(pDevIns->Internal.s.pVMR3, fFlags, pszErrorId, pszFormat, va);
938 return rc;
939}
940
941
942/** @interface_method_impl{PDMDEVHLPR3,pfnDBGFStopV} */
943static DECLCALLBACK(int) pdmR3DevHlp_DBGFStopV(PPDMDEVINS pDevIns, const char *pszFile, unsigned iLine, const char *pszFunction, const char *pszFormat, va_list args)
944{
945 PDMDEV_ASSERT_DEVINS(pDevIns);
946#ifdef LOG_ENABLED
947 va_list va2;
948 va_copy(va2, args);
949 LogFlow(("pdmR3DevHlp_DBGFStopV: caller='%s'/%d: pszFile=%p:{%s} iLine=%d pszFunction=%p:{%s} pszFormat=%p:{%s} (%N)\n",
950 pDevIns->pReg->szName, pDevIns->iInstance, pszFile, pszFile, iLine, pszFunction, pszFunction, pszFormat, pszFormat, pszFormat, &va2));
951 va_end(va2);
952#endif
953
954 PVM pVM = pDevIns->Internal.s.pVMR3;
955 VM_ASSERT_EMT(pVM);
956 int rc = DBGFR3EventSrcV(pVM, DBGFEVENT_DEV_STOP, pszFile, iLine, pszFunction, pszFormat, args);
957 if (rc == VERR_DBGF_NOT_ATTACHED)
958 rc = VINF_SUCCESS;
959
960 LogFlow(("pdmR3DevHlp_DBGFStopV: caller='%s'/%d: returns %Rrc\n", pDevIns->pReg->szName, pDevIns->iInstance, rc));
961 return rc;
962}
963
964
965/** @interface_method_impl{PDMDEVHLPR3,pfnDBGFInfoRegister} */
966static DECLCALLBACK(int) pdmR3DevHlp_DBGFInfoRegister(PPDMDEVINS pDevIns, const char *pszName, const char *pszDesc, PFNDBGFHANDLERDEV pfnHandler)
967{
968 PDMDEV_ASSERT_DEVINS(pDevIns);
969 LogFlow(("pdmR3DevHlp_DBGFInfoRegister: caller='%s'/%d: pszName=%p:{%s} pszDesc=%p:{%s} pfnHandler=%p\n",
970 pDevIns->pReg->szName, pDevIns->iInstance, pszName, pszName, pszDesc, pszDesc, pfnHandler));
971
972 PVM pVM = pDevIns->Internal.s.pVMR3;
973 VM_ASSERT_EMT(pVM);
974 int rc = DBGFR3InfoRegisterDevice(pVM, pszName, pszDesc, pfnHandler, pDevIns);
975
976 LogFlow(("pdmR3DevHlp_DBGFInfoRegister: caller='%s'/%d: returns %Rrc\n", pDevIns->pReg->szName, pDevIns->iInstance, rc));
977 return rc;
978}
979
980
981/** @interface_method_impl{PDMDEVHLPR3,pfnSTAMRegister} */
982static DECLCALLBACK(void) pdmR3DevHlp_STAMRegister(PPDMDEVINS pDevIns, void *pvSample, STAMTYPE enmType, const char *pszName, STAMUNIT enmUnit, const char *pszDesc)
983{
984 PDMDEV_ASSERT_DEVINS(pDevIns);
985 PVM pVM = pDevIns->Internal.s.pVMR3;
986 VM_ASSERT_EMT(pVM);
987
988 STAM_REG(pVM, pvSample, enmType, pszName, enmUnit, pszDesc);
989 NOREF(pVM);
990}
991
992
993
994/** @interface_method_impl{PDMDEVHLPR3,pfnSTAMRegisterF} */
995static DECLCALLBACK(void) pdmR3DevHlp_STAMRegisterF(PPDMDEVINS pDevIns, void *pvSample, STAMTYPE enmType, STAMVISIBILITY enmVisibility,
996 STAMUNIT enmUnit, const char *pszDesc, const char *pszName, ...)
997{
998 PDMDEV_ASSERT_DEVINS(pDevIns);
999 PVM pVM = pDevIns->Internal.s.pVMR3;
1000 VM_ASSERT_EMT(pVM);
1001
1002 va_list args;
1003 va_start(args, pszName);
1004 int rc = STAMR3RegisterV(pVM, pvSample, enmType, enmVisibility, enmUnit, pszDesc, pszName, args);
1005 va_end(args);
1006 AssertRC(rc);
1007
1008 NOREF(pVM);
1009}
1010
1011
1012/** @interface_method_impl{PDMDEVHLPR3,pfnSTAMRegisterV} */
1013static DECLCALLBACK(void) pdmR3DevHlp_STAMRegisterV(PPDMDEVINS pDevIns, void *pvSample, STAMTYPE enmType, STAMVISIBILITY enmVisibility,
1014 STAMUNIT enmUnit, const char *pszDesc, const char *pszName, va_list args)
1015{
1016 PDMDEV_ASSERT_DEVINS(pDevIns);
1017 PVM pVM = pDevIns->Internal.s.pVMR3;
1018 VM_ASSERT_EMT(pVM);
1019
1020 int rc = STAMR3RegisterV(pVM, pvSample, enmType, enmVisibility, enmUnit, pszDesc, pszName, args);
1021 AssertRC(rc);
1022
1023 NOREF(pVM);
1024}
1025
1026
1027/** @interface_method_impl{PDMDEVHLPR3,pfnPCIRegister} */
1028static DECLCALLBACK(int) pdmR3DevHlp_PCIRegister(PPDMDEVINS pDevIns, PPCIDEVICE pPciDev)
1029{
1030 PDMDEV_ASSERT_DEVINS(pDevIns);
1031 PVM pVM = pDevIns->Internal.s.pVMR3;
1032 VM_ASSERT_EMT(pVM);
1033 LogFlow(("pdmR3DevHlp_PCIRegister: caller='%s'/%d: pPciDev=%p:{.config={%#.256Rhxs}\n",
1034 pDevIns->pReg->szName, pDevIns->iInstance, pPciDev, pPciDev->config));
1035
1036 /*
1037 * Validate input.
1038 */
1039 if (!pPciDev)
1040 {
1041 Assert(pPciDev);
1042 LogFlow(("pdmR3DevHlp_PCIRegister: caller='%s'/%d: returns %Rrc (pPciDev)\n", pDevIns->pReg->szName, pDevIns->iInstance, VERR_INVALID_PARAMETER));
1043 return VERR_INVALID_PARAMETER;
1044 }
1045 if (!pPciDev->config[0] && !pPciDev->config[1])
1046 {
1047 Assert(pPciDev->config[0] || pPciDev->config[1]);
1048 LogFlow(("pdmR3DevHlp_PCIRegister: caller='%s'/%d: returns %Rrc (vendor)\n", pDevIns->pReg->szName, pDevIns->iInstance, VERR_INVALID_PARAMETER));
1049 return VERR_INVALID_PARAMETER;
1050 }
1051 if (pDevIns->Internal.s.pPciDeviceR3)
1052 {
1053 /** @todo the PCI device vs. PDM device designed is a bit flawed if we have to
1054 * support a PDM device with multiple PCI devices. This might become a problem
1055 * when upgrading the chipset for instance because of multiple functions in some
1056 * devices...
1057 */
1058 AssertMsgFailed(("Only one PCI device per device is currently implemented!\n"));
1059 return VERR_INTERNAL_ERROR;
1060 }
1061
1062 /*
1063 * Choose the PCI bus for the device.
1064 *
1065 * This is simple. If the device was configured for a particular bus, the PCIBusNo
1066 * configuration value will be set. If not the default bus is 0.
1067 */
1068 int rc;
1069 PPDMPCIBUS pBus = pDevIns->Internal.s.pPciBusR3;
1070 if (!pBus)
1071 {
1072 uint8_t u8Bus;
1073 rc = CFGMR3QueryU8Def(pDevIns->Internal.s.pCfgHandle, "PCIBusNo", &u8Bus, 0);
1074 AssertLogRelMsgRCReturn(rc, ("Configuration error: PCIBusNo query failed with rc=%Rrc (%s/%d)\n",
1075 rc, pDevIns->pReg->szName, pDevIns->iInstance), rc);
1076 AssertLogRelMsgReturn(u8Bus < RT_ELEMENTS(pVM->pdm.s.aPciBuses),
1077 ("Configuration error: PCIBusNo=%d, max is %d. (%s/%d)\n", u8Bus,
1078 RT_ELEMENTS(pVM->pdm.s.aPciBuses), pDevIns->pReg->szName, pDevIns->iInstance),
1079 VERR_PDM_NO_PCI_BUS);
1080 pBus = pDevIns->Internal.s.pPciBusR3 = &pVM->pdm.s.aPciBuses[u8Bus];
1081 }
1082 if (pBus->pDevInsR3)
1083 {
1084 if (pDevIns->pReg->fFlags & PDM_DEVREG_FLAGS_R0)
1085 pDevIns->Internal.s.pPciBusR0 = MMHyperR3ToR0(pVM, pDevIns->Internal.s.pPciBusR3);
1086 else
1087 pDevIns->Internal.s.pPciBusR0 = NIL_RTR0PTR;
1088
1089 if (pDevIns->pReg->fFlags & PDM_DEVREG_FLAGS_RC)
1090 pDevIns->Internal.s.pPciBusRC = MMHyperR3ToRC(pVM, pDevIns->Internal.s.pPciBusR3);
1091 else
1092 pDevIns->Internal.s.pPciBusRC = NIL_RTRCPTR;
1093
1094 /*
1095 * Check the configuration for PCI device and function assignment.
1096 */
1097 int iDev = -1;
1098 uint8_t u8Device;
1099 rc = CFGMR3QueryU8(pDevIns->Internal.s.pCfgHandle, "PCIDeviceNo", &u8Device);
1100 if (RT_SUCCESS(rc))
1101 {
1102 if (u8Device > 31)
1103 {
1104 AssertMsgFailed(("Configuration error: PCIDeviceNo=%d, max is 31. (%s/%d)\n",
1105 u8Device, pDevIns->pReg->szName, pDevIns->iInstance));
1106 return VERR_INTERNAL_ERROR;
1107 }
1108
1109 uint8_t u8Function;
1110 rc = CFGMR3QueryU8(pDevIns->Internal.s.pCfgHandle, "PCIFunctionNo", &u8Function);
1111 if (RT_FAILURE(rc))
1112 {
1113 AssertMsgFailed(("Configuration error: PCIDeviceNo, but PCIFunctionNo query failed with rc=%Rrc (%s/%d)\n",
1114 rc, pDevIns->pReg->szName, pDevIns->iInstance));
1115 return rc;
1116 }
1117 if (u8Function > 7)
1118 {
1119 AssertMsgFailed(("Configuration error: PCIFunctionNo=%d, max is 7. (%s/%d)\n",
1120 u8Function, pDevIns->pReg->szName, pDevIns->iInstance));
1121 return VERR_INTERNAL_ERROR;
1122 }
1123 iDev = (u8Device << 3) | u8Function;
1124 }
1125 else if (rc != VERR_CFGM_VALUE_NOT_FOUND)
1126 {
1127 AssertMsgFailed(("Configuration error: PCIDeviceNo query failed with rc=%Rrc (%s/%d)\n",
1128 rc, pDevIns->pReg->szName, pDevIns->iInstance));
1129 return rc;
1130 }
1131
1132 /*
1133 * Call the pci bus device to do the actual registration.
1134 */
1135 pdmLock(pVM);
1136 rc = pBus->pfnRegisterR3(pBus->pDevInsR3, pPciDev, pDevIns->pReg->szName, iDev);
1137 pdmUnlock(pVM);
1138 if (RT_SUCCESS(rc))
1139 {
1140 pPciDev->pDevIns = pDevIns;
1141
1142 pDevIns->Internal.s.pPciDeviceR3 = pPciDev;
1143 if (pDevIns->pReg->fFlags & PDM_DEVREG_FLAGS_R0)
1144 pDevIns->Internal.s.pPciDeviceR0 = MMHyperR3ToR0(pVM, pPciDev);
1145 else
1146 pDevIns->Internal.s.pPciDeviceR0 = NIL_RTR0PTR;
1147
1148 if (pDevIns->pReg->fFlags & PDM_DEVREG_FLAGS_RC)
1149 pDevIns->Internal.s.pPciDeviceRC = MMHyperR3ToRC(pVM, pPciDev);
1150 else
1151 pDevIns->Internal.s.pPciDeviceRC = NIL_RTRCPTR;
1152
1153 Log(("PDM: Registered device '%s'/%d as PCI device %d on bus %d\n",
1154 pDevIns->pReg->szName, pDevIns->iInstance, pPciDev->devfn, pDevIns->Internal.s.pPciBusR3->iBus));
1155 }
1156 }
1157 else
1158 {
1159 AssertLogRelMsgFailed(("Configuration error: No PCI bus available. This could be related to init order too!\n"));
1160 rc = VERR_PDM_NO_PCI_BUS;
1161 }
1162
1163 LogFlow(("pdmR3DevHlp_PCIRegister: caller='%s'/%d: returns %Rrc\n", pDevIns->pReg->szName, pDevIns->iInstance, rc));
1164 return rc;
1165}
1166
1167
1168/** @interface_method_impl{PDMDEVHLPR3,pfnPCIIORegionRegister} */
1169static DECLCALLBACK(int) pdmR3DevHlp_PCIIORegionRegister(PPDMDEVINS pDevIns, int iRegion, uint32_t cbRegion, PCIADDRESSSPACE enmType, PFNPCIIOREGIONMAP pfnCallback)
1170{
1171 PDMDEV_ASSERT_DEVINS(pDevIns);
1172 PVM pVM = pDevIns->Internal.s.pVMR3;
1173 VM_ASSERT_EMT(pVM);
1174 LogFlow(("pdmR3DevHlp_PCIIORegionRegister: caller='%s'/%d: iRegion=%d cbRegion=%#x enmType=%d pfnCallback=%p\n",
1175 pDevIns->pReg->szName, pDevIns->iInstance, iRegion, cbRegion, enmType, pfnCallback));
1176
1177 /*
1178 * Validate input.
1179 */
1180 if (iRegion < 0 || iRegion >= PCI_NUM_REGIONS)
1181 {
1182 Assert(iRegion >= 0 && iRegion < PCI_NUM_REGIONS);
1183 LogFlow(("pdmR3DevHlp_PCIIORegionRegister: caller='%s'/%d: returns %Rrc (iRegion)\n", pDevIns->pReg->szName, pDevIns->iInstance, VERR_INVALID_PARAMETER));
1184 return VERR_INVALID_PARAMETER;
1185 }
1186 switch (enmType)
1187 {
1188 case PCI_ADDRESS_SPACE_IO:
1189 /*
1190 * Sanity check: don't allow to register more than 32K of the PCI I/O space.
1191 */
1192 AssertMsgReturn(cbRegion <= _32K,
1193 ("caller='%s'/%d: %#x\n", pDevIns->pReg->szName, pDevIns->iInstance, cbRegion),
1194 VERR_INVALID_PARAMETER);
1195 break;
1196
1197 case PCI_ADDRESS_SPACE_MEM:
1198 case PCI_ADDRESS_SPACE_MEM_PREFETCH:
1199 /*
1200 * Sanity check: don't allow to register more than 512MB of the PCI MMIO space for
1201 * now. If this limit is increased beyond 2GB, adapt the aligned check below as well!
1202 */
1203 AssertMsgReturn(cbRegion <= 512 * _1M,
1204 ("caller='%s'/%d: %#x\n", pDevIns->pReg->szName, pDevIns->iInstance, cbRegion),
1205 VERR_INVALID_PARAMETER);
1206 break;
1207 default:
1208 AssertMsgFailed(("enmType=%#x is unknown\n", enmType));
1209 LogFlow(("pdmR3DevHlp_PCIIORegionRegister: caller='%s'/%d: returns %Rrc (enmType)\n", pDevIns->pReg->szName, pDevIns->iInstance, VERR_INVALID_PARAMETER));
1210 return VERR_INVALID_PARAMETER;
1211 }
1212 if (!pfnCallback)
1213 {
1214 Assert(pfnCallback);
1215 LogFlow(("pdmR3DevHlp_PCIIORegionRegister: caller='%s'/%d: returns %Rrc (callback)\n", pDevIns->pReg->szName, pDevIns->iInstance, VERR_INVALID_PARAMETER));
1216 return VERR_INVALID_PARAMETER;
1217 }
1218 AssertRelease(VMR3GetState(pVM) != VMSTATE_RUNNING);
1219
1220 /*
1221 * Must have a PCI device registered!
1222 */
1223 int rc;
1224 PPCIDEVICE pPciDev = pDevIns->Internal.s.pPciDeviceR3;
1225 if (pPciDev)
1226 {
1227 /*
1228 * We're currently restricted to page aligned MMIO regions.
1229 */
1230 if ( (enmType == PCI_ADDRESS_SPACE_MEM || enmType == PCI_ADDRESS_SPACE_MEM_PREFETCH)
1231 && cbRegion != RT_ALIGN_32(cbRegion, PAGE_SIZE))
1232 {
1233 Log(("pdmR3DevHlp_PCIIORegionRegister: caller='%s'/%d: aligning cbRegion %#x -> %#x\n",
1234 pDevIns->pReg->szName, pDevIns->iInstance, cbRegion, RT_ALIGN_32(cbRegion, PAGE_SIZE)));
1235 cbRegion = RT_ALIGN_32(cbRegion, PAGE_SIZE);
1236 }
1237
1238 /*
1239 * For registering PCI MMIO memory or PCI I/O memory, the size of the region must be a power of 2!
1240 */
1241 int iLastSet = ASMBitLastSetU32(cbRegion);
1242 Assert(iLastSet > 0);
1243 uint32_t cbRegionAligned = RT_BIT_32(iLastSet - 1);
1244 if (cbRegion > cbRegionAligned)
1245 cbRegion = cbRegionAligned * 2; /* round up */
1246
1247 PPDMPCIBUS pBus = pDevIns->Internal.s.pPciBusR3;
1248 Assert(pBus);
1249 pdmLock(pVM);
1250 rc = pBus->pfnIORegionRegisterR3(pBus->pDevInsR3, pPciDev, iRegion, cbRegion, enmType, pfnCallback);
1251 pdmUnlock(pVM);
1252 }
1253 else
1254 {
1255 AssertMsgFailed(("No PCI device registered!\n"));
1256 rc = VERR_PDM_NOT_PCI_DEVICE;
1257 }
1258
1259 LogFlow(("pdmR3DevHlp_PCIIORegionRegister: caller='%s'/%d: returns %Rrc\n", pDevIns->pReg->szName, pDevIns->iInstance, rc));
1260 return rc;
1261}
1262
1263
1264/** @interface_method_impl{PDMDEVHLPR3,pfnPCISetConfigCallbacks} */
1265static DECLCALLBACK(void) pdmR3DevHlp_PCISetConfigCallbacks(PPDMDEVINS pDevIns, PPCIDEVICE pPciDev, PFNPCICONFIGREAD pfnRead, PPFNPCICONFIGREAD ppfnReadOld,
1266 PFNPCICONFIGWRITE pfnWrite, PPFNPCICONFIGWRITE ppfnWriteOld)
1267{
1268 PDMDEV_ASSERT_DEVINS(pDevIns);
1269 PVM pVM = pDevIns->Internal.s.pVMR3;
1270 VM_ASSERT_EMT(pVM);
1271 LogFlow(("pdmR3DevHlp_PCISetConfigCallbacks: caller='%s'/%d: pPciDev=%p pfnRead=%p ppfnReadOld=%p pfnWrite=%p ppfnWriteOld=%p\n",
1272 pDevIns->pReg->szName, pDevIns->iInstance, pPciDev, pfnRead, ppfnReadOld, pfnWrite, ppfnWriteOld));
1273
1274 /*
1275 * Validate input and resolve defaults.
1276 */
1277 AssertPtr(pfnRead);
1278 AssertPtr(pfnWrite);
1279 AssertPtrNull(ppfnReadOld);
1280 AssertPtrNull(ppfnWriteOld);
1281 AssertPtrNull(pPciDev);
1282
1283 if (!pPciDev)
1284 pPciDev = pDevIns->Internal.s.pPciDeviceR3;
1285 AssertReleaseMsg(pPciDev, ("You must register your device first!\n"));
1286 PPDMPCIBUS pBus = pDevIns->Internal.s.pPciBusR3;
1287 AssertRelease(pBus);
1288 AssertRelease(VMR3GetState(pVM) != VMSTATE_RUNNING);
1289
1290 /*
1291 * Do the job.
1292 */
1293 pdmLock(pVM);
1294 pBus->pfnSetConfigCallbacksR3(pBus->pDevInsR3, pPciDev, pfnRead, ppfnReadOld, pfnWrite, ppfnWriteOld);
1295 pdmUnlock(pVM);
1296
1297 LogFlow(("pdmR3DevHlp_PCISetConfigCallbacks: caller='%s'/%d: returns void\n", pDevIns->pReg->szName, pDevIns->iInstance));
1298}
1299
1300
1301/** @interface_method_impl{PDMDEVHLPR3,pfnPCISetIrq} */
1302static DECLCALLBACK(void) pdmR3DevHlp_PCISetIrq(PPDMDEVINS pDevIns, int iIrq, int iLevel)
1303{
1304 PDMDEV_ASSERT_DEVINS(pDevIns);
1305 LogFlow(("pdmR3DevHlp_PCISetIrq: caller='%s'/%d: iIrq=%d iLevel=%d\n", pDevIns->pReg->szName, pDevIns->iInstance, iIrq, iLevel));
1306
1307 /*
1308 * Validate input.
1309 */
1310 /** @todo iIrq and iLevel checks. */
1311
1312 /*
1313 * Must have a PCI device registered!
1314 */
1315 PPCIDEVICE pPciDev = pDevIns->Internal.s.pPciDeviceR3;
1316 if (pPciDev)
1317 {
1318 PPDMPCIBUS pBus = pDevIns->Internal.s.pPciBusR3; /** @todo the bus should be associated with the PCI device not the PDM device. */
1319 Assert(pBus);
1320 PVM pVM = pDevIns->Internal.s.pVMR3;
1321 pdmLock(pVM);
1322 pBus->pfnSetIrqR3(pBus->pDevInsR3, pPciDev, iIrq, iLevel);
1323 pdmUnlock(pVM);
1324 }
1325 else
1326 AssertReleaseMsgFailed(("No PCI device registered!\n"));
1327
1328 LogFlow(("pdmR3DevHlp_PCISetIrq: caller='%s'/%d: returns void\n", pDevIns->pReg->szName, pDevIns->iInstance));
1329}
1330
1331
1332/** @interface_method_impl{PDMDEVHLPR3,pfnPCISetIrqNoWait} */
1333static DECLCALLBACK(void) pdmR3DevHlp_PCISetIrqNoWait(PPDMDEVINS pDevIns, int iIrq, int iLevel)
1334{
1335 pdmR3DevHlp_PCISetIrq(pDevIns, iIrq, iLevel);
1336}
1337
1338
1339/** @interface_method_impl{PDMDEVHLPR3,pfnPCIRegisterMsi} */
1340static DECLCALLBACK(int) pdmR3DevHlp_PCIRegisterMsi(PPDMDEVINS pDevIns, PPDMMSIREG pMsiReg)
1341{
1342 PDMDEV_ASSERT_DEVINS(pDevIns);
1343 LogFlow(("pdmR3DevHlp_PCIRegisterMsi: caller='%s'/%d: %d MSI vectors %d MSI-X vectors\n", pDevIns->pReg->szName, pDevIns->iInstance, pMsiReg->cMsiVectors,pMsiReg->cMsixVectors ));
1344 int rc = VINF_SUCCESS;
1345
1346 /*
1347 * Must have a PCI device registered!
1348 */
1349 PPCIDEVICE pPciDev = pDevIns->Internal.s.pPciDeviceR3;
1350 if (pPciDev)
1351 {
1352 PPDMPCIBUS pBus = pDevIns->Internal.s.pPciBusR3; /** @todo the bus should be associated with the PCI device not the PDM device. */
1353 Assert(pBus);
1354
1355 PVM pVM = pDevIns->Internal.s.pVMR3;
1356 pdmLock(pVM);
1357 if (!pBus->pfnRegisterMsiR3)
1358 rc = VERR_NOT_IMPLEMENTED;
1359 else
1360 rc = pBus->pfnRegisterMsiR3(pBus->pDevInsR3, pPciDev, pMsiReg);
1361 pdmUnlock(pVM);
1362 }
1363 else
1364 AssertReleaseMsgFailed(("No PCI device registered!\n"));
1365
1366 LogFlow(("pdmR3DevHlp_PCISetIrq: caller='%s'/%d: returns void\n", pDevIns->pReg->szName, pDevIns->iInstance));
1367 return rc;
1368}
1369
1370/** @interface_method_impl{PDMDEVHLPR3,pfnISASetIrq} */
1371static DECLCALLBACK(void) pdmR3DevHlp_ISASetIrq(PPDMDEVINS pDevIns, int iIrq, int iLevel)
1372{
1373 PDMDEV_ASSERT_DEVINS(pDevIns);
1374 LogFlow(("pdmR3DevHlp_ISASetIrq: caller='%s'/%d: iIrq=%d iLevel=%d\n", pDevIns->pReg->szName, pDevIns->iInstance, iIrq, iLevel));
1375
1376 /*
1377 * Validate input.
1378 */
1379 /** @todo iIrq and iLevel checks. */
1380
1381 PVM pVM = pDevIns->Internal.s.pVMR3;
1382 PDMIsaSetIrq(pVM, iIrq, iLevel); /* (The API takes the lock.) */
1383
1384 LogFlow(("pdmR3DevHlp_ISASetIrq: caller='%s'/%d: returns void\n", pDevIns->pReg->szName, pDevIns->iInstance));
1385}
1386
1387
1388/** @interface_method_impl{PDMDEVHLPR3,pfnISASetIrqNoWait} */
1389static DECLCALLBACK(void) pdmR3DevHlp_ISASetIrqNoWait(PPDMDEVINS pDevIns, int iIrq, int iLevel)
1390{
1391 pdmR3DevHlp_ISASetIrq(pDevIns, iIrq, iLevel);
1392}
1393
1394
1395/** @interface_method_impl{PDMDEVHLPR3,pfnDriverAttach} */
1396static DECLCALLBACK(int) pdmR3DevHlp_DriverAttach(PPDMDEVINS pDevIns, RTUINT iLun, PPDMIBASE pBaseInterface, PPDMIBASE *ppBaseInterface, const char *pszDesc)
1397{
1398 PDMDEV_ASSERT_DEVINS(pDevIns);
1399 PVM pVM = pDevIns->Internal.s.pVMR3;
1400 VM_ASSERT_EMT(pVM);
1401 LogFlow(("pdmR3DevHlp_DriverAttach: caller='%s'/%d: iLun=%d pBaseInterface=%p ppBaseInterface=%p pszDesc=%p:{%s}\n",
1402 pDevIns->pReg->szName, pDevIns->iInstance, iLun, pBaseInterface, ppBaseInterface, pszDesc, pszDesc));
1403
1404 /*
1405 * Lookup the LUN, it might already be registered.
1406 */
1407 PPDMLUN pLunPrev = NULL;
1408 PPDMLUN pLun = pDevIns->Internal.s.pLunsR3;
1409 for (; pLun; pLunPrev = pLun, pLun = pLun->pNext)
1410 if (pLun->iLun == iLun)
1411 break;
1412
1413 /*
1414 * Create the LUN if if wasn't found, else check if driver is already attached to it.
1415 */
1416 if (!pLun)
1417 {
1418 if ( !pBaseInterface
1419 || !pszDesc
1420 || !*pszDesc)
1421 {
1422 Assert(pBaseInterface);
1423 Assert(pszDesc || *pszDesc);
1424 return VERR_INVALID_PARAMETER;
1425 }
1426
1427 pLun = (PPDMLUN)MMR3HeapAlloc(pVM, MM_TAG_PDM_LUN, sizeof(*pLun));
1428 if (!pLun)
1429 return VERR_NO_MEMORY;
1430
1431 pLun->iLun = iLun;
1432 pLun->pNext = pLunPrev ? pLunPrev->pNext : NULL;
1433 pLun->pTop = NULL;
1434 pLun->pBottom = NULL;
1435 pLun->pDevIns = pDevIns;
1436 pLun->pUsbIns = NULL;
1437 pLun->pszDesc = pszDesc;
1438 pLun->pBase = pBaseInterface;
1439 if (!pLunPrev)
1440 pDevIns->Internal.s.pLunsR3 = pLun;
1441 else
1442 pLunPrev->pNext = pLun;
1443 Log(("pdmR3DevHlp_DriverAttach: Registered LUN#%d '%s' with device '%s'/%d.\n",
1444 iLun, pszDesc, pDevIns->pReg->szName, pDevIns->iInstance));
1445 }
1446 else if (pLun->pTop)
1447 {
1448 AssertMsgFailed(("Already attached! The device should keep track of such things!\n"));
1449 LogFlow(("pdmR3DevHlp_DriverAttach: caller='%s'/%d: returns %Rrc\n", pDevIns->pReg->szName, pDevIns->iInstance, VERR_PDM_DRIVER_ALREADY_ATTACHED));
1450 return VERR_PDM_DRIVER_ALREADY_ATTACHED;
1451 }
1452 Assert(pLun->pBase == pBaseInterface);
1453
1454
1455 /*
1456 * Get the attached driver configuration.
1457 */
1458 int rc;
1459 PCFGMNODE pNode = CFGMR3GetChildF(pDevIns->Internal.s.pCfgHandle, "LUN#%u", iLun);
1460 if (pNode)
1461 rc = pdmR3DrvInstantiate(pVM, pNode, pBaseInterface, NULL /*pDrvAbove*/, pLun, ppBaseInterface);
1462 else
1463 rc = VERR_PDM_NO_ATTACHED_DRIVER;
1464
1465
1466 LogFlow(("pdmR3DevHlp_DriverAttach: caller='%s'/%d: returns %Rrc\n", pDevIns->pReg->szName, pDevIns->iInstance, rc));
1467 return rc;
1468}
1469
1470
1471/** @interface_method_impl{PDMDEVHLPR3,pfnQueueCreate} */
1472static DECLCALLBACK(int) pdmR3DevHlp_QueueCreate(PPDMDEVINS pDevIns, RTUINT cbItem, RTUINT cItems, uint32_t cMilliesInterval,
1473 PFNPDMQUEUEDEV pfnCallback, bool fGCEnabled, const char *pszName, PPDMQUEUE *ppQueue)
1474{
1475 PDMDEV_ASSERT_DEVINS(pDevIns);
1476 LogFlow(("pdmR3DevHlp_QueueCreate: caller='%s'/%d: cbItem=%#x cItems=%#x cMilliesInterval=%u pfnCallback=%p fGCEnabled=%RTbool pszName=%p:{%s} ppQueue=%p\n",
1477 pDevIns->pReg->szName, pDevIns->iInstance, cbItem, cItems, cMilliesInterval, pfnCallback, fGCEnabled, pszName, pszName, ppQueue));
1478
1479 PVM pVM = pDevIns->Internal.s.pVMR3;
1480 VM_ASSERT_EMT(pVM);
1481
1482 if (pDevIns->iInstance > 0)
1483 {
1484 pszName = MMR3HeapAPrintf(pVM, MM_TAG_PDM_DEVICE_DESC, "%s_%u", pszName, pDevIns->iInstance);
1485 AssertLogRelReturn(pszName, VERR_NO_MEMORY);
1486 }
1487
1488 int rc = PDMR3QueueCreateDevice(pVM, pDevIns, cbItem, cItems, cMilliesInterval, pfnCallback, fGCEnabled, pszName, ppQueue);
1489
1490 LogFlow(("pdmR3DevHlp_QueueCreate: caller='%s'/%d: returns %Rrc *ppQueue=%p\n", pDevIns->pReg->szName, pDevIns->iInstance, rc, *ppQueue));
1491 return rc;
1492}
1493
1494
1495/** @interface_method_impl{PDMDEVHLPR3,pfnCritSectInit} */
1496static DECLCALLBACK(int) pdmR3DevHlp_CritSectInit(PPDMDEVINS pDevIns, PPDMCRITSECT pCritSect, RT_SRC_POS_DECL,
1497 const char *pszNameFmt, va_list va)
1498{
1499 PDMDEV_ASSERT_DEVINS(pDevIns);
1500 LogFlow(("pdmR3DevHlp_CritSectInit: caller='%s'/%d: pCritSect=%p pszNameFmt=%p:{%s}\n",
1501 pDevIns->pReg->szName, pDevIns->iInstance, pCritSect, pszNameFmt, pszNameFmt));
1502
1503 PVM pVM = pDevIns->Internal.s.pVMR3;
1504 VM_ASSERT_EMT(pVM);
1505 int rc = pdmR3CritSectInitDevice(pVM, pDevIns, pCritSect, RT_SRC_POS_ARGS, pszNameFmt, va);
1506
1507 LogFlow(("pdmR3DevHlp_CritSectInit: caller='%s'/%d: returns %Rrc\n", pDevIns->pReg->szName, pDevIns->iInstance, rc));
1508 return rc;
1509}
1510
1511
1512/** @interface_method_impl{PDMDEVHLPR3,pfnThreadCreate} */
1513static DECLCALLBACK(int) pdmR3DevHlp_ThreadCreate(PPDMDEVINS pDevIns, PPPDMTHREAD ppThread, void *pvUser, PFNPDMTHREADDEV pfnThread,
1514 PFNPDMTHREADWAKEUPDEV pfnWakeup, size_t cbStack, RTTHREADTYPE enmType, const char *pszName)
1515{
1516 PDMDEV_ASSERT_DEVINS(pDevIns);
1517 VM_ASSERT_EMT(pDevIns->Internal.s.pVMR3);
1518 LogFlow(("pdmR3DevHlp_ThreadCreate: caller='%s'/%d: ppThread=%p pvUser=%p pfnThread=%p pfnWakeup=%p cbStack=%#zx enmType=%d pszName=%p:{%s}\n",
1519 pDevIns->pReg->szName, pDevIns->iInstance, ppThread, pvUser, pfnThread, pfnWakeup, cbStack, enmType, pszName, pszName));
1520
1521 int rc = pdmR3ThreadCreateDevice(pDevIns->Internal.s.pVMR3, pDevIns, ppThread, pvUser, pfnThread, pfnWakeup, cbStack, enmType, pszName);
1522
1523 LogFlow(("pdmR3DevHlp_ThreadCreate: caller='%s'/%d: returns %Rrc *ppThread=%RTthrd\n", pDevIns->pReg->szName, pDevIns->iInstance,
1524 rc, *ppThread));
1525 return rc;
1526}
1527
1528
1529/** @interface_method_impl{PDMDEVHLPR3,pfnSetAsyncNotification} */
1530static DECLCALLBACK(int) pdmR3DevHlp_SetAsyncNotification(PPDMDEVINS pDevIns, PFNPDMDEVASYNCNOTIFY pfnAsyncNotify)
1531{
1532 PDMDEV_ASSERT_DEVINS(pDevIns);
1533 VM_ASSERT_EMT0(pDevIns->Internal.s.pVMR3);
1534 LogFlow(("pdmR3DevHlp_SetAsyncNotification: caller='%s'/%d: pfnAsyncNotify=%p\n", pDevIns->pReg->szName, pDevIns->iInstance, pfnAsyncNotify));
1535
1536 int rc = VINF_SUCCESS;
1537 AssertStmt(pfnAsyncNotify, rc = VERR_INVALID_PARAMETER);
1538 AssertStmt(!pDevIns->Internal.s.pfnAsyncNotify, rc = VERR_WRONG_ORDER);
1539 AssertStmt(pDevIns->Internal.s.fIntFlags & (PDMDEVINSINT_FLAGS_SUSPENDED | PDMDEVINSINT_FLAGS_RESET), rc = VERR_WRONG_ORDER);
1540 VMSTATE enmVMState = VMR3GetState(pDevIns->Internal.s.pVMR3);
1541 AssertStmt( enmVMState == VMSTATE_SUSPENDING
1542 || enmVMState == VMSTATE_SUSPENDING_EXT_LS
1543 || enmVMState == VMSTATE_SUSPENDING_LS
1544 || enmVMState == VMSTATE_RESETTING
1545 || enmVMState == VMSTATE_RESETTING_LS
1546 || enmVMState == VMSTATE_POWERING_OFF
1547 || enmVMState == VMSTATE_POWERING_OFF_LS,
1548 rc = VERR_INVALID_STATE);
1549
1550 if (RT_SUCCESS(rc))
1551 pDevIns->Internal.s.pfnAsyncNotify = pfnAsyncNotify;
1552
1553 LogFlow(("pdmR3DevHlp_SetAsyncNotification: caller='%s'/%d: returns %Rrc\n", pDevIns->pReg->szName, pDevIns->iInstance, rc));
1554 return rc;
1555}
1556
1557
1558/** @interface_method_impl{PDMDEVHLPR3,pfnAsyncNotificationCompleted} */
1559static DECLCALLBACK(void) pdmR3DevHlp_AsyncNotificationCompleted(PPDMDEVINS pDevIns)
1560{
1561 PDMDEV_ASSERT_DEVINS(pDevIns);
1562 PVM pVM = pDevIns->Internal.s.pVMR3;
1563
1564 VMSTATE enmVMState = VMR3GetState(pVM);
1565 if ( enmVMState == VMSTATE_SUSPENDING
1566 || enmVMState == VMSTATE_SUSPENDING_EXT_LS
1567 || enmVMState == VMSTATE_SUSPENDING_LS
1568 || enmVMState == VMSTATE_RESETTING
1569 || enmVMState == VMSTATE_RESETTING_LS
1570 || enmVMState == VMSTATE_POWERING_OFF
1571 || enmVMState == VMSTATE_POWERING_OFF_LS)
1572 {
1573 LogFlow(("pdmR3DevHlp_AsyncNotificationCompleted: caller='%s'/%d:\n", pDevIns->pReg->szName, pDevIns->iInstance));
1574 VMR3AsyncPdmNotificationWakeupU(pVM->pUVM);
1575 }
1576 else
1577 LogFlow(("pdmR3DevHlp_AsyncNotificationCompleted: caller='%s'/%d: enmVMState=%d\n", pDevIns->pReg->szName, pDevIns->iInstance, enmVMState));
1578}
1579
1580
1581/** @interface_method_impl{PDMDEVHLPR3,pfnRTCRegister} */
1582static DECLCALLBACK(int) pdmR3DevHlp_RTCRegister(PPDMDEVINS pDevIns, PCPDMRTCREG pRtcReg, PCPDMRTCHLP *ppRtcHlp)
1583{
1584 PDMDEV_ASSERT_DEVINS(pDevIns);
1585 VM_ASSERT_EMT(pDevIns->Internal.s.pVMR3);
1586 LogFlow(("pdmR3DevHlp_RTCRegister: caller='%s'/%d: pRtcReg=%p:{.u32Version=%#x, .pfnWrite=%p, .pfnRead=%p} ppRtcHlp=%p\n",
1587 pDevIns->pReg->szName, pDevIns->iInstance, pRtcReg, pRtcReg->u32Version, pRtcReg->pfnWrite,
1588 pRtcReg->pfnWrite, ppRtcHlp));
1589
1590 /*
1591 * Validate input.
1592 */
1593 if (pRtcReg->u32Version != PDM_RTCREG_VERSION)
1594 {
1595 AssertMsgFailed(("u32Version=%#x expected %#x\n", pRtcReg->u32Version,
1596 PDM_RTCREG_VERSION));
1597 LogFlow(("pdmR3DevHlp_RTCRegister: caller='%s'/%d: returns %Rrc (version)\n",
1598 pDevIns->pReg->szName, pDevIns->iInstance, VERR_INVALID_PARAMETER));
1599 return VERR_INVALID_PARAMETER;
1600 }
1601 if ( !pRtcReg->pfnWrite
1602 || !pRtcReg->pfnRead)
1603 {
1604 Assert(pRtcReg->pfnWrite);
1605 Assert(pRtcReg->pfnRead);
1606 LogFlow(("pdmR3DevHlp_RTCRegister: caller='%s'/%d: returns %Rrc (callbacks)\n",
1607 pDevIns->pReg->szName, pDevIns->iInstance, VERR_INVALID_PARAMETER));
1608 return VERR_INVALID_PARAMETER;
1609 }
1610
1611 if (!ppRtcHlp)
1612 {
1613 Assert(ppRtcHlp);
1614 LogFlow(("pdmR3DevHlp_RTCRegister: caller='%s'/%d: returns %Rrc (ppRtcHlp)\n",
1615 pDevIns->pReg->szName, pDevIns->iInstance, VERR_INVALID_PARAMETER));
1616 return VERR_INVALID_PARAMETER;
1617 }
1618
1619 /*
1620 * Only one DMA device.
1621 */
1622 PVM pVM = pDevIns->Internal.s.pVMR3;
1623 if (pVM->pdm.s.pRtc)
1624 {
1625 AssertMsgFailed(("Only one RTC device is supported!\n"));
1626 LogFlow(("pdmR3DevHlp_RTCRegister: caller='%s'/%d: returns %Rrc\n",
1627 pDevIns->pReg->szName, pDevIns->iInstance, VERR_INVALID_PARAMETER));
1628 return VERR_INVALID_PARAMETER;
1629 }
1630
1631 /*
1632 * Allocate and initialize pci bus structure.
1633 */
1634 int rc = VINF_SUCCESS;
1635 PPDMRTC pRtc = (PPDMRTC)MMR3HeapAlloc(pDevIns->Internal.s.pVMR3, MM_TAG_PDM_DEVICE, sizeof(*pRtc));
1636 if (pRtc)
1637 {
1638 pRtc->pDevIns = pDevIns;
1639 pRtc->Reg = *pRtcReg;
1640 pVM->pdm.s.pRtc = pRtc;
1641
1642 /* set the helper pointer. */
1643 *ppRtcHlp = &g_pdmR3DevRtcHlp;
1644 Log(("PDM: Registered RTC device '%s'/%d pDevIns=%p\n",
1645 pDevIns->pReg->szName, pDevIns->iInstance, pDevIns));
1646 }
1647 else
1648 rc = VERR_NO_MEMORY;
1649
1650 LogFlow(("pdmR3DevHlp_RTCRegister: caller='%s'/%d: returns %Rrc\n",
1651 pDevIns->pReg->szName, pDevIns->iInstance, rc));
1652 return rc;
1653}
1654
1655
1656/** @interface_method_impl{PDMDEVHLPR3,pfnDMARegister} */
1657static DECLCALLBACK(int) pdmR3DevHlp_DMARegister(PPDMDEVINS pDevIns, unsigned uChannel, PFNDMATRANSFERHANDLER pfnTransferHandler, void *pvUser)
1658{
1659 PDMDEV_ASSERT_DEVINS(pDevIns);
1660 PVM pVM = pDevIns->Internal.s.pVMR3;
1661 VM_ASSERT_EMT(pVM);
1662 LogFlow(("pdmR3DevHlp_DMARegister: caller='%s'/%d: uChannel=%d pfnTransferHandler=%p pvUser=%p\n",
1663 pDevIns->pReg->szName, pDevIns->iInstance, uChannel, pfnTransferHandler, pvUser));
1664 int rc = VINF_SUCCESS;
1665 if (pVM->pdm.s.pDmac)
1666 pVM->pdm.s.pDmac->Reg.pfnRegister(pVM->pdm.s.pDmac->pDevIns, uChannel, pfnTransferHandler, pvUser);
1667 else
1668 {
1669 AssertMsgFailed(("Configuration error: No DMAC controller available. This could be related to init order too!\n"));
1670 rc = VERR_PDM_NO_DMAC_INSTANCE;
1671 }
1672 LogFlow(("pdmR3DevHlp_DMARegister: caller='%s'/%d: returns %Rrc\n",
1673 pDevIns->pReg->szName, pDevIns->iInstance, rc));
1674 return rc;
1675}
1676
1677
1678/** @interface_method_impl{PDMDEVHLPR3,pfnDMAReadMemory} */
1679static DECLCALLBACK(int) pdmR3DevHlp_DMAReadMemory(PPDMDEVINS pDevIns, unsigned uChannel, void *pvBuffer, uint32_t off, uint32_t cbBlock, uint32_t *pcbRead)
1680{
1681 PDMDEV_ASSERT_DEVINS(pDevIns);
1682 PVM pVM = pDevIns->Internal.s.pVMR3;
1683 VM_ASSERT_EMT(pVM);
1684 LogFlow(("pdmR3DevHlp_DMAReadMemory: caller='%s'/%d: uChannel=%d pvBuffer=%p off=%#x cbBlock=%#x pcbRead=%p\n",
1685 pDevIns->pReg->szName, pDevIns->iInstance, uChannel, pvBuffer, off, cbBlock, pcbRead));
1686 int rc = VINF_SUCCESS;
1687 if (pVM->pdm.s.pDmac)
1688 {
1689 uint32_t cb = pVM->pdm.s.pDmac->Reg.pfnReadMemory(pVM->pdm.s.pDmac->pDevIns, uChannel, pvBuffer, off, cbBlock);
1690 if (pcbRead)
1691 *pcbRead = cb;
1692 }
1693 else
1694 {
1695 AssertMsgFailed(("Configuration error: No DMAC controller available. This could be related to init order too!\n"));
1696 rc = VERR_PDM_NO_DMAC_INSTANCE;
1697 }
1698 LogFlow(("pdmR3DevHlp_DMAReadMemory: caller='%s'/%d: returns %Rrc\n",
1699 pDevIns->pReg->szName, pDevIns->iInstance, rc));
1700 return rc;
1701}
1702
1703
1704/** @interface_method_impl{PDMDEVHLPR3,pfnDMAWriteMemory} */
1705static DECLCALLBACK(int) pdmR3DevHlp_DMAWriteMemory(PPDMDEVINS pDevIns, unsigned uChannel, const void *pvBuffer, uint32_t off, uint32_t cbBlock, uint32_t *pcbWritten)
1706{
1707 PDMDEV_ASSERT_DEVINS(pDevIns);
1708 PVM pVM = pDevIns->Internal.s.pVMR3;
1709 VM_ASSERT_EMT(pVM);
1710 LogFlow(("pdmR3DevHlp_DMAWriteMemory: caller='%s'/%d: uChannel=%d pvBuffer=%p off=%#x cbBlock=%#x pcbWritten=%p\n",
1711 pDevIns->pReg->szName, pDevIns->iInstance, uChannel, pvBuffer, off, cbBlock, pcbWritten));
1712 int rc = VINF_SUCCESS;
1713 if (pVM->pdm.s.pDmac)
1714 {
1715 uint32_t cb = pVM->pdm.s.pDmac->Reg.pfnWriteMemory(pVM->pdm.s.pDmac->pDevIns, uChannel, pvBuffer, off, cbBlock);
1716 if (pcbWritten)
1717 *pcbWritten = cb;
1718 }
1719 else
1720 {
1721 AssertMsgFailed(("Configuration error: No DMAC controller available. This could be related to init order too!\n"));
1722 rc = VERR_PDM_NO_DMAC_INSTANCE;
1723 }
1724 LogFlow(("pdmR3DevHlp_DMAWriteMemory: caller='%s'/%d: returns %Rrc\n",
1725 pDevIns->pReg->szName, pDevIns->iInstance, rc));
1726 return rc;
1727}
1728
1729
1730/** @interface_method_impl{PDMDEVHLPR3,pfnDMASetDREQ} */
1731static DECLCALLBACK(int) pdmR3DevHlp_DMASetDREQ(PPDMDEVINS pDevIns, unsigned uChannel, unsigned uLevel)
1732{
1733 PDMDEV_ASSERT_DEVINS(pDevIns);
1734 PVM pVM = pDevIns->Internal.s.pVMR3;
1735 VM_ASSERT_EMT(pVM);
1736 LogFlow(("pdmR3DevHlp_DMASetDREQ: caller='%s'/%d: uChannel=%d uLevel=%d\n",
1737 pDevIns->pReg->szName, pDevIns->iInstance, uChannel, uLevel));
1738 int rc = VINF_SUCCESS;
1739 if (pVM->pdm.s.pDmac)
1740 pVM->pdm.s.pDmac->Reg.pfnSetDREQ(pVM->pdm.s.pDmac->pDevIns, uChannel, uLevel);
1741 else
1742 {
1743 AssertMsgFailed(("Configuration error: No DMAC controller available. This could be related to init order too!\n"));
1744 rc = VERR_PDM_NO_DMAC_INSTANCE;
1745 }
1746 LogFlow(("pdmR3DevHlp_DMASetDREQ: caller='%s'/%d: returns %Rrc\n",
1747 pDevIns->pReg->szName, pDevIns->iInstance, rc));
1748 return rc;
1749}
1750
1751/** @interface_method_impl{PDMDEVHLPR3,pfnDMAGetChannelMode} */
1752static DECLCALLBACK(uint8_t) pdmR3DevHlp_DMAGetChannelMode(PPDMDEVINS pDevIns, unsigned uChannel)
1753{
1754 PDMDEV_ASSERT_DEVINS(pDevIns);
1755 PVM pVM = pDevIns->Internal.s.pVMR3;
1756 VM_ASSERT_EMT(pVM);
1757 LogFlow(("pdmR3DevHlp_DMAGetChannelMode: caller='%s'/%d: uChannel=%d\n",
1758 pDevIns->pReg->szName, pDevIns->iInstance, uChannel));
1759 uint8_t u8Mode;
1760 if (pVM->pdm.s.pDmac)
1761 u8Mode = pVM->pdm.s.pDmac->Reg.pfnGetChannelMode(pVM->pdm.s.pDmac->pDevIns, uChannel);
1762 else
1763 {
1764 AssertMsgFailed(("Configuration error: No DMAC controller available. This could be related to init order too!\n"));
1765 u8Mode = 3 << 2 /* illegal mode type */;
1766 }
1767 LogFlow(("pdmR3DevHlp_DMAGetChannelMode: caller='%s'/%d: returns %#04x\n",
1768 pDevIns->pReg->szName, pDevIns->iInstance, u8Mode));
1769 return u8Mode;
1770}
1771
1772/** @interface_method_impl{PDMDEVHLPR3,pfnDMASchedule} */
1773static DECLCALLBACK(void) pdmR3DevHlp_DMASchedule(PPDMDEVINS pDevIns)
1774{
1775 PDMDEV_ASSERT_DEVINS(pDevIns);
1776 PVM pVM = pDevIns->Internal.s.pVMR3;
1777 VM_ASSERT_EMT(pVM);
1778 LogFlow(("pdmR3DevHlp_DMASchedule: caller='%s'/%d: VM_FF_PDM_DMA %d -> 1\n",
1779 pDevIns->pReg->szName, pDevIns->iInstance, VM_FF_ISSET(pVM, VM_FF_PDM_DMA)));
1780
1781 AssertMsg(pVM->pdm.s.pDmac, ("Configuration error: No DMAC controller available. This could be related to init order too!\n"));
1782 VM_FF_SET(pVM, VM_FF_PDM_DMA);
1783 REMR3NotifyDmaPending(pVM);
1784 VMR3NotifyGlobalFFU(pVM->pUVM, VMNOTIFYFF_FLAGS_DONE_REM);
1785}
1786
1787
1788/** @interface_method_impl{PDMDEVHLPR3,pfnCMOSWrite} */
1789static DECLCALLBACK(int) pdmR3DevHlp_CMOSWrite(PPDMDEVINS pDevIns, unsigned iReg, uint8_t u8Value)
1790{
1791 PDMDEV_ASSERT_DEVINS(pDevIns);
1792 PVM pVM = pDevIns->Internal.s.pVMR3;
1793 VM_ASSERT_EMT(pVM);
1794
1795 LogFlow(("pdmR3DevHlp_CMOSWrite: caller='%s'/%d: iReg=%#04x u8Value=%#04x\n",
1796 pDevIns->pReg->szName, pDevIns->iInstance, iReg, u8Value));
1797 int rc;
1798 if (pVM->pdm.s.pRtc)
1799 rc = pVM->pdm.s.pRtc->Reg.pfnWrite(pVM->pdm.s.pRtc->pDevIns, iReg, u8Value);
1800 else
1801 rc = VERR_PDM_NO_RTC_INSTANCE;
1802
1803 LogFlow(("pdmR3DevHlp_CMOSWrite: caller='%s'/%d: return %Rrc\n",
1804 pDevIns->pReg->szName, pDevIns->iInstance, rc));
1805 return rc;
1806}
1807
1808
1809/** @interface_method_impl{PDMDEVHLPR3,pfnCMOSRead} */
1810static DECLCALLBACK(int) pdmR3DevHlp_CMOSRead(PPDMDEVINS pDevIns, unsigned iReg, uint8_t *pu8Value)
1811{
1812 PDMDEV_ASSERT_DEVINS(pDevIns);
1813 PVM pVM = pDevIns->Internal.s.pVMR3;
1814 VM_ASSERT_EMT(pVM);
1815
1816 LogFlow(("pdmR3DevHlp_CMOSWrite: caller='%s'/%d: iReg=%#04x pu8Value=%p\n",
1817 pDevIns->pReg->szName, pDevIns->iInstance, iReg, pu8Value));
1818 int rc;
1819 if (pVM->pdm.s.pRtc)
1820 rc = pVM->pdm.s.pRtc->Reg.pfnRead(pVM->pdm.s.pRtc->pDevIns, iReg, pu8Value);
1821 else
1822 rc = VERR_PDM_NO_RTC_INSTANCE;
1823
1824 LogFlow(("pdmR3DevHlp_CMOSWrite: caller='%s'/%d: return %Rrc\n",
1825 pDevIns->pReg->szName, pDevIns->iInstance, rc));
1826 return rc;
1827}
1828
1829
1830/** @interface_method_impl{PDMDEVHLPR3,pfnAssertEMT} */
1831static DECLCALLBACK(bool) pdmR3DevHlp_AssertEMT(PPDMDEVINS pDevIns, const char *pszFile, unsigned iLine, const char *pszFunction)
1832{
1833 PDMDEV_ASSERT_DEVINS(pDevIns);
1834 if (VM_IS_EMT(pDevIns->Internal.s.pVMR3))
1835 return true;
1836
1837 char szMsg[100];
1838 RTStrPrintf(szMsg, sizeof(szMsg), "AssertEMT '%s'/%d\n", pDevIns->pReg->szName, pDevIns->iInstance);
1839 RTAssertMsg1Weak(szMsg, iLine, pszFile, pszFunction);
1840 AssertBreakpoint();
1841 return false;
1842}
1843
1844
1845/** @interface_method_impl{PDMDEVHLPR3,pfnAssertOther} */
1846static DECLCALLBACK(bool) pdmR3DevHlp_AssertOther(PPDMDEVINS pDevIns, const char *pszFile, unsigned iLine, const char *pszFunction)
1847{
1848 PDMDEV_ASSERT_DEVINS(pDevIns);
1849 if (!VM_IS_EMT(pDevIns->Internal.s.pVMR3))
1850 return true;
1851
1852 char szMsg[100];
1853 RTStrPrintf(szMsg, sizeof(szMsg), "AssertOther '%s'/%d\n", pDevIns->pReg->szName, pDevIns->iInstance);
1854 RTAssertMsg1Weak(szMsg, iLine, pszFile, pszFunction);
1855 AssertBreakpoint();
1856 return false;
1857}
1858
1859
1860/** @interface_method_impl{PDMDEVHLP,pfnLdrGetRCInterfaceSymbols} */
1861static DECLCALLBACK(int) pdmR3DevHlp_LdrGetRCInterfaceSymbols(PPDMDEVINS pDevIns, void *pvInterface, size_t cbInterface,
1862 const char *pszSymPrefix, const char *pszSymList)
1863{
1864 PDMDEV_ASSERT_DEVINS(pDevIns);
1865 VM_ASSERT_EMT(pDevIns->Internal.s.pVMR3);
1866 LogFlow(("pdmR3DevHlp_PDMLdrGetRCInterfaceSymbols: caller='%s'/%d: pvInterface=%p cbInterface=%zu pszSymPrefix=%p:{%s} pszSymList=%p:{%s}\n",
1867 pDevIns->pReg->szName, pDevIns->iInstance, pvInterface, cbInterface, pszSymPrefix, pszSymPrefix, pszSymList, pszSymList));
1868
1869 int rc;
1870 if ( strncmp(pszSymPrefix, "dev", 3) == 0
1871 && RTStrIStr(pszSymPrefix + 3, pDevIns->pReg->szName) != NULL)
1872 {
1873 if (pDevIns->pReg->fFlags & PDM_DEVREG_FLAGS_RC)
1874 rc = PDMR3LdrGetInterfaceSymbols(pDevIns->Internal.s.pVMR3, pvInterface, cbInterface,
1875 pDevIns->pReg->szRCMod, pszSymPrefix, pszSymList,
1876 false /*fRing0OrRC*/);
1877 else
1878 {
1879 AssertMsgFailed(("Not a raw-mode enabled driver\n"));
1880 rc = VERR_PERMISSION_DENIED;
1881 }
1882 }
1883 else
1884 {
1885 AssertMsgFailed(("Invalid prefix '%s' for '%s'; must start with 'dev' and contain the driver name!\n",
1886 pszSymPrefix, pDevIns->pReg->szName));
1887 rc = VERR_INVALID_NAME;
1888 }
1889
1890 LogFlow(("pdmR3DevHlp_PDMLdrGetRCInterfaceSymbols: caller='%s'/%d: returns %Rrc\n", pDevIns->pReg->szName,
1891 pDevIns->iInstance, rc));
1892 return rc;
1893}
1894
1895
1896/** @interface_method_impl{PDMDEVHLP,pfnLdrGetR0InterfaceSymbols} */
1897static DECLCALLBACK(int) pdmR3DevHlp_LdrGetR0InterfaceSymbols(PPDMDEVINS pDevIns, void *pvInterface, size_t cbInterface,
1898 const char *pszSymPrefix, const char *pszSymList)
1899{
1900 PDMDEV_ASSERT_DEVINS(pDevIns);
1901 VM_ASSERT_EMT(pDevIns->Internal.s.pVMR3);
1902 LogFlow(("pdmR3DevHlp_PDMLdrGetR0InterfaceSymbols: caller='%s'/%d: pvInterface=%p cbInterface=%zu pszSymPrefix=%p:{%s} pszSymList=%p:{%s}\n",
1903 pDevIns->pReg->szName, pDevIns->iInstance, pvInterface, cbInterface, pszSymPrefix, pszSymPrefix, pszSymList, pszSymList));
1904
1905 int rc;
1906 if ( strncmp(pszSymPrefix, "dev", 3) == 0
1907 && RTStrIStr(pszSymPrefix + 3, pDevIns->pReg->szName) != NULL)
1908 {
1909 if (pDevIns->pReg->fFlags & PDM_DEVREG_FLAGS_R0)
1910 rc = PDMR3LdrGetInterfaceSymbols(pDevIns->Internal.s.pVMR3, pvInterface, cbInterface,
1911 pDevIns->pReg->szR0Mod, pszSymPrefix, pszSymList,
1912 true /*fRing0OrRC*/);
1913 else
1914 {
1915 AssertMsgFailed(("Not a ring-0 enabled driver\n"));
1916 rc = VERR_PERMISSION_DENIED;
1917 }
1918 }
1919 else
1920 {
1921 AssertMsgFailed(("Invalid prefix '%s' for '%s'; must start with 'dev' and contain the driver name!\n",
1922 pszSymPrefix, pDevIns->pReg->szName));
1923 rc = VERR_INVALID_NAME;
1924 }
1925
1926 LogFlow(("pdmR3DevHlp_PDMLdrGetR0InterfaceSymbols: caller='%s'/%d: returns %Rrc\n", pDevIns->pReg->szName,
1927 pDevIns->iInstance, rc));
1928 return rc;
1929}
1930
1931
1932/** @interface_method_impl{PDMDEVHLP,pfnCallR0} */
1933static DECLCALLBACK(int) pdmR3DevHlp_CallR0(PPDMDEVINS pDevIns, uint32_t uOperation, uint64_t u64Arg)
1934{
1935 PDMDEV_ASSERT_DEVINS(pDevIns);
1936 PVM pVM = pDevIns->Internal.s.pVMR3;
1937 VM_ASSERT_EMT(pDevIns->Internal.s.pVMR3);
1938 LogFlow(("pdmR3DevHlp_CallR0: caller='%s'/%d: uOperation=%#x u64Arg=%#RX64\n",
1939 pDevIns->pReg->szName, pDevIns->iInstance, uOperation, u64Arg));
1940
1941 /*
1942 * Resolve the ring-0 entry point. There is not need to remember this like
1943 * we do for drivers since this is mainly for construction time hacks and
1944 * other things that aren't performance critical.
1945 */
1946 int rc;
1947 if (pDevIns->pReg->fFlags & PDM_DEVREG_FLAGS_R0)
1948 {
1949 char szSymbol[ sizeof("devR0") + sizeof(pDevIns->pReg->szName) + sizeof("ReqHandler")];
1950 strcat(strcat(strcpy(szSymbol, "devR0"), pDevIns->pReg->szName), "ReqHandler");
1951 szSymbol[sizeof("devR0") - 1] = RT_C_TO_UPPER(szSymbol[sizeof("devR0") - 1]);
1952
1953 PFNPDMDRVREQHANDLERR0 pfnReqHandlerR0;
1954 rc = PDMR3LdrGetSymbolR0Lazy(pVM, pDevIns->pReg->szR0Mod, szSymbol, &pfnReqHandlerR0);
1955 if (RT_SUCCESS(rc))
1956 {
1957 /*
1958 * Make the ring-0 call.
1959 */
1960 PDMDEVICECALLREQHANDLERREQ Req;
1961 Req.Hdr.u32Magic = SUPVMMR0REQHDR_MAGIC;
1962 Req.Hdr.cbReq = sizeof(Req);
1963 Req.pDevInsR0 = PDMDEVINS_2_R0PTR(pDevIns);
1964 Req.pfnReqHandlerR0 = pfnReqHandlerR0;
1965 Req.uOperation = uOperation;
1966 Req.u32Alignment = 0;
1967 Req.u64Arg = u64Arg;
1968 rc = SUPR3CallVMMR0Ex(pVM->pVMR0, NIL_VMCPUID, VMMR0_DO_PDM_DEVICE_CALL_REQ_HANDLER, 0, &Req.Hdr);
1969 }
1970 else
1971 pfnReqHandlerR0 = NIL_RTR0PTR;
1972 }
1973 else
1974 rc = VERR_ACCESS_DENIED;
1975 LogFlow(("pdmR3DevHlp_CallR0: caller='%s'/%d: returns %Rrc\n", pDevIns->pReg->szName,
1976 pDevIns->iInstance, rc));
1977 return rc;
1978}
1979
1980
1981/** @interface_method_impl{PDMDEVHLPR3,pfnGetVM} */
1982static DECLCALLBACK(PVM) pdmR3DevHlp_GetVM(PPDMDEVINS pDevIns)
1983{
1984 PDMDEV_ASSERT_DEVINS(pDevIns);
1985 LogFlow(("pdmR3DevHlp_GetVM: caller='%s'/%d: returns %p\n", pDevIns->pReg->szName, pDevIns->iInstance, pDevIns->Internal.s.pVMR3));
1986 return pDevIns->Internal.s.pVMR3;
1987}
1988
1989
1990/** @interface_method_impl{PDMDEVHLPR3,pfnGetVMCPU} */
1991static DECLCALLBACK(PVMCPU) pdmR3DevHlp_GetVMCPU(PPDMDEVINS pDevIns)
1992{
1993 PDMDEV_ASSERT_DEVINS(pDevIns);
1994 VM_ASSERT_EMT(pDevIns->Internal.s.pVMR3);
1995 LogFlow(("pdmR3DevHlp_GetVMCPU: caller='%s'/%d for CPU %u\n", pDevIns->pReg->szName, pDevIns->iInstance, VMMGetCpuId(pDevIns->Internal.s.pVMR3)));
1996 return VMMGetCpu(pDevIns->Internal.s.pVMR3);
1997}
1998
1999
2000/** @interface_method_impl{PDMDEVHLPR3,pfnPCIBusRegister} */
2001static DECLCALLBACK(int) pdmR3DevHlp_PCIBusRegister(PPDMDEVINS pDevIns, PPDMPCIBUSREG pPciBusReg, PCPDMPCIHLPR3 *ppPciHlpR3)
2002{
2003 PDMDEV_ASSERT_DEVINS(pDevIns);
2004 PVM pVM = pDevIns->Internal.s.pVMR3;
2005 VM_ASSERT_EMT(pVM);
2006 LogFlow(("pdmR3DevHlp_PCIBusRegister: caller='%s'/%d: pPciBusReg=%p:{.u32Version=%#x, .pfnRegisterR3=%p, .pfnIORegionRegisterR3=%p, .pfnSetIrqR3=%p, "
2007 ".pfnSaveExecR3=%p, .pfnLoadExecR3=%p, .pfnFakePCIBIOSR3=%p, .pszSetIrqRC=%p:{%s}, .pszSetIrqR0=%p:{%s}} ppPciHlpR3=%p\n",
2008 pDevIns->pReg->szName, pDevIns->iInstance, pPciBusReg, pPciBusReg->u32Version, pPciBusReg->pfnRegisterR3,
2009 pPciBusReg->pfnIORegionRegisterR3, pPciBusReg->pfnSetIrqR3, pPciBusReg->pfnSaveExecR3, pPciBusReg->pfnLoadExecR3,
2010 pPciBusReg->pfnFakePCIBIOSR3, pPciBusReg->pszSetIrqRC, pPciBusReg->pszSetIrqRC, pPciBusReg->pszSetIrqR0, pPciBusReg->pszSetIrqR0, ppPciHlpR3));
2011
2012 /*
2013 * Validate the structure.
2014 */
2015 if (pPciBusReg->u32Version != PDM_PCIBUSREG_VERSION)
2016 {
2017 AssertMsgFailed(("u32Version=%#x expected %#x\n", pPciBusReg->u32Version, PDM_PCIBUSREG_VERSION));
2018 LogFlow(("pdmR3DevHlp_PCIRegister: caller='%s'/%d: returns %Rrc (version)\n", pDevIns->pReg->szName, pDevIns->iInstance, VERR_INVALID_PARAMETER));
2019 return VERR_INVALID_PARAMETER;
2020 }
2021 if ( !pPciBusReg->pfnRegisterR3
2022 || !pPciBusReg->pfnIORegionRegisterR3
2023 || !pPciBusReg->pfnSetIrqR3
2024 || !pPciBusReg->pfnSaveExecR3
2025 || !pPciBusReg->pfnLoadExecR3
2026 || (!pPciBusReg->pfnFakePCIBIOSR3 && !pVM->pdm.s.aPciBuses[0].pDevInsR3)) /* Only the first bus needs to do the BIOS work. */
2027 {
2028 Assert(pPciBusReg->pfnRegisterR3);
2029 Assert(pPciBusReg->pfnIORegionRegisterR3);
2030 Assert(pPciBusReg->pfnSetIrqR3);
2031 Assert(pPciBusReg->pfnSaveExecR3);
2032 Assert(pPciBusReg->pfnLoadExecR3);
2033 Assert(pPciBusReg->pfnFakePCIBIOSR3);
2034 LogFlow(("pdmR3DevHlp_PCIBusRegister: caller='%s'/%d: returns %Rrc (R3 callbacks)\n", pDevIns->pReg->szName, pDevIns->iInstance, VERR_INVALID_PARAMETER));
2035 return VERR_INVALID_PARAMETER;
2036 }
2037 if ( pPciBusReg->pszSetIrqRC
2038 && !VALID_PTR(pPciBusReg->pszSetIrqRC))
2039 {
2040 Assert(VALID_PTR(pPciBusReg->pszSetIrqRC));
2041 LogFlow(("pdmR3DevHlp_PCIBusRegister: caller='%s'/%d: returns %Rrc (GC callbacks)\n", pDevIns->pReg->szName, pDevIns->iInstance, VERR_INVALID_PARAMETER));
2042 return VERR_INVALID_PARAMETER;
2043 }
2044 if ( pPciBusReg->pszSetIrqR0
2045 && !VALID_PTR(pPciBusReg->pszSetIrqR0))
2046 {
2047 Assert(VALID_PTR(pPciBusReg->pszSetIrqR0));
2048 LogFlow(("pdmR3DevHlp_PCIBusRegister: caller='%s'/%d: returns %Rrc (GC callbacks)\n", pDevIns->pReg->szName, pDevIns->iInstance, VERR_INVALID_PARAMETER));
2049 return VERR_INVALID_PARAMETER;
2050 }
2051 if (!ppPciHlpR3)
2052 {
2053 Assert(ppPciHlpR3);
2054 LogFlow(("pdmR3DevHlp_PCIBusRegister: caller='%s'/%d: returns %Rrc (ppPciHlpR3)\n", pDevIns->pReg->szName, pDevIns->iInstance, VERR_INVALID_PARAMETER));
2055 return VERR_INVALID_PARAMETER;
2056 }
2057
2058 /*
2059 * Find free PCI bus entry.
2060 */
2061 unsigned iBus = 0;
2062 for (iBus = 0; iBus < RT_ELEMENTS(pVM->pdm.s.aPciBuses); iBus++)
2063 if (!pVM->pdm.s.aPciBuses[iBus].pDevInsR3)
2064 break;
2065 if (iBus >= RT_ELEMENTS(pVM->pdm.s.aPciBuses))
2066 {
2067 AssertMsgFailed(("Too many PCI buses. Max=%u\n", RT_ELEMENTS(pVM->pdm.s.aPciBuses)));
2068 LogFlow(("pdmR3DevHlp_PCIBusRegister: caller='%s'/%d: returns %Rrc (pci bus)\n", pDevIns->pReg->szName, pDevIns->iInstance, VERR_INVALID_PARAMETER));
2069 return VERR_INVALID_PARAMETER;
2070 }
2071 PPDMPCIBUS pPciBus = &pVM->pdm.s.aPciBuses[iBus];
2072
2073 /*
2074 * Resolve and init the RC bits.
2075 */
2076 if (pPciBusReg->pszSetIrqRC)
2077 {
2078 int rc = PDMR3LdrGetSymbolRCLazy(pVM, pDevIns->pReg->szRCMod, pPciBusReg->pszSetIrqRC, &pPciBus->pfnSetIrqRC);
2079 AssertMsgRC(rc, ("%s::%s rc=%Rrc\n", pDevIns->pReg->szRCMod, pPciBusReg->pszSetIrqRC, rc));
2080 if (RT_FAILURE(rc))
2081 {
2082 LogFlow(("pdmR3DevHlp_PCIRegister: caller='%s'/%d: returns %Rrc\n", pDevIns->pReg->szName, pDevIns->iInstance, rc));
2083 return rc;
2084 }
2085 pPciBus->pDevInsRC = PDMDEVINS_2_RCPTR(pDevIns);
2086 }
2087 else
2088 {
2089 pPciBus->pfnSetIrqRC = 0;
2090 pPciBus->pDevInsRC = 0;
2091 }
2092
2093 /*
2094 * Resolve and init the R0 bits.
2095 */
2096 if (pPciBusReg->pszSetIrqR0)
2097 {
2098 int rc = PDMR3LdrGetSymbolR0Lazy(pVM, pDevIns->pReg->szR0Mod, pPciBusReg->pszSetIrqR0, &pPciBus->pfnSetIrqR0);
2099 AssertMsgRC(rc, ("%s::%s rc=%Rrc\n", pDevIns->pReg->szR0Mod, pPciBusReg->pszSetIrqR0, rc));
2100 if (RT_FAILURE(rc))
2101 {
2102 LogFlow(("pdmR3DevHlp_PCIRegister: caller='%s'/%d: returns %Rrc\n", pDevIns->pReg->szName, pDevIns->iInstance, rc));
2103 return rc;
2104 }
2105 pPciBus->pDevInsR0 = PDMDEVINS_2_R0PTR(pDevIns);
2106 }
2107 else
2108 {
2109 pPciBus->pfnSetIrqR0 = 0;
2110 pPciBus->pDevInsR0 = 0;
2111 }
2112
2113 /*
2114 * Init the R3 bits.
2115 */
2116 pPciBus->iBus = iBus;
2117 pPciBus->pDevInsR3 = pDevIns;
2118 pPciBus->pfnRegisterR3 = pPciBusReg->pfnRegisterR3;
2119 pPciBus->pfnRegisterMsiR3 = pPciBusReg->pfnRegisterMsiR3;
2120 pPciBus->pfnIORegionRegisterR3 = pPciBusReg->pfnIORegionRegisterR3;
2121 pPciBus->pfnSetConfigCallbacksR3 = pPciBusReg->pfnSetConfigCallbacksR3;
2122 pPciBus->pfnSetIrqR3 = pPciBusReg->pfnSetIrqR3;
2123 pPciBus->pfnSaveExecR3 = pPciBusReg->pfnSaveExecR3;
2124 pPciBus->pfnLoadExecR3 = pPciBusReg->pfnLoadExecR3;
2125 pPciBus->pfnFakePCIBIOSR3 = pPciBusReg->pfnFakePCIBIOSR3;
2126
2127 Log(("PDM: Registered PCI bus device '%s'/%d pDevIns=%p\n", pDevIns->pReg->szName, pDevIns->iInstance, pDevIns));
2128
2129 /* set the helper pointer and return. */
2130 *ppPciHlpR3 = &g_pdmR3DevPciHlp;
2131 LogFlow(("pdmR3DevHlp_PCIBusRegister: caller='%s'/%d: returns %Rrc\n", pDevIns->pReg->szName, pDevIns->iInstance, VINF_SUCCESS));
2132 return VINF_SUCCESS;
2133}
2134
2135
2136/** @interface_method_impl{PDMDEVHLPR3,pfnPICRegister} */
2137static DECLCALLBACK(int) pdmR3DevHlp_PICRegister(PPDMDEVINS pDevIns, PPDMPICREG pPicReg, PCPDMPICHLPR3 *ppPicHlpR3)
2138{
2139 PDMDEV_ASSERT_DEVINS(pDevIns);
2140 VM_ASSERT_EMT(pDevIns->Internal.s.pVMR3);
2141 LogFlow(("pdmR3DevHlp_PICRegister: caller='%s'/%d: pPicReg=%p:{.u32Version=%#x, .pfnSetIrqR3=%p, .pfnGetInterruptR3=%p, .pszGetIrqRC=%p:{%s}, .pszGetInterruptRC=%p:{%s}, .pszGetIrqR0=%p:{%s}, .pszGetInterruptR0=%p:{%s} } ppPicHlpR3=%p\n",
2142 pDevIns->pReg->szName, pDevIns->iInstance, pPicReg, pPicReg->u32Version, pPicReg->pfnSetIrqR3, pPicReg->pfnGetInterruptR3,
2143 pPicReg->pszSetIrqRC, pPicReg->pszSetIrqRC, pPicReg->pszGetInterruptRC, pPicReg->pszGetInterruptRC,
2144 pPicReg->pszSetIrqR0, pPicReg->pszSetIrqR0, pPicReg->pszGetInterruptR0, pPicReg->pszGetInterruptR0,
2145 ppPicHlpR3));
2146
2147 /*
2148 * Validate input.
2149 */
2150 if (pPicReg->u32Version != PDM_PICREG_VERSION)
2151 {
2152 AssertMsgFailed(("u32Version=%#x expected %#x\n", pPicReg->u32Version, PDM_PICREG_VERSION));
2153 LogFlow(("pdmR3DevHlp_PICRegister: caller='%s'/%d: returns %Rrc (version)\n", pDevIns->pReg->szName, pDevIns->iInstance, VERR_INVALID_PARAMETER));
2154 return VERR_INVALID_PARAMETER;
2155 }
2156 if ( !pPicReg->pfnSetIrqR3
2157 || !pPicReg->pfnGetInterruptR3)
2158 {
2159 Assert(pPicReg->pfnSetIrqR3);
2160 Assert(pPicReg->pfnGetInterruptR3);
2161 LogFlow(("pdmR3DevHlp_PICRegister: caller='%s'/%d: returns %Rrc (R3 callbacks)\n", pDevIns->pReg->szName, pDevIns->iInstance, VERR_INVALID_PARAMETER));
2162 return VERR_INVALID_PARAMETER;
2163 }
2164 if ( ( pPicReg->pszSetIrqRC
2165 || pPicReg->pszGetInterruptRC)
2166 && ( !VALID_PTR(pPicReg->pszSetIrqRC)
2167 || !VALID_PTR(pPicReg->pszGetInterruptRC))
2168 )
2169 {
2170 Assert(VALID_PTR(pPicReg->pszSetIrqRC));
2171 Assert(VALID_PTR(pPicReg->pszGetInterruptRC));
2172 LogFlow(("pdmR3DevHlp_PICRegister: caller='%s'/%d: returns %Rrc (RC callbacks)\n", pDevIns->pReg->szName, pDevIns->iInstance, VERR_INVALID_PARAMETER));
2173 return VERR_INVALID_PARAMETER;
2174 }
2175 if ( pPicReg->pszSetIrqRC
2176 && !(pDevIns->pReg->fFlags & PDM_DEVREG_FLAGS_RC))
2177 {
2178 Assert(pDevIns->pReg->fFlags & PDM_DEVREG_FLAGS_RC);
2179 LogFlow(("pdmR3DevHlp_PICRegister: caller='%s'/%d: returns %Rrc (RC flag)\n", pDevIns->pReg->szName, pDevIns->iInstance, VERR_INVALID_PARAMETER));
2180 return VERR_INVALID_PARAMETER;
2181 }
2182 if ( pPicReg->pszSetIrqR0
2183 && !(pDevIns->pReg->fFlags & PDM_DEVREG_FLAGS_R0))
2184 {
2185 Assert(pDevIns->pReg->fFlags & PDM_DEVREG_FLAGS_R0);
2186 LogFlow(("pdmR3DevHlp_PICRegister: caller='%s'/%d: returns %Rrc (R0 flag)\n", pDevIns->pReg->szName, pDevIns->iInstance, VERR_INVALID_PARAMETER));
2187 return VERR_INVALID_PARAMETER;
2188 }
2189 if (!ppPicHlpR3)
2190 {
2191 Assert(ppPicHlpR3);
2192 LogFlow(("pdmR3DevHlp_PICRegister: caller='%s'/%d: returns %Rrc (ppPicHlpR3)\n", pDevIns->pReg->szName, pDevIns->iInstance, VERR_INVALID_PARAMETER));
2193 return VERR_INVALID_PARAMETER;
2194 }
2195
2196 /*
2197 * Only one PIC device.
2198 */
2199 PVM pVM = pDevIns->Internal.s.pVMR3;
2200 if (pVM->pdm.s.Pic.pDevInsR3)
2201 {
2202 AssertMsgFailed(("Only one pic device is supported!\n"));
2203 LogFlow(("pdmR3DevHlp_PICRegister: caller='%s'/%d: returns %Rrc\n", pDevIns->pReg->szName, pDevIns->iInstance, VERR_INVALID_PARAMETER));
2204 return VERR_INVALID_PARAMETER;
2205 }
2206
2207 /*
2208 * RC stuff.
2209 */
2210 if (pPicReg->pszSetIrqRC)
2211 {
2212 int rc = PDMR3LdrGetSymbolRCLazy(pVM, pDevIns->pReg->szRCMod, pPicReg->pszSetIrqRC, &pVM->pdm.s.Pic.pfnSetIrqRC);
2213 AssertMsgRC(rc, ("%s::%s rc=%Rrc\n", pDevIns->pReg->szRCMod, pPicReg->pszSetIrqRC, rc));
2214 if (RT_SUCCESS(rc))
2215 {
2216 rc = PDMR3LdrGetSymbolRCLazy(pVM, pDevIns->pReg->szRCMod, pPicReg->pszGetInterruptRC, &pVM->pdm.s.Pic.pfnGetInterruptRC);
2217 AssertMsgRC(rc, ("%s::%s rc=%Rrc\n", pDevIns->pReg->szRCMod, pPicReg->pszGetInterruptRC, rc));
2218 }
2219 if (RT_FAILURE(rc))
2220 {
2221 LogFlow(("pdmR3DevHlp_PICRegister: caller='%s'/%d: returns %Rrc\n", pDevIns->pReg->szName, pDevIns->iInstance, rc));
2222 return rc;
2223 }
2224 pVM->pdm.s.Pic.pDevInsRC = PDMDEVINS_2_RCPTR(pDevIns);
2225 }
2226 else
2227 {
2228 pVM->pdm.s.Pic.pDevInsRC = 0;
2229 pVM->pdm.s.Pic.pfnSetIrqRC = 0;
2230 pVM->pdm.s.Pic.pfnGetInterruptRC = 0;
2231 }
2232
2233 /*
2234 * R0 stuff.
2235 */
2236 if (pPicReg->pszSetIrqR0)
2237 {
2238 int rc = PDMR3LdrGetSymbolR0Lazy(pVM, pDevIns->pReg->szR0Mod, pPicReg->pszSetIrqR0, &pVM->pdm.s.Pic.pfnSetIrqR0);
2239 AssertMsgRC(rc, ("%s::%s rc=%Rrc\n", pDevIns->pReg->szR0Mod, pPicReg->pszSetIrqR0, rc));
2240 if (RT_SUCCESS(rc))
2241 {
2242 rc = PDMR3LdrGetSymbolR0Lazy(pVM, pDevIns->pReg->szR0Mod, pPicReg->pszGetInterruptR0, &pVM->pdm.s.Pic.pfnGetInterruptR0);
2243 AssertMsgRC(rc, ("%s::%s rc=%Rrc\n", pDevIns->pReg->szR0Mod, pPicReg->pszGetInterruptR0, rc));
2244 }
2245 if (RT_FAILURE(rc))
2246 {
2247 LogFlow(("pdmR3DevHlp_PICRegister: caller='%s'/%d: returns %Rrc\n", pDevIns->pReg->szName, pDevIns->iInstance, rc));
2248 return rc;
2249 }
2250 pVM->pdm.s.Pic.pDevInsR0 = PDMDEVINS_2_R0PTR(pDevIns);
2251 Assert(pVM->pdm.s.Pic.pDevInsR0);
2252 }
2253 else
2254 {
2255 pVM->pdm.s.Pic.pfnSetIrqR0 = 0;
2256 pVM->pdm.s.Pic.pfnGetInterruptR0 = 0;
2257 pVM->pdm.s.Pic.pDevInsR0 = 0;
2258 }
2259
2260 /*
2261 * R3 stuff.
2262 */
2263 pVM->pdm.s.Pic.pDevInsR3 = pDevIns;
2264 pVM->pdm.s.Pic.pfnSetIrqR3 = pPicReg->pfnSetIrqR3;
2265 pVM->pdm.s.Pic.pfnGetInterruptR3 = pPicReg->pfnGetInterruptR3;
2266 Log(("PDM: Registered PIC device '%s'/%d pDevIns=%p\n", pDevIns->pReg->szName, pDevIns->iInstance, pDevIns));
2267
2268 /* set the helper pointer and return. */
2269 *ppPicHlpR3 = &g_pdmR3DevPicHlp;
2270 LogFlow(("pdmR3DevHlp_PICRegister: caller='%s'/%d: returns %Rrc\n", pDevIns->pReg->szName, pDevIns->iInstance, VINF_SUCCESS));
2271 return VINF_SUCCESS;
2272}
2273
2274
2275/** @interface_method_impl{PDMDEVHLPR3,pfnAPICRegister} */
2276static DECLCALLBACK(int) pdmR3DevHlp_APICRegister(PPDMDEVINS pDevIns, PPDMAPICREG pApicReg, PCPDMAPICHLPR3 *ppApicHlpR3)
2277{
2278 PDMDEV_ASSERT_DEVINS(pDevIns);
2279 VM_ASSERT_EMT(pDevIns->Internal.s.pVMR3);
2280 LogFlow(("pdmR3DevHlp_APICRegister: caller='%s'/%d: pApicReg=%p:{.u32Version=%#x, .pfnGetInterruptR3=%p, .pfnSetBaseR3=%p, .pfnGetBaseR3=%p, "
2281 ".pfnSetTPRR3=%p, .pfnGetTPRR3=%p, .pfnWriteMSR3=%p, .pfnReadMSR3=%p, .pfnBusDeliverR3=%p, .pfnLocalInterruptR3=%p, pszGetInterruptRC=%p:{%s}, pszSetBaseRC=%p:{%s}, pszGetBaseRC=%p:{%s}, "
2282 ".pszSetTPRRC=%p:{%s}, .pszGetTPRRC=%p:{%s}, .pszWriteMSRRC=%p:{%s}, .pszReadMSRRC=%p:{%s}, .pszBusDeliverRC=%p:{%s}, .pszLocalInterruptRC=%p:{%s}} ppApicHlpR3=%p\n",
2283 pDevIns->pReg->szName, pDevIns->iInstance, pApicReg, pApicReg->u32Version, pApicReg->pfnGetInterruptR3, pApicReg->pfnSetBaseR3,
2284 pApicReg->pfnGetBaseR3, pApicReg->pfnSetTPRR3, pApicReg->pfnGetTPRR3, pApicReg->pfnWriteMSRR3, pApicReg->pfnReadMSRR3, pApicReg->pfnBusDeliverR3, pApicReg->pfnLocalInterruptR3, pApicReg->pszGetInterruptRC,
2285 pApicReg->pszGetInterruptRC, pApicReg->pszSetBaseRC, pApicReg->pszSetBaseRC, pApicReg->pszGetBaseRC, pApicReg->pszGetBaseRC,
2286 pApicReg->pszSetTPRRC, pApicReg->pszSetTPRRC, pApicReg->pszGetTPRRC, pApicReg->pszGetTPRRC, pApicReg->pszWriteMSRRC, pApicReg->pszWriteMSRRC, pApicReg->pszReadMSRRC, pApicReg->pszReadMSRRC, pApicReg->pszBusDeliverRC,
2287 pApicReg->pszBusDeliverRC, pApicReg->pszLocalInterruptRC, pApicReg->pszLocalInterruptRC, ppApicHlpR3));
2288
2289 /*
2290 * Validate input.
2291 */
2292 if (pApicReg->u32Version != PDM_APICREG_VERSION)
2293 {
2294 AssertMsgFailed(("u32Version=%#x expected %#x\n", pApicReg->u32Version, PDM_APICREG_VERSION));
2295 LogFlow(("pdmR3DevHlp_APICRegister: caller='%s'/%d: returns %Rrc (version)\n", pDevIns->pReg->szName, pDevIns->iInstance, VERR_INVALID_PARAMETER));
2296 return VERR_INVALID_PARAMETER;
2297 }
2298 if ( !pApicReg->pfnGetInterruptR3
2299 || !pApicReg->pfnHasPendingIrqR3
2300 || !pApicReg->pfnSetBaseR3
2301 || !pApicReg->pfnGetBaseR3
2302 || !pApicReg->pfnSetTPRR3
2303 || !pApicReg->pfnGetTPRR3
2304 || !pApicReg->pfnWriteMSRR3
2305 || !pApicReg->pfnReadMSRR3
2306 || !pApicReg->pfnBusDeliverR3
2307 || !pApicReg->pfnLocalInterruptR3)
2308 {
2309 Assert(pApicReg->pfnGetInterruptR3);
2310 Assert(pApicReg->pfnHasPendingIrqR3);
2311 Assert(pApicReg->pfnSetBaseR3);
2312 Assert(pApicReg->pfnGetBaseR3);
2313 Assert(pApicReg->pfnSetTPRR3);
2314 Assert(pApicReg->pfnGetTPRR3);
2315 Assert(pApicReg->pfnWriteMSRR3);
2316 Assert(pApicReg->pfnReadMSRR3);
2317 Assert(pApicReg->pfnBusDeliverR3);
2318 Assert(pApicReg->pfnLocalInterruptR3);
2319 LogFlow(("pdmR3DevHlp_APICRegister: caller='%s'/%d: returns %Rrc (R3 callbacks)\n", pDevIns->pReg->szName, pDevIns->iInstance, VERR_INVALID_PARAMETER));
2320 return VERR_INVALID_PARAMETER;
2321 }
2322 if ( ( pApicReg->pszGetInterruptRC
2323 || pApicReg->pszHasPendingIrqRC
2324 || pApicReg->pszSetBaseRC
2325 || pApicReg->pszGetBaseRC
2326 || pApicReg->pszSetTPRRC
2327 || pApicReg->pszGetTPRRC
2328 || pApicReg->pszWriteMSRRC
2329 || pApicReg->pszReadMSRRC
2330 || pApicReg->pszBusDeliverRC
2331 || pApicReg->pszLocalInterruptRC)
2332 && ( !VALID_PTR(pApicReg->pszGetInterruptRC)
2333 || !VALID_PTR(pApicReg->pszHasPendingIrqRC)
2334 || !VALID_PTR(pApicReg->pszSetBaseRC)
2335 || !VALID_PTR(pApicReg->pszGetBaseRC)
2336 || !VALID_PTR(pApicReg->pszSetTPRRC)
2337 || !VALID_PTR(pApicReg->pszGetTPRRC)
2338 || !VALID_PTR(pApicReg->pszWriteMSRRC)
2339 || !VALID_PTR(pApicReg->pszReadMSRRC)
2340 || !VALID_PTR(pApicReg->pszBusDeliverRC)
2341 || !VALID_PTR(pApicReg->pszLocalInterruptRC))
2342 )
2343 {
2344 Assert(VALID_PTR(pApicReg->pszGetInterruptRC));
2345 Assert(VALID_PTR(pApicReg->pszHasPendingIrqRC));
2346 Assert(VALID_PTR(pApicReg->pszSetBaseRC));
2347 Assert(VALID_PTR(pApicReg->pszGetBaseRC));
2348 Assert(VALID_PTR(pApicReg->pszSetTPRRC));
2349 Assert(VALID_PTR(pApicReg->pszGetTPRRC));
2350 Assert(VALID_PTR(pApicReg->pszReadMSRRC));
2351 Assert(VALID_PTR(pApicReg->pszWriteMSRRC));
2352 Assert(VALID_PTR(pApicReg->pszBusDeliverRC));
2353 Assert(VALID_PTR(pApicReg->pszLocalInterruptRC));
2354 LogFlow(("pdmR3DevHlp_APICRegister: caller='%s'/%d: returns %Rrc (RC callbacks)\n", pDevIns->pReg->szName, pDevIns->iInstance, VERR_INVALID_PARAMETER));
2355 return VERR_INVALID_PARAMETER;
2356 }
2357 if ( ( pApicReg->pszGetInterruptR0
2358 || pApicReg->pszHasPendingIrqR0
2359 || pApicReg->pszSetBaseR0
2360 || pApicReg->pszGetBaseR0
2361 || pApicReg->pszSetTPRR0
2362 || pApicReg->pszGetTPRR0
2363 || pApicReg->pszWriteMSRR0
2364 || pApicReg->pszReadMSRR0
2365 || pApicReg->pszBusDeliverR0
2366 || pApicReg->pszLocalInterruptR0)
2367 && ( !VALID_PTR(pApicReg->pszGetInterruptR0)
2368 || !VALID_PTR(pApicReg->pszHasPendingIrqR0)
2369 || !VALID_PTR(pApicReg->pszSetBaseR0)
2370 || !VALID_PTR(pApicReg->pszGetBaseR0)
2371 || !VALID_PTR(pApicReg->pszSetTPRR0)
2372 || !VALID_PTR(pApicReg->pszGetTPRR0)
2373 || !VALID_PTR(pApicReg->pszReadMSRR0)
2374 || !VALID_PTR(pApicReg->pszWriteMSRR0)
2375 || !VALID_PTR(pApicReg->pszBusDeliverR0)
2376 || !VALID_PTR(pApicReg->pszLocalInterruptR0))
2377 )
2378 {
2379 Assert(VALID_PTR(pApicReg->pszGetInterruptR0));
2380 Assert(VALID_PTR(pApicReg->pszHasPendingIrqR0));
2381 Assert(VALID_PTR(pApicReg->pszSetBaseR0));
2382 Assert(VALID_PTR(pApicReg->pszGetBaseR0));
2383 Assert(VALID_PTR(pApicReg->pszSetTPRR0));
2384 Assert(VALID_PTR(pApicReg->pszGetTPRR0));
2385 Assert(VALID_PTR(pApicReg->pszReadMSRR0));
2386 Assert(VALID_PTR(pApicReg->pszWriteMSRR0));
2387 Assert(VALID_PTR(pApicReg->pszBusDeliverR0));
2388 Assert(VALID_PTR(pApicReg->pszLocalInterruptR0));
2389 LogFlow(("pdmR3DevHlp_APICRegister: caller='%s'/%d: returns %Rrc (R0 callbacks)\n", pDevIns->pReg->szName, pDevIns->iInstance, VERR_INVALID_PARAMETER));
2390 return VERR_INVALID_PARAMETER;
2391 }
2392 if (!ppApicHlpR3)
2393 {
2394 Assert(ppApicHlpR3);
2395 LogFlow(("pdmR3DevHlp_APICRegister: caller='%s'/%d: returns %Rrc (ppApicHlpR3)\n", pDevIns->pReg->szName, pDevIns->iInstance, VERR_INVALID_PARAMETER));
2396 return VERR_INVALID_PARAMETER;
2397 }
2398
2399 /*
2400 * Only one APIC device. On SMP we have single logical device covering all LAPICs,
2401 * as they need to communicate and share state easily.
2402 */
2403 PVM pVM = pDevIns->Internal.s.pVMR3;
2404 if (pVM->pdm.s.Apic.pDevInsR3)
2405 {
2406 AssertMsgFailed(("Only one apic device is supported!\n"));
2407 LogFlow(("pdmR3DevHlp_APICRegister: caller='%s'/%d: returns %Rrc\n", pDevIns->pReg->szName, pDevIns->iInstance, VERR_INVALID_PARAMETER));
2408 return VERR_INVALID_PARAMETER;
2409 }
2410
2411 /*
2412 * Resolve & initialize the RC bits.
2413 */
2414 if (pApicReg->pszGetInterruptRC)
2415 {
2416 int rc = PDMR3LdrGetSymbolRCLazy(pVM, pDevIns->pReg->szRCMod, pApicReg->pszGetInterruptRC, &pVM->pdm.s.Apic.pfnGetInterruptRC);
2417 AssertMsgRC(rc, ("%s::%s rc=%Rrc\n", pDevIns->pReg->szRCMod, pApicReg->pszGetInterruptRC, rc));
2418 if (RT_SUCCESS(rc))
2419 {
2420 rc = PDMR3LdrGetSymbolRCLazy(pVM, pDevIns->pReg->szRCMod, pApicReg->pszHasPendingIrqRC, &pVM->pdm.s.Apic.pfnHasPendingIrqRC);
2421 AssertMsgRC(rc, ("%s::%s rc=%Rrc\n", pDevIns->pReg->szRCMod, pApicReg->pszHasPendingIrqRC, rc));
2422 }
2423 if (RT_SUCCESS(rc))
2424 {
2425 rc = PDMR3LdrGetSymbolRCLazy(pVM, pDevIns->pReg->szRCMod, pApicReg->pszSetBaseRC, &pVM->pdm.s.Apic.pfnSetBaseRC);
2426 AssertMsgRC(rc, ("%s::%s rc=%Rrc\n", pDevIns->pReg->szRCMod, pApicReg->pszSetBaseRC, rc));
2427 }
2428 if (RT_SUCCESS(rc))
2429 {
2430 rc = PDMR3LdrGetSymbolRCLazy(pVM, pDevIns->pReg->szRCMod, pApicReg->pszGetBaseRC, &pVM->pdm.s.Apic.pfnGetBaseRC);
2431 AssertMsgRC(rc, ("%s::%s rc=%Rrc\n", pDevIns->pReg->szRCMod, pApicReg->pszGetBaseRC, rc));
2432 }
2433 if (RT_SUCCESS(rc))
2434 {
2435 rc = PDMR3LdrGetSymbolRCLazy(pVM, pDevIns->pReg->szRCMod, pApicReg->pszSetTPRRC, &pVM->pdm.s.Apic.pfnSetTPRRC);
2436 AssertMsgRC(rc, ("%s::%s rc=%Rrc\n", pDevIns->pReg->szRCMod, pApicReg->pszSetTPRRC, rc));
2437 }
2438 if (RT_SUCCESS(rc))
2439 {
2440 rc = PDMR3LdrGetSymbolRCLazy(pVM, pDevIns->pReg->szRCMod, pApicReg->pszGetTPRRC, &pVM->pdm.s.Apic.pfnGetTPRRC);
2441 AssertMsgRC(rc, ("%s::%s rc=%Rrc\n", pDevIns->pReg->szRCMod, pApicReg->pszGetTPRRC, rc));
2442 }
2443 if (RT_SUCCESS(rc))
2444 {
2445 rc = PDMR3LdrGetSymbolRCLazy(pVM, pDevIns->pReg->szRCMod, pApicReg->pszWriteMSRRC, &pVM->pdm.s.Apic.pfnWriteMSRRC);
2446 AssertMsgRC(rc, ("%s::%s rc=%Rrc\n", pDevIns->pReg->szRCMod, pApicReg->pszWriteMSRRC, rc));
2447 }
2448 if (RT_SUCCESS(rc))
2449 {
2450 rc = PDMR3LdrGetSymbolRCLazy(pVM, pDevIns->pReg->szRCMod, pApicReg->pszReadMSRRC, &pVM->pdm.s.Apic.pfnReadMSRRC);
2451 AssertMsgRC(rc, ("%s::%s rc=%Rrc\n", pDevIns->pReg->szRCMod, pApicReg->pszReadMSRRC, rc));
2452 }
2453 if (RT_SUCCESS(rc))
2454 {
2455 rc = PDMR3LdrGetSymbolRCLazy(pVM, pDevIns->pReg->szRCMod, pApicReg->pszBusDeliverRC, &pVM->pdm.s.Apic.pfnBusDeliverRC);
2456 AssertMsgRC(rc, ("%s::%s rc=%Rrc\n", pDevIns->pReg->szRCMod, pApicReg->pszBusDeliverRC, rc));
2457 }
2458 if (RT_SUCCESS(rc))
2459 {
2460 rc = PDMR3LdrGetSymbolRCLazy(pVM, pDevIns->pReg->szRCMod, pApicReg->pszLocalInterruptRC, &pVM->pdm.s.Apic.pfnLocalInterruptRC);
2461 AssertMsgRC(rc, ("%s::%s rc=%Rrc\n", pDevIns->pReg->szRCMod, pApicReg->pszLocalInterruptRC, rc));
2462 }
2463 if (RT_FAILURE(rc))
2464 {
2465 LogFlow(("pdmR3DevHlp_IOAPICRegister: caller='%s'/%d: returns %Rrc\n", pDevIns->pReg->szName, pDevIns->iInstance, rc));
2466 return rc;
2467 }
2468 pVM->pdm.s.Apic.pDevInsRC = PDMDEVINS_2_RCPTR(pDevIns);
2469 }
2470 else
2471 {
2472 pVM->pdm.s.Apic.pDevInsRC = 0;
2473 pVM->pdm.s.Apic.pfnGetInterruptRC = 0;
2474 pVM->pdm.s.Apic.pfnHasPendingIrqRC = 0;
2475 pVM->pdm.s.Apic.pfnSetBaseRC = 0;
2476 pVM->pdm.s.Apic.pfnGetBaseRC = 0;
2477 pVM->pdm.s.Apic.pfnSetTPRRC = 0;
2478 pVM->pdm.s.Apic.pfnGetTPRRC = 0;
2479 pVM->pdm.s.Apic.pfnWriteMSRRC = 0;
2480 pVM->pdm.s.Apic.pfnReadMSRRC = 0;
2481 pVM->pdm.s.Apic.pfnBusDeliverRC = 0;
2482 pVM->pdm.s.Apic.pfnLocalInterruptRC = 0;
2483 }
2484
2485 /*
2486 * Resolve & initialize the R0 bits.
2487 */
2488 if (pApicReg->pszGetInterruptR0)
2489 {
2490 int rc = PDMR3LdrGetSymbolR0Lazy(pVM, pDevIns->pReg->szR0Mod, pApicReg->pszGetInterruptR0, &pVM->pdm.s.Apic.pfnGetInterruptR0);
2491 AssertMsgRC(rc, ("%s::%s rc=%Rrc\n", pDevIns->pReg->szR0Mod, pApicReg->pszGetInterruptR0, rc));
2492 if (RT_SUCCESS(rc))
2493 {
2494 rc = PDMR3LdrGetSymbolR0Lazy(pVM, pDevIns->pReg->szR0Mod, pApicReg->pszHasPendingIrqR0, &pVM->pdm.s.Apic.pfnHasPendingIrqR0);
2495 AssertMsgRC(rc, ("%s::%s rc=%Rrc\n", pDevIns->pReg->szR0Mod, pApicReg->pszHasPendingIrqR0, rc));
2496 }
2497 if (RT_SUCCESS(rc))
2498 {
2499 rc = PDMR3LdrGetSymbolR0Lazy(pVM, pDevIns->pReg->szR0Mod, pApicReg->pszSetBaseR0, &pVM->pdm.s.Apic.pfnSetBaseR0);
2500 AssertMsgRC(rc, ("%s::%s rc=%Rrc\n", pDevIns->pReg->szR0Mod, pApicReg->pszSetBaseR0, rc));
2501 }
2502 if (RT_SUCCESS(rc))
2503 {
2504 rc = PDMR3LdrGetSymbolR0Lazy(pVM, pDevIns->pReg->szR0Mod, pApicReg->pszGetBaseR0, &pVM->pdm.s.Apic.pfnGetBaseR0);
2505 AssertMsgRC(rc, ("%s::%s rc=%Rrc\n", pDevIns->pReg->szR0Mod, pApicReg->pszGetBaseR0, rc));
2506 }
2507 if (RT_SUCCESS(rc))
2508 {
2509 rc = PDMR3LdrGetSymbolR0Lazy(pVM, pDevIns->pReg->szR0Mod, pApicReg->pszSetTPRR0, &pVM->pdm.s.Apic.pfnSetTPRR0);
2510 AssertMsgRC(rc, ("%s::%s rc=%Rrc\n", pDevIns->pReg->szR0Mod, pApicReg->pszSetTPRR0, rc));
2511 }
2512 if (RT_SUCCESS(rc))
2513 {
2514 rc = PDMR3LdrGetSymbolR0Lazy(pVM, pDevIns->pReg->szR0Mod, pApicReg->pszGetTPRR0, &pVM->pdm.s.Apic.pfnGetTPRR0);
2515 AssertMsgRC(rc, ("%s::%s rc=%Rrc\n", pDevIns->pReg->szR0Mod, pApicReg->pszGetTPRR0, rc));
2516 }
2517 if (RT_SUCCESS(rc))
2518 {
2519 rc = PDMR3LdrGetSymbolR0Lazy(pVM, pDevIns->pReg->szR0Mod, pApicReg->pszWriteMSRR0, &pVM->pdm.s.Apic.pfnWriteMSRR0);
2520 AssertMsgRC(rc, ("%s::%s rc=%Rrc\n", pDevIns->pReg->szR0Mod, pApicReg->pszWriteMSRR0, rc));
2521 }
2522 if (RT_SUCCESS(rc))
2523 {
2524 rc = PDMR3LdrGetSymbolR0Lazy(pVM, pDevIns->pReg->szR0Mod, pApicReg->pszReadMSRR0, &pVM->pdm.s.Apic.pfnReadMSRR0);
2525 AssertMsgRC(rc, ("%s::%s rc=%Rrc\n", pDevIns->pReg->szR0Mod, pApicReg->pszReadMSRR0, rc));
2526 }
2527 if (RT_SUCCESS(rc))
2528 {
2529 rc = PDMR3LdrGetSymbolR0Lazy(pVM, pDevIns->pReg->szR0Mod, pApicReg->pszBusDeliverR0, &pVM->pdm.s.Apic.pfnBusDeliverR0);
2530 AssertMsgRC(rc, ("%s::%s rc=%Rrc\n", pDevIns->pReg->szR0Mod, pApicReg->pszBusDeliverR0, rc));
2531 }
2532 if (RT_SUCCESS(rc))
2533 {
2534 rc = PDMR3LdrGetSymbolR0Lazy(pVM, pDevIns->pReg->szR0Mod, pApicReg->pszLocalInterruptR0, &pVM->pdm.s.Apic.pfnLocalInterruptR0);
2535 AssertMsgRC(rc, ("%s::%s rc=%Rrc\n", pDevIns->pReg->szR0Mod, pApicReg->pszLocalInterruptR0, rc));
2536 }
2537 if (RT_FAILURE(rc))
2538 {
2539 LogFlow(("pdmR3DevHlp_IOAPICRegister: caller='%s'/%d: returns %Rrc\n", pDevIns->pReg->szName, pDevIns->iInstance, rc));
2540 return rc;
2541 }
2542 pVM->pdm.s.Apic.pDevInsR0 = PDMDEVINS_2_R0PTR(pDevIns);
2543 Assert(pVM->pdm.s.Apic.pDevInsR0);
2544 }
2545 else
2546 {
2547 pVM->pdm.s.Apic.pfnGetInterruptR0 = 0;
2548 pVM->pdm.s.Apic.pfnHasPendingIrqR0 = 0;
2549 pVM->pdm.s.Apic.pfnSetBaseR0 = 0;
2550 pVM->pdm.s.Apic.pfnGetBaseR0 = 0;
2551 pVM->pdm.s.Apic.pfnSetTPRR0 = 0;
2552 pVM->pdm.s.Apic.pfnGetTPRR0 = 0;
2553 pVM->pdm.s.Apic.pfnWriteMSRR0 = 0;
2554 pVM->pdm.s.Apic.pfnReadMSRR0 = 0;
2555 pVM->pdm.s.Apic.pfnBusDeliverR0 = 0;
2556 pVM->pdm.s.Apic.pfnLocalInterruptR0 = 0;
2557 pVM->pdm.s.Apic.pDevInsR0 = 0;
2558 }
2559
2560 /*
2561 * Initialize the HC bits.
2562 */
2563 pVM->pdm.s.Apic.pDevInsR3 = pDevIns;
2564 pVM->pdm.s.Apic.pfnGetInterruptR3 = pApicReg->pfnGetInterruptR3;
2565 pVM->pdm.s.Apic.pfnHasPendingIrqR3 = pApicReg->pfnHasPendingIrqR3;
2566 pVM->pdm.s.Apic.pfnSetBaseR3 = pApicReg->pfnSetBaseR3;
2567 pVM->pdm.s.Apic.pfnGetBaseR3 = pApicReg->pfnGetBaseR3;
2568 pVM->pdm.s.Apic.pfnSetTPRR3 = pApicReg->pfnSetTPRR3;
2569 pVM->pdm.s.Apic.pfnGetTPRR3 = pApicReg->pfnGetTPRR3;
2570 pVM->pdm.s.Apic.pfnWriteMSRR3 = pApicReg->pfnWriteMSRR3;
2571 pVM->pdm.s.Apic.pfnReadMSRR3 = pApicReg->pfnReadMSRR3;
2572 pVM->pdm.s.Apic.pfnBusDeliverR3 = pApicReg->pfnBusDeliverR3;
2573 pVM->pdm.s.Apic.pfnLocalInterruptR3 = pApicReg->pfnLocalInterruptR3;
2574 Log(("PDM: Registered APIC device '%s'/%d pDevIns=%p\n", pDevIns->pReg->szName, pDevIns->iInstance, pDevIns));
2575
2576 /* set the helper pointer and return. */
2577 *ppApicHlpR3 = &g_pdmR3DevApicHlp;
2578 LogFlow(("pdmR3DevHlp_APICRegister: caller='%s'/%d: returns %Rrc\n", pDevIns->pReg->szName, pDevIns->iInstance, VINF_SUCCESS));
2579 return VINF_SUCCESS;
2580}
2581
2582
2583/** @interface_method_impl{PDMDEVHLPR3,pfnIOAPICRegister} */
2584static DECLCALLBACK(int) pdmR3DevHlp_IOAPICRegister(PPDMDEVINS pDevIns, PPDMIOAPICREG pIoApicReg, PCPDMIOAPICHLPR3 *ppIoApicHlpR3)
2585{
2586 PDMDEV_ASSERT_DEVINS(pDevIns);
2587 VM_ASSERT_EMT(pDevIns->Internal.s.pVMR3);
2588 LogFlow(("pdmR3DevHlp_IOAPICRegister: caller='%s'/%d: pIoApicReg=%p:{.u32Version=%#x, .pfnSetIrqR3=%p, .pszSetIrqRC=%p:{%s}, .pszSetIrqR0=%p:{%s}} ppIoApicHlpR3=%p\n",
2589 pDevIns->pReg->szName, pDevIns->iInstance, pIoApicReg, pIoApicReg->u32Version, pIoApicReg->pfnSetIrqR3,
2590 pIoApicReg->pszSetIrqRC, pIoApicReg->pszSetIrqRC, pIoApicReg->pszSetIrqR0, pIoApicReg->pszSetIrqR0, ppIoApicHlpR3));
2591
2592 /*
2593 * Validate input.
2594 */
2595 if (pIoApicReg->u32Version != PDM_IOAPICREG_VERSION)
2596 {
2597 AssertMsgFailed(("u32Version=%#x expected %#x\n", pIoApicReg->u32Version, PDM_IOAPICREG_VERSION));
2598 LogFlow(("pdmR3DevHlp_IOAPICRegister: caller='%s'/%d: returns %Rrc (version)\n", pDevIns->pReg->szName, pDevIns->iInstance, VERR_INVALID_PARAMETER));
2599 return VERR_INVALID_PARAMETER;
2600 }
2601 if (!pIoApicReg->pfnSetIrqR3 || !pIoApicReg->pfnSendMsiR3)
2602 {
2603 Assert(pIoApicReg->pfnSetIrqR3);
2604 LogFlow(("pdmR3DevHlp_IOAPICRegister: caller='%s'/%d: returns %Rrc (R3 callbacks)\n", pDevIns->pReg->szName, pDevIns->iInstance, VERR_INVALID_PARAMETER));
2605 return VERR_INVALID_PARAMETER;
2606 }
2607 if ( pIoApicReg->pszSetIrqRC
2608 && !VALID_PTR(pIoApicReg->pszSetIrqRC))
2609 {
2610 Assert(VALID_PTR(pIoApicReg->pszSetIrqRC));
2611 LogFlow(("pdmR3DevHlp_IOAPICRegister: caller='%s'/%d: returns %Rrc (GC callbacks)\n", pDevIns->pReg->szName, pDevIns->iInstance, VERR_INVALID_PARAMETER));
2612 return VERR_INVALID_PARAMETER;
2613 }
2614 if ( pIoApicReg->pszSendMsiRC
2615 && !VALID_PTR(pIoApicReg->pszSendMsiRC))
2616 {
2617 Assert(VALID_PTR(pIoApicReg->pszSendMsiRC));
2618 LogFlow(("pdmR3DevHlp_IOAPICRegister: caller='%s'/%d: returns %Rrc (GC callbacks)\n", pDevIns->pReg->szName, pDevIns->iInstance, VERR_INVALID_PARAMETER));
2619 return VERR_INVALID_PARAMETER;
2620 }
2621 if ( pIoApicReg->pszSetIrqR0
2622 && !VALID_PTR(pIoApicReg->pszSetIrqR0))
2623 {
2624 Assert(VALID_PTR(pIoApicReg->pszSetIrqR0));
2625 LogFlow(("pdmR3DevHlp_IOAPICRegister: caller='%s'/%d: returns %Rrc (GC callbacks)\n", pDevIns->pReg->szName, pDevIns->iInstance, VERR_INVALID_PARAMETER));
2626 return VERR_INVALID_PARAMETER;
2627 }
2628 if ( pIoApicReg->pszSendMsiR0
2629 && !VALID_PTR(pIoApicReg->pszSendMsiR0))
2630 {
2631 Assert(VALID_PTR(pIoApicReg->pszSendMsiR0));
2632 LogFlow(("pdmR3DevHlp_IOAPICRegister: caller='%s'/%d: returns %Rrc (GC callbacks)\n", pDevIns->pReg->szName, pDevIns->iInstance, VERR_INVALID_PARAMETER));
2633 return VERR_INVALID_PARAMETER;
2634 }
2635 if (!ppIoApicHlpR3)
2636 {
2637 Assert(ppIoApicHlpR3);
2638 LogFlow(("pdmR3DevHlp_IOAPICRegister: caller='%s'/%d: returns %Rrc (ppApicHlp)\n", pDevIns->pReg->szName, pDevIns->iInstance, VERR_INVALID_PARAMETER));
2639 return VERR_INVALID_PARAMETER;
2640 }
2641
2642 /*
2643 * The I/O APIC requires the APIC to be present (hacks++).
2644 * If the I/O APIC does GC stuff so must the APIC.
2645 */
2646 PVM pVM = pDevIns->Internal.s.pVMR3;
2647 if (!pVM->pdm.s.Apic.pDevInsR3)
2648 {
2649 AssertMsgFailed(("Configuration error / Init order error! No APIC!\n"));
2650 LogFlow(("pdmR3DevHlp_IOAPICRegister: caller='%s'/%d: returns %Rrc (no APIC)\n", pDevIns->pReg->szName, pDevIns->iInstance, VERR_INVALID_PARAMETER));
2651 return VERR_INVALID_PARAMETER;
2652 }
2653 if ( pIoApicReg->pszSetIrqRC
2654 && !pVM->pdm.s.Apic.pDevInsRC)
2655 {
2656 AssertMsgFailed(("Configuration error! APIC doesn't do GC, I/O APIC does!\n"));
2657 LogFlow(("pdmR3DevHlp_IOAPICRegister: caller='%s'/%d: returns %Rrc (no GC APIC)\n", pDevIns->pReg->szName, pDevIns->iInstance, VERR_INVALID_PARAMETER));
2658 return VERR_INVALID_PARAMETER;
2659 }
2660
2661 /*
2662 * Only one I/O APIC device.
2663 */
2664 if (pVM->pdm.s.IoApic.pDevInsR3)
2665 {
2666 AssertMsgFailed(("Only one ioapic device is supported!\n"));
2667 LogFlow(("pdmR3DevHlp_IOAPICRegister: caller='%s'/%d: returns %Rrc (only one)\n", pDevIns->pReg->szName, pDevIns->iInstance, VERR_INVALID_PARAMETER));
2668 return VERR_INVALID_PARAMETER;
2669 }
2670
2671 /*
2672 * Resolve & initialize the GC bits.
2673 */
2674 if (pIoApicReg->pszSetIrqRC)
2675 {
2676 int rc = PDMR3LdrGetSymbolRCLazy(pVM, pDevIns->pReg->szRCMod, pIoApicReg->pszSetIrqRC, &pVM->pdm.s.IoApic.pfnSetIrqRC);
2677 AssertMsgRC(rc, ("%s::%s rc=%Rrc\n", pDevIns->pReg->szRCMod, pIoApicReg->pszSetIrqRC, rc));
2678 if (RT_FAILURE(rc))
2679 {
2680 LogFlow(("pdmR3DevHlp_IOAPICRegister: caller='%s'/%d: returns %Rrc\n", pDevIns->pReg->szName, pDevIns->iInstance, rc));
2681 return rc;
2682 }
2683 pVM->pdm.s.IoApic.pDevInsRC = PDMDEVINS_2_RCPTR(pDevIns);
2684 }
2685 else
2686 {
2687 pVM->pdm.s.IoApic.pDevInsRC = 0;
2688 pVM->pdm.s.IoApic.pfnSetIrqRC = 0;
2689 }
2690
2691 if (pIoApicReg->pszSendMsiRC)
2692 {
2693 int rc = PDMR3LdrGetSymbolRCLazy(pVM, pDevIns->pReg->szRCMod, pIoApicReg->pszSetIrqRC, &pVM->pdm.s.IoApic.pfnSendMsiRC);
2694 AssertMsgRC(rc, ("%s::%s rc=%Rrc\n", pDevIns->pReg->szRCMod, pIoApicReg->pszSendMsiRC, rc));
2695 if (RT_FAILURE(rc))
2696 {
2697 LogFlow(("pdmR3DevHlp_IOAPICRegister: caller='%s'/%d: returns %Rrc\n", pDevIns->pReg->szName, pDevIns->iInstance, rc));
2698 return rc;
2699 }
2700 }
2701 else
2702 {
2703 pVM->pdm.s.IoApic.pfnSendMsiRC = 0;
2704 }
2705
2706 /*
2707 * Resolve & initialize the R0 bits.
2708 */
2709 if (pIoApicReg->pszSetIrqR0)
2710 {
2711 int rc = PDMR3LdrGetSymbolR0Lazy(pVM, pDevIns->pReg->szR0Mod, pIoApicReg->pszSetIrqR0, &pVM->pdm.s.IoApic.pfnSetIrqR0);
2712 AssertMsgRC(rc, ("%s::%s rc=%Rrc\n", pDevIns->pReg->szR0Mod, pIoApicReg->pszSetIrqR0, rc));
2713 if (RT_FAILURE(rc))
2714 {
2715 LogFlow(("pdmR3DevHlp_IOAPICRegister: caller='%s'/%d: returns %Rrc\n", pDevIns->pReg->szName, pDevIns->iInstance, rc));
2716 return rc;
2717 }
2718 pVM->pdm.s.IoApic.pDevInsR0 = PDMDEVINS_2_R0PTR(pDevIns);
2719 Assert(pVM->pdm.s.IoApic.pDevInsR0);
2720 }
2721 else
2722 {
2723 pVM->pdm.s.IoApic.pfnSetIrqR0 = 0;
2724 pVM->pdm.s.IoApic.pDevInsR0 = 0;
2725 }
2726
2727 if (pIoApicReg->pszSendMsiR0)
2728 {
2729 int rc = PDMR3LdrGetSymbolR0Lazy(pVM, pDevIns->pReg->szR0Mod, pIoApicReg->pszSetIrqR0, &pVM->pdm.s.IoApic.pfnSendMsiR0);
2730 AssertMsgRC(rc, ("%s::%s rc=%Rrc\n", pDevIns->pReg->szR0Mod, pIoApicReg->pszSendMsiR0, rc));
2731 if (RT_FAILURE(rc))
2732 {
2733 LogFlow(("pdmR3DevHlp_IOAPICRegister: caller='%s'/%d: returns %Rrc\n", pDevIns->pReg->szName, pDevIns->iInstance, rc));
2734 return rc;
2735 }
2736 }
2737 else
2738 {
2739 pVM->pdm.s.IoApic.pfnSendMsiR0 = 0;
2740 }
2741
2742
2743 /*
2744 * Initialize the R3 bits.
2745 */
2746 pVM->pdm.s.IoApic.pDevInsR3 = pDevIns;
2747 pVM->pdm.s.IoApic.pfnSetIrqR3 = pIoApicReg->pfnSetIrqR3;
2748 pVM->pdm.s.IoApic.pfnSendMsiR3 = pIoApicReg->pfnSendMsiR3;
2749 Log(("PDM: Registered I/O APIC device '%s'/%d pDevIns=%p\n", pDevIns->pReg->szName, pDevIns->iInstance, pDevIns));
2750
2751 /* set the helper pointer and return. */
2752 *ppIoApicHlpR3 = &g_pdmR3DevIoApicHlp;
2753 LogFlow(("pdmR3DevHlp_IOAPICRegister: caller='%s'/%d: returns %Rrc\n", pDevIns->pReg->szName, pDevIns->iInstance, VINF_SUCCESS));
2754 return VINF_SUCCESS;
2755}
2756
2757
2758/** @interface_method_impl{PDMDEVHLPR3,pfnHPETRegister} */
2759static DECLCALLBACK(int) pdmR3DevHlp_HPETRegister(PPDMDEVINS pDevIns, PPDMHPETREG pHpetReg, PCPDMHPETHLPR3 *ppHpetHlpR3)
2760{
2761 PDMDEV_ASSERT_DEVINS(pDevIns);
2762 VM_ASSERT_EMT(pDevIns->Internal.s.pVMR3);
2763 LogFlow(("pdmR3DevHlp_HPETRegister: caller='%s'/%d:\n"));
2764
2765 /*
2766 * Validate input.
2767 */
2768 if (pHpetReg->u32Version != PDM_HPETREG_VERSION)
2769 {
2770 AssertMsgFailed(("u32Version=%#x expected %#x\n", pHpetReg->u32Version, PDM_HPETREG_VERSION));
2771 LogFlow(("pdmR3DevHlp_HPETRegister: caller='%s'/%d: returns %Rrc (version)\n", pDevIns->pReg->szName, pDevIns->iInstance, VERR_INVALID_PARAMETER));
2772 return VERR_INVALID_PARAMETER;
2773 }
2774
2775 if (!ppHpetHlpR3)
2776 {
2777 Assert(ppHpetHlpR3);
2778 LogFlow(("pdmR3DevHlp_HPETRegister: caller='%s'/%d: returns %Rrc (ppApicHlpR3)\n", pDevIns->pReg->szName, pDevIns->iInstance, VERR_INVALID_PARAMETER));
2779 return VERR_INVALID_PARAMETER;
2780 }
2781
2782 /* set the helper pointer and return. */
2783 *ppHpetHlpR3 = &g_pdmR3DevHpetHlp;
2784 LogFlow(("pdmR3DevHlp_HPETRegister: caller='%s'/%d: returns %Rrc\n", pDevIns->pReg->szName, pDevIns->iInstance, VINF_SUCCESS));
2785 return VINF_SUCCESS;
2786}
2787
2788
2789/** @interface_method_impl{PDMDEVHLPR3,pfnDMACRegister} */
2790static DECLCALLBACK(int) pdmR3DevHlp_DMACRegister(PPDMDEVINS pDevIns, PPDMDMACREG pDmacReg, PCPDMDMACHLP *ppDmacHlp)
2791{
2792 PDMDEV_ASSERT_DEVINS(pDevIns);
2793 VM_ASSERT_EMT(pDevIns->Internal.s.pVMR3);
2794 LogFlow(("pdmR3DevHlp_DMACRegister: caller='%s'/%d: pDmacReg=%p:{.u32Version=%#x, .pfnRun=%p, .pfnRegister=%p, .pfnReadMemory=%p, .pfnWriteMemory=%p, .pfnSetDREQ=%p, .pfnGetChannelMode=%p} ppDmacHlp=%p\n",
2795 pDevIns->pReg->szName, pDevIns->iInstance, pDmacReg, pDmacReg->u32Version, pDmacReg->pfnRun, pDmacReg->pfnRegister,
2796 pDmacReg->pfnReadMemory, pDmacReg->pfnWriteMemory, pDmacReg->pfnSetDREQ, pDmacReg->pfnGetChannelMode, ppDmacHlp));
2797
2798 /*
2799 * Validate input.
2800 */
2801 if (pDmacReg->u32Version != PDM_DMACREG_VERSION)
2802 {
2803 AssertMsgFailed(("u32Version=%#x expected %#x\n", pDmacReg->u32Version,
2804 PDM_DMACREG_VERSION));
2805 LogFlow(("pdmR3DevHlp_DMACRegister: caller='%s'/%d: returns %Rrc (version)\n",
2806 pDevIns->pReg->szName, pDevIns->iInstance, VERR_INVALID_PARAMETER));
2807 return VERR_INVALID_PARAMETER;
2808 }
2809 if ( !pDmacReg->pfnRun
2810 || !pDmacReg->pfnRegister
2811 || !pDmacReg->pfnReadMemory
2812 || !pDmacReg->pfnWriteMemory
2813 || !pDmacReg->pfnSetDREQ
2814 || !pDmacReg->pfnGetChannelMode)
2815 {
2816 Assert(pDmacReg->pfnRun);
2817 Assert(pDmacReg->pfnRegister);
2818 Assert(pDmacReg->pfnReadMemory);
2819 Assert(pDmacReg->pfnWriteMemory);
2820 Assert(pDmacReg->pfnSetDREQ);
2821 Assert(pDmacReg->pfnGetChannelMode);
2822 LogFlow(("pdmR3DevHlp_DMACRegister: caller='%s'/%d: returns %Rrc (callbacks)\n",
2823 pDevIns->pReg->szName, pDevIns->iInstance, VERR_INVALID_PARAMETER));
2824 return VERR_INVALID_PARAMETER;
2825 }
2826
2827 if (!ppDmacHlp)
2828 {
2829 Assert(ppDmacHlp);
2830 LogFlow(("pdmR3DevHlp_DMACRegister: caller='%s'/%d: returns %Rrc (ppDmacHlp)\n",
2831 pDevIns->pReg->szName, pDevIns->iInstance, VERR_INVALID_PARAMETER));
2832 return VERR_INVALID_PARAMETER;
2833 }
2834
2835 /*
2836 * Only one DMA device.
2837 */
2838 PVM pVM = pDevIns->Internal.s.pVMR3;
2839 if (pVM->pdm.s.pDmac)
2840 {
2841 AssertMsgFailed(("Only one DMA device is supported!\n"));
2842 LogFlow(("pdmR3DevHlp_DMACRegister: caller='%s'/%d: returns %Rrc\n",
2843 pDevIns->pReg->szName, pDevIns->iInstance, VERR_INVALID_PARAMETER));
2844 return VERR_INVALID_PARAMETER;
2845 }
2846
2847 /*
2848 * Allocate and initialize pci bus structure.
2849 */
2850 int rc = VINF_SUCCESS;
2851 PPDMDMAC pDmac = (PPDMDMAC)MMR3HeapAlloc(pDevIns->Internal.s.pVMR3, MM_TAG_PDM_DEVICE, sizeof(*pDmac));
2852 if (pDmac)
2853 {
2854 pDmac->pDevIns = pDevIns;
2855 pDmac->Reg = *pDmacReg;
2856 pVM->pdm.s.pDmac = pDmac;
2857
2858 /* set the helper pointer. */
2859 *ppDmacHlp = &g_pdmR3DevDmacHlp;
2860 Log(("PDM: Registered DMAC device '%s'/%d pDevIns=%p\n",
2861 pDevIns->pReg->szName, pDevIns->iInstance, pDevIns));
2862 }
2863 else
2864 rc = VERR_NO_MEMORY;
2865
2866 LogFlow(("pdmR3DevHlp_DMACRegister: caller='%s'/%d: returns %Rrc\n",
2867 pDevIns->pReg->szName, pDevIns->iInstance, rc));
2868 return rc;
2869}
2870
2871
2872/**
2873 * @copydoc PDMDEVHLPR3::pfnRegisterVMMDevHeap
2874 */
2875static DECLCALLBACK(int) pdmR3DevHlp_RegisterVMMDevHeap(PPDMDEVINS pDevIns, RTGCPHYS GCPhys, RTR3PTR pvHeap, unsigned cbSize)
2876{
2877 PDMDEV_ASSERT_DEVINS(pDevIns);
2878 VM_ASSERT_EMT(pDevIns->Internal.s.pVMR3);
2879
2880 int rc = PDMR3RegisterVMMDevHeap(pDevIns->Internal.s.pVMR3, GCPhys, pvHeap, cbSize);
2881 return rc;
2882}
2883
2884
2885/**
2886 * @copydoc PDMDEVHLPR3::pfnUnregisterVMMDevHeap
2887 */
2888static DECLCALLBACK(int) pdmR3DevHlp_UnregisterVMMDevHeap(PPDMDEVINS pDevIns, RTGCPHYS GCPhys)
2889{
2890 PDMDEV_ASSERT_DEVINS(pDevIns);
2891 VM_ASSERT_EMT(pDevIns->Internal.s.pVMR3);
2892
2893 int rc = PDMR3UnregisterVMMDevHeap(pDevIns->Internal.s.pVMR3, GCPhys);
2894 return rc;
2895}
2896
2897
2898/** @interface_method_impl{PDMDEVHLPR3,pfnVMReset} */
2899static DECLCALLBACK(int) pdmR3DevHlp_VMReset(PPDMDEVINS pDevIns)
2900{
2901 PDMDEV_ASSERT_DEVINS(pDevIns);
2902 PVM pVM = pDevIns->Internal.s.pVMR3;
2903 VM_ASSERT_EMT(pVM);
2904 LogFlow(("pdmR3DevHlp_VMReset: caller='%s'/%d: VM_FF_RESET %d -> 1\n",
2905 pDevIns->pReg->szName, pDevIns->iInstance, VM_FF_ISSET(pVM, VM_FF_RESET)));
2906
2907 /*
2908 * We postpone this operation because we're likely to be inside a I/O instruction
2909 * and the EIP will be updated when we return.
2910 * We still return VINF_EM_RESET to break out of any execution loops and force FF evaluation.
2911 */
2912 bool fHaltOnReset;
2913 int rc = CFGMR3QueryBool(CFGMR3GetChild(CFGMR3GetRoot(pVM), "PDM"), "HaltOnReset", &fHaltOnReset);
2914 if (RT_SUCCESS(rc) && fHaltOnReset)
2915 {
2916 Log(("pdmR3DevHlp_VMReset: Halt On Reset!\n"));
2917 rc = VINF_EM_HALT;
2918 }
2919 else
2920 {
2921 VM_FF_SET(pVM, VM_FF_RESET);
2922 rc = VINF_EM_RESET;
2923 }
2924
2925 LogFlow(("pdmR3DevHlp_VMReset: caller='%s'/%d: returns %Rrc\n", pDevIns->pReg->szName, pDevIns->iInstance, rc));
2926 return rc;
2927}
2928
2929
2930/** @interface_method_impl{PDMDEVHLPR3,pfnVMSuspend} */
2931static DECLCALLBACK(int) pdmR3DevHlp_VMSuspend(PPDMDEVINS pDevIns)
2932{
2933 int rc;
2934 PDMDEV_ASSERT_DEVINS(pDevIns);
2935 PVM pVM = pDevIns->Internal.s.pVMR3;
2936 VM_ASSERT_EMT(pVM);
2937 LogFlow(("pdmR3DevHlp_VMSuspend: caller='%s'/%d:\n",
2938 pDevIns->pReg->szName, pDevIns->iInstance));
2939
2940 /** @todo Always take the SMP path - fewer code paths. */
2941 if (pVM->cCpus > 1)
2942 {
2943 /* We own the IOM lock here and could cause a deadlock by waiting for a VCPU that is blocking on the IOM lock. */
2944 rc = VMR3ReqCallNoWaitU(pVM->pUVM, VMCPUID_ANY_QUEUE, (PFNRT)VMR3Suspend, 1, pVM);
2945 AssertRC(rc);
2946 rc = VINF_EM_SUSPEND;
2947 }
2948 else
2949 rc = VMR3Suspend(pVM);
2950
2951 LogFlow(("pdmR3DevHlp_VMSuspend: caller='%s'/%d: returns %Rrc\n", pDevIns->pReg->szName, pDevIns->iInstance, rc));
2952 return rc;
2953}
2954
2955
2956/**
2957 * Worker for pdmR3DevHlp_VMSuspendSaveAndPowerOff that is invoked via a queued
2958 * EMT request to avoid deadlocks.
2959 *
2960 * @returns VBox status code fit for scheduling.
2961 * @param pVM The VM handle.
2962 * @param pDevIns The device that triggered this action.
2963 */
2964static DECLCALLBACK(int) pdmR3DevHlp_VMSuspendSaveAndPowerOffWorker(PVM pVM, PPDMDEVINS pDevIns)
2965{
2966 /*
2967 * Suspend the VM first then do the saving.
2968 */
2969 int rc = VMR3Suspend(pVM);
2970 if (RT_SUCCESS(rc))
2971 {
2972 rc = pVM->pUVM->pVmm2UserMethods->pfnSaveState(pVM->pUVM->pVmm2UserMethods, pVM);
2973
2974 /*
2975 * On success, power off the VM, on failure we'll leave it suspended.
2976 */
2977 if (RT_SUCCESS(rc))
2978 {
2979 rc = VMR3PowerOff(pVM);
2980 if (RT_FAILURE(rc))
2981 LogRel(("%s/SSP: VMR3PowerOff failed: %Rrc\n", pDevIns->pReg->szName, rc));
2982 }
2983 else
2984 LogRel(("%s/SSP: pfnSaveState failed: %Rrc\n", pDevIns->pReg->szName, rc));
2985 }
2986 else
2987 LogRel(("%s/SSP: Suspend failed: %Rrc\n", pDevIns->pReg->szName, rc));
2988 return rc;
2989}
2990
2991
2992/** @interface_method_impl{PDMDEVHLPR3,pfnVMSuspendSaveAndPowerOff} */
2993static DECLCALLBACK(int) pdmR3DevHlp_VMSuspendSaveAndPowerOff(PPDMDEVINS pDevIns)
2994{
2995 PDMDEV_ASSERT_DEVINS(pDevIns);
2996 PVM pVM = pDevIns->Internal.s.pVMR3;
2997 VM_ASSERT_EMT(pVM);
2998 LogFlow(("pdmR3DevHlp_VMSuspendSaveAndPowerOff: caller='%s'/%d:\n",
2999 pDevIns->pReg->szName, pDevIns->iInstance));
3000
3001 int rc;
3002 if ( pVM->pUVM->pVmm2UserMethods
3003 && pVM->pUVM->pVmm2UserMethods->pfnSaveState)
3004 {
3005 rc = VMR3ReqCallNoWaitU(pVM->pUVM, VMCPUID_ANY_QUEUE, (PFNRT)pdmR3DevHlp_VMSuspendSaveAndPowerOffWorker, 2, pVM, pDevIns);
3006 if (RT_SUCCESS(rc))
3007 {
3008 LogRel(("%s: Suspending, Saving and Powering Off the VM\n", pDevIns->pReg->szName));
3009 rc = VINF_EM_SUSPEND;
3010 }
3011 }
3012 else
3013 rc = VERR_NOT_SUPPORTED;
3014
3015 LogFlow(("pdmR3DevHlp_VMSuspendSaveAndPowerOff: caller='%s'/%d: returns %Rrc\n", pDevIns->pReg->szName, pDevIns->iInstance, rc));
3016 return rc;
3017}
3018
3019
3020/** @interface_method_impl{PDMDEVHLPR3,pfnVMPowerOff} */
3021static DECLCALLBACK(int) pdmR3DevHlp_VMPowerOff(PPDMDEVINS pDevIns)
3022{
3023 int rc;
3024 PDMDEV_ASSERT_DEVINS(pDevIns);
3025 PVM pVM = pDevIns->Internal.s.pVMR3;
3026 VM_ASSERT_EMT(pVM);
3027 LogFlow(("pdmR3DevHlp_VMPowerOff: caller='%s'/%d:\n",
3028 pDevIns->pReg->szName, pDevIns->iInstance));
3029
3030 /** @todo Always take the SMP path - fewer code paths. */
3031 if (pVM->cCpus > 1)
3032 {
3033 /* We own the IOM lock here and could cause a deadlock by waiting for a VCPU that is blocking on the IOM lock. */
3034 rc = VMR3ReqCallNoWaitU(pVM->pUVM, VMCPUID_ANY_QUEUE, (PFNRT)VMR3PowerOff, 1, pVM);
3035 AssertRC(rc);
3036 /* Set the VCPU state to stopped here as well to make sure no
3037 * inconsistency with the EM state occurs.
3038 */
3039 VMCPU_SET_STATE(VMMGetCpu(pVM), VMCPUSTATE_STOPPED);
3040 rc = VINF_EM_OFF;
3041 }
3042 else
3043 rc = VMR3PowerOff(pVM);
3044
3045 LogFlow(("pdmR3DevHlp_VMPowerOff: caller='%s'/%d: returns %Rrc\n", pDevIns->pReg->szName, pDevIns->iInstance, rc));
3046 return rc;
3047}
3048
3049
3050/** @interface_method_impl{PDMDEVHLPR3,pfnA20IsEnabled} */
3051static DECLCALLBACK(bool) pdmR3DevHlp_A20IsEnabled(PPDMDEVINS pDevIns)
3052{
3053 PDMDEV_ASSERT_DEVINS(pDevIns);
3054 VM_ASSERT_EMT(pDevIns->Internal.s.pVMR3);
3055
3056 bool fRc = PGMPhysIsA20Enabled(VMMGetCpu(pDevIns->Internal.s.pVMR3));
3057
3058 LogFlow(("pdmR3DevHlp_A20IsEnabled: caller='%s'/%d: returns %d\n", pDevIns->pReg->szName, pDevIns->iInstance, fRc));
3059 return fRc;
3060}
3061
3062
3063/** @interface_method_impl{PDMDEVHLPR3,pfnA20Set} */
3064static DECLCALLBACK(void) pdmR3DevHlp_A20Set(PPDMDEVINS pDevIns, bool fEnable)
3065{
3066 PDMDEV_ASSERT_DEVINS(pDevIns);
3067 VM_ASSERT_EMT(pDevIns->Internal.s.pVMR3);
3068 LogFlow(("pdmR3DevHlp_A20Set: caller='%s'/%d: fEnable=%d\n", pDevIns->pReg->szName, pDevIns->iInstance, fEnable));
3069 PGMR3PhysSetA20(VMMGetCpu(pDevIns->Internal.s.pVMR3), fEnable);
3070}
3071
3072
3073/** @interface_method_impl{PDMDEVHLPR3,pfnGetCpuId} */
3074static DECLCALLBACK(void) pdmR3DevHlp_GetCpuId(PPDMDEVINS pDevIns, uint32_t iLeaf,
3075 uint32_t *pEax, uint32_t *pEbx, uint32_t *pEcx, uint32_t *pEdx)
3076{
3077 PDMDEV_ASSERT_DEVINS(pDevIns);
3078 VM_ASSERT_EMT(pDevIns->Internal.s.pVMR3);
3079
3080 LogFlow(("pdmR3DevHlp_GetCpuId: caller='%s'/%d: iLeaf=%d pEax=%p pEbx=%p pEcx=%p pEdx=%p\n",
3081 pDevIns->pReg->szName, pDevIns->iInstance, iLeaf, pEax, pEbx, pEcx, pEdx));
3082 AssertPtr(pEax); AssertPtr(pEbx); AssertPtr(pEcx); AssertPtr(pEdx);
3083
3084 CPUMGetGuestCpuId(VMMGetCpu(pDevIns->Internal.s.pVMR3), iLeaf, pEax, pEbx, pEcx, pEdx);
3085
3086 LogFlow(("pdmR3DevHlp_GetCpuId: caller='%s'/%d: returns void - *pEax=%#x *pEbx=%#x *pEcx=%#x *pEdx=%#x\n",
3087 pDevIns->pReg->szName, pDevIns->iInstance, *pEax, *pEbx, *pEcx, *pEdx));
3088}
3089
3090
3091/**
3092 * The device helper structure for trusted devices.
3093 */
3094const PDMDEVHLPR3 g_pdmR3DevHlpTrusted =
3095{
3096 PDM_DEVHLPR3_VERSION,
3097 pdmR3DevHlp_IOPortRegister,
3098 pdmR3DevHlp_IOPortRegisterRC,
3099 pdmR3DevHlp_IOPortRegisterR0,
3100 pdmR3DevHlp_IOPortDeregister,
3101 pdmR3DevHlp_MMIORegister,
3102 pdmR3DevHlp_MMIORegisterRC,
3103 pdmR3DevHlp_MMIORegisterR0,
3104 pdmR3DevHlp_MMIODeregister,
3105 pdmR3DevHlp_MMIO2Register,
3106 pdmR3DevHlp_MMIO2Deregister,
3107 pdmR3DevHlp_MMIO2Map,
3108 pdmR3DevHlp_MMIO2Unmap,
3109 pdmR3DevHlp_MMHyperMapMMIO2,
3110 pdmR3DevHlp_MMIO2MapKernel,
3111 pdmR3DevHlp_ROMRegister,
3112 pdmR3DevHlp_ROMProtectShadow,
3113 pdmR3DevHlp_SSMRegister,
3114 pdmR3DevHlp_TMTimerCreate,
3115 pdmR3DevHlp_TMUtcNow,
3116 pdmR3DevHlp_PhysRead,
3117 pdmR3DevHlp_PhysWrite,
3118 pdmR3DevHlp_PhysGCPhys2CCPtr,
3119 pdmR3DevHlp_PhysGCPhys2CCPtrReadOnly,
3120 pdmR3DevHlp_PhysReleasePageMappingLock,
3121 pdmR3DevHlp_PhysReadGCVirt,
3122 pdmR3DevHlp_PhysWriteGCVirt,
3123 pdmR3DevHlp_PhysGCPtr2GCPhys,
3124 pdmR3DevHlp_MMHeapAlloc,
3125 pdmR3DevHlp_MMHeapAllocZ,
3126 pdmR3DevHlp_MMHeapFree,
3127 pdmR3DevHlp_VMState,
3128 pdmR3DevHlp_VMTeleportedAndNotFullyResumedYet,
3129 pdmR3DevHlp_VMSetError,
3130 pdmR3DevHlp_VMSetErrorV,
3131 pdmR3DevHlp_VMSetRuntimeError,
3132 pdmR3DevHlp_VMSetRuntimeErrorV,
3133 pdmR3DevHlp_DBGFStopV,
3134 pdmR3DevHlp_DBGFInfoRegister,
3135 pdmR3DevHlp_STAMRegister,
3136 pdmR3DevHlp_STAMRegisterF,
3137 pdmR3DevHlp_STAMRegisterV,
3138 pdmR3DevHlp_PCIRegister,
3139 pdmR3DevHlp_PCIRegisterMsi,
3140 pdmR3DevHlp_PCIIORegionRegister,
3141 pdmR3DevHlp_PCISetConfigCallbacks,
3142 pdmR3DevHlp_PCISetIrq,
3143 pdmR3DevHlp_PCISetIrqNoWait,
3144 pdmR3DevHlp_ISASetIrq,
3145 pdmR3DevHlp_ISASetIrqNoWait,
3146 pdmR3DevHlp_DriverAttach,
3147 pdmR3DevHlp_QueueCreate,
3148 pdmR3DevHlp_CritSectInit,
3149 pdmR3DevHlp_ThreadCreate,
3150 pdmR3DevHlp_SetAsyncNotification,
3151 pdmR3DevHlp_AsyncNotificationCompleted,
3152 pdmR3DevHlp_RTCRegister,
3153 pdmR3DevHlp_PCIBusRegister,
3154 pdmR3DevHlp_PICRegister,
3155 pdmR3DevHlp_APICRegister,
3156 pdmR3DevHlp_IOAPICRegister,
3157 pdmR3DevHlp_HPETRegister,
3158 pdmR3DevHlp_DMACRegister,
3159 pdmR3DevHlp_DMARegister,
3160 pdmR3DevHlp_DMAReadMemory,
3161 pdmR3DevHlp_DMAWriteMemory,
3162 pdmR3DevHlp_DMASetDREQ,
3163 pdmR3DevHlp_DMAGetChannelMode,
3164 pdmR3DevHlp_DMASchedule,
3165 pdmR3DevHlp_CMOSWrite,
3166 pdmR3DevHlp_CMOSRead,
3167 pdmR3DevHlp_AssertEMT,
3168 pdmR3DevHlp_AssertOther,
3169 pdmR3DevHlp_LdrGetRCInterfaceSymbols,
3170 pdmR3DevHlp_LdrGetR0InterfaceSymbols,
3171 pdmR3DevHlp_CallR0,
3172 0,
3173 0,
3174 0,
3175 0,
3176 0,
3177 0,
3178 0,
3179 0,
3180 0,
3181 0,
3182 pdmR3DevHlp_GetVM,
3183 pdmR3DevHlp_GetVMCPU,
3184 pdmR3DevHlp_RegisterVMMDevHeap,
3185 pdmR3DevHlp_UnregisterVMMDevHeap,
3186 pdmR3DevHlp_VMReset,
3187 pdmR3DevHlp_VMSuspend,
3188 pdmR3DevHlp_VMSuspendSaveAndPowerOff,
3189 pdmR3DevHlp_VMPowerOff,
3190 pdmR3DevHlp_A20IsEnabled,
3191 pdmR3DevHlp_A20Set,
3192 pdmR3DevHlp_GetCpuId,
3193 pdmR3DevHlp_TMTimeVirtGet,
3194 pdmR3DevHlp_TMTimeVirtGetFreq,
3195 pdmR3DevHlp_TMTimeVirtGetNano,
3196 PDM_DEVHLPR3_VERSION /* the end */
3197};
3198
3199
3200
3201
3202/** @interface_method_impl{PDMDEVHLPR3,pfnGetVM} */
3203static DECLCALLBACK(PVM) pdmR3DevHlp_Untrusted_GetVM(PPDMDEVINS pDevIns)
3204{
3205 PDMDEV_ASSERT_DEVINS(pDevIns);
3206 AssertReleaseMsgFailed(("Untrusted device called trusted helper! '%s'/%d\n", pDevIns->pReg->szName, pDevIns->iInstance));
3207 return NULL;
3208}
3209
3210
3211/** @interface_method_impl{PDMDEVHLPR3,pfnGetVMCPU} */
3212static DECLCALLBACK(PVMCPU) pdmR3DevHlp_Untrusted_GetVMCPU(PPDMDEVINS pDevIns)
3213{
3214 PDMDEV_ASSERT_DEVINS(pDevIns);
3215 AssertReleaseMsgFailed(("Untrusted device called trusted helper! '%s'/%d\n", pDevIns->pReg->szName, pDevIns->iInstance));
3216 return NULL;
3217}
3218
3219
3220/** @interface_method_impl{PDMDEVHLPR3,pfnRegisterVMMDevHeap} */
3221static DECLCALLBACK(int) pdmR3DevHlp_Untrusted_RegisterVMMDevHeap(PPDMDEVINS pDevIns, RTGCPHYS GCPhys, RTR3PTR pvHeap, unsigned cbSize)
3222{
3223 PDMDEV_ASSERT_DEVINS(pDevIns);
3224 AssertReleaseMsgFailed(("Untrusted device called trusted helper! '%s'/%d\n", pDevIns->pReg->szName, pDevIns->iInstance));
3225 return VERR_ACCESS_DENIED;
3226}
3227
3228
3229/** @interface_method_impl{PDMDEVHLPR3,pfnUnregisterVMMDevHeap} */
3230static DECLCALLBACK(int) pdmR3DevHlp_Untrusted_UnregisterVMMDevHeap(PPDMDEVINS pDevIns, RTGCPHYS GCPhys)
3231{
3232 PDMDEV_ASSERT_DEVINS(pDevIns);
3233 AssertReleaseMsgFailed(("Untrusted device called trusted helper! '%s'/%d\n", pDevIns->pReg->szName, pDevIns->iInstance));
3234 return VERR_ACCESS_DENIED;
3235}
3236
3237
3238/** @interface_method_impl{PDMDEVHLPR3,pfnVMReset} */
3239static DECLCALLBACK(int) pdmR3DevHlp_Untrusted_VMReset(PPDMDEVINS pDevIns)
3240{
3241 PDMDEV_ASSERT_DEVINS(pDevIns);
3242 AssertReleaseMsgFailed(("Untrusted device called trusted helper! '%s'/%d\n", pDevIns->pReg->szName, pDevIns->iInstance));
3243 return VERR_ACCESS_DENIED;
3244}
3245
3246
3247/** @interface_method_impl{PDMDEVHLPR3,pfnVMSuspend} */
3248static DECLCALLBACK(int) pdmR3DevHlp_Untrusted_VMSuspend(PPDMDEVINS pDevIns)
3249{
3250 PDMDEV_ASSERT_DEVINS(pDevIns);
3251 AssertReleaseMsgFailed(("Untrusted device called trusted helper! '%s'/%d\n", pDevIns->pReg->szName, pDevIns->iInstance));
3252 return VERR_ACCESS_DENIED;
3253}
3254
3255
3256/** @interface_method_impl{PDMDEVHLPR3,pfnVMSuspendSaveAndPowerOff} */
3257static DECLCALLBACK(int) pdmR3DevHlp_Untrusted_VMSuspendSaveAndPowerOff(PPDMDEVINS pDevIns)
3258{
3259 PDMDEV_ASSERT_DEVINS(pDevIns);
3260 AssertReleaseMsgFailed(("Untrusted device called trusted helper! '%s'/%d\n", pDevIns->pReg->szName, pDevIns->iInstance));
3261 return VERR_ACCESS_DENIED;
3262}
3263
3264
3265/** @interface_method_impl{PDMDEVHLPR3,pfnVMPowerOff} */
3266static DECLCALLBACK(int) pdmR3DevHlp_Untrusted_VMPowerOff(PPDMDEVINS pDevIns)
3267{
3268 PDMDEV_ASSERT_DEVINS(pDevIns);
3269 AssertReleaseMsgFailed(("Untrusted device called trusted helper! '%s'/%d\n", pDevIns->pReg->szName, pDevIns->iInstance));
3270 return VERR_ACCESS_DENIED;
3271}
3272
3273
3274/** @interface_method_impl{PDMDEVHLPR3,pfnA20IsEnabled} */
3275static DECLCALLBACK(bool) pdmR3DevHlp_Untrusted_A20IsEnabled(PPDMDEVINS pDevIns)
3276{
3277 PDMDEV_ASSERT_DEVINS(pDevIns);
3278 AssertReleaseMsgFailed(("Untrusted device called trusted helper! '%s'/%d\n", pDevIns->pReg->szName, pDevIns->iInstance));
3279 return false;
3280}
3281
3282
3283/** @interface_method_impl{PDMDEVHLPR3,pfnA20Set} */
3284static DECLCALLBACK(void) pdmR3DevHlp_Untrusted_A20Set(PPDMDEVINS pDevIns, bool fEnable)
3285{
3286 PDMDEV_ASSERT_DEVINS(pDevIns);
3287 AssertReleaseMsgFailed(("Untrusted device called trusted helper! '%s'/%d\n", pDevIns->pReg->szName, pDevIns->iInstance));
3288 NOREF(fEnable);
3289}
3290
3291
3292/** @interface_method_impl{PDMDEVHLPR3,pfnGetCpuId} */
3293static DECLCALLBACK(void) pdmR3DevHlp_Untrusted_GetCpuId(PPDMDEVINS pDevIns, uint32_t iLeaf,
3294 uint32_t *pEax, uint32_t *pEbx, uint32_t *pEcx, uint32_t *pEdx)
3295{
3296 PDMDEV_ASSERT_DEVINS(pDevIns);
3297 AssertReleaseMsgFailed(("Untrusted device called trusted helper! '%s'/%d\n", pDevIns->pReg->szName, pDevIns->iInstance));
3298}
3299
3300
3301/**
3302 * The device helper structure for non-trusted devices.
3303 */
3304const PDMDEVHLPR3 g_pdmR3DevHlpUnTrusted =
3305{
3306 PDM_DEVHLPR3_VERSION,
3307 pdmR3DevHlp_IOPortRegister,
3308 pdmR3DevHlp_IOPortRegisterRC,
3309 pdmR3DevHlp_IOPortRegisterR0,
3310 pdmR3DevHlp_IOPortDeregister,
3311 pdmR3DevHlp_MMIORegister,
3312 pdmR3DevHlp_MMIORegisterRC,
3313 pdmR3DevHlp_MMIORegisterR0,
3314 pdmR3DevHlp_MMIODeregister,
3315 pdmR3DevHlp_MMIO2Register,
3316 pdmR3DevHlp_MMIO2Deregister,
3317 pdmR3DevHlp_MMIO2Map,
3318 pdmR3DevHlp_MMIO2Unmap,
3319 pdmR3DevHlp_MMHyperMapMMIO2,
3320 pdmR3DevHlp_MMIO2MapKernel,
3321 pdmR3DevHlp_ROMRegister,
3322 pdmR3DevHlp_ROMProtectShadow,
3323 pdmR3DevHlp_SSMRegister,
3324 pdmR3DevHlp_TMTimerCreate,
3325 pdmR3DevHlp_TMUtcNow,
3326 pdmR3DevHlp_PhysRead,
3327 pdmR3DevHlp_PhysWrite,
3328 pdmR3DevHlp_PhysGCPhys2CCPtr,
3329 pdmR3DevHlp_PhysGCPhys2CCPtrReadOnly,
3330 pdmR3DevHlp_PhysReleasePageMappingLock,
3331 pdmR3DevHlp_PhysReadGCVirt,
3332 pdmR3DevHlp_PhysWriteGCVirt,
3333 pdmR3DevHlp_PhysGCPtr2GCPhys,
3334 pdmR3DevHlp_MMHeapAlloc,
3335 pdmR3DevHlp_MMHeapAllocZ,
3336 pdmR3DevHlp_MMHeapFree,
3337 pdmR3DevHlp_VMState,
3338 pdmR3DevHlp_VMTeleportedAndNotFullyResumedYet,
3339 pdmR3DevHlp_VMSetError,
3340 pdmR3DevHlp_VMSetErrorV,
3341 pdmR3DevHlp_VMSetRuntimeError,
3342 pdmR3DevHlp_VMSetRuntimeErrorV,
3343 pdmR3DevHlp_DBGFStopV,
3344 pdmR3DevHlp_DBGFInfoRegister,
3345 pdmR3DevHlp_STAMRegister,
3346 pdmR3DevHlp_STAMRegisterF,
3347 pdmR3DevHlp_STAMRegisterV,
3348 pdmR3DevHlp_PCIRegister,
3349 pdmR3DevHlp_PCIRegisterMsi,
3350 pdmR3DevHlp_PCIIORegionRegister,
3351 pdmR3DevHlp_PCISetConfigCallbacks,
3352 pdmR3DevHlp_PCISetIrq,
3353 pdmR3DevHlp_PCISetIrqNoWait,
3354 pdmR3DevHlp_ISASetIrq,
3355 pdmR3DevHlp_ISASetIrqNoWait,
3356 pdmR3DevHlp_DriverAttach,
3357 pdmR3DevHlp_QueueCreate,
3358 pdmR3DevHlp_CritSectInit,
3359 pdmR3DevHlp_ThreadCreate,
3360 pdmR3DevHlp_SetAsyncNotification,
3361 pdmR3DevHlp_AsyncNotificationCompleted,
3362 pdmR3DevHlp_RTCRegister,
3363 pdmR3DevHlp_PCIBusRegister,
3364 pdmR3DevHlp_PICRegister,
3365 pdmR3DevHlp_APICRegister,
3366 pdmR3DevHlp_IOAPICRegister,
3367 pdmR3DevHlp_HPETRegister,
3368 pdmR3DevHlp_DMACRegister,
3369 pdmR3DevHlp_DMARegister,
3370 pdmR3DevHlp_DMAReadMemory,
3371 pdmR3DevHlp_DMAWriteMemory,
3372 pdmR3DevHlp_DMASetDREQ,
3373 pdmR3DevHlp_DMAGetChannelMode,
3374 pdmR3DevHlp_DMASchedule,
3375 pdmR3DevHlp_CMOSWrite,
3376 pdmR3DevHlp_CMOSRead,
3377 pdmR3DevHlp_AssertEMT,
3378 pdmR3DevHlp_AssertOther,
3379 pdmR3DevHlp_LdrGetRCInterfaceSymbols,
3380 pdmR3DevHlp_LdrGetR0InterfaceSymbols,
3381 pdmR3DevHlp_CallR0,
3382 0,
3383 0,
3384 0,
3385 0,
3386 0,
3387 0,
3388 0,
3389 0,
3390 0,
3391 0,
3392 pdmR3DevHlp_Untrusted_GetVM,
3393 pdmR3DevHlp_Untrusted_GetVMCPU,
3394 pdmR3DevHlp_Untrusted_RegisterVMMDevHeap,
3395 pdmR3DevHlp_Untrusted_UnregisterVMMDevHeap,
3396 pdmR3DevHlp_Untrusted_VMReset,
3397 pdmR3DevHlp_Untrusted_VMSuspend,
3398 pdmR3DevHlp_Untrusted_VMSuspendSaveAndPowerOff,
3399 pdmR3DevHlp_Untrusted_VMPowerOff,
3400 pdmR3DevHlp_Untrusted_A20IsEnabled,
3401 pdmR3DevHlp_Untrusted_A20Set,
3402 pdmR3DevHlp_Untrusted_GetCpuId,
3403 pdmR3DevHlp_TMTimeVirtGet,
3404 pdmR3DevHlp_TMTimeVirtGetFreq,
3405 pdmR3DevHlp_TMTimeVirtGetNano,
3406 PDM_DEVHLPR3_VERSION /* the end */
3407};
3408
3409
3410
3411/**
3412 * Queue consumer callback for internal component.
3413 *
3414 * @returns Success indicator.
3415 * If false the item will not be removed and the flushing will stop.
3416 * @param pVM The VM handle.
3417 * @param pItem The item to consume. Upon return this item will be freed.
3418 */
3419DECLCALLBACK(bool) pdmR3DevHlpQueueConsumer(PVM pVM, PPDMQUEUEITEMCORE pItem)
3420{
3421 PPDMDEVHLPTASK pTask = (PPDMDEVHLPTASK)pItem;
3422 LogFlow(("pdmR3DevHlpQueueConsumer: enmOp=%d pDevIns=%p\n", pTask->enmOp, pTask->pDevInsR3));
3423 switch (pTask->enmOp)
3424 {
3425 case PDMDEVHLPTASKOP_ISA_SET_IRQ:
3426 PDMIsaSetIrq(pVM, pTask->u.SetIRQ.iIrq, pTask->u.SetIRQ.iLevel);
3427 break;
3428
3429 case PDMDEVHLPTASKOP_PCI_SET_IRQ:
3430 pdmR3DevHlp_PCISetIrq(pTask->pDevInsR3, pTask->u.SetIRQ.iIrq, pTask->u.SetIRQ.iLevel);
3431 break;
3432
3433 case PDMDEVHLPTASKOP_IOAPIC_SET_IRQ:
3434 PDMIoApicSetIrq(pVM, pTask->u.SetIRQ.iIrq, pTask->u.SetIRQ.iLevel);
3435 break;
3436
3437 default:
3438 AssertReleaseMsgFailed(("Invalid operation %d\n", pTask->enmOp));
3439 break;
3440 }
3441 return true;
3442}
3443
3444/** @} */
Note: See TracBrowser for help on using the repository browser.

© 2024 Oracle Support Privacy / Do Not Sell My Info Terms of Use Trademark Policy Automated Access Etiquette