VirtualBox

source: vbox/trunk/src/VBox/VMM/CPUMInternal.mac@ 34244

Last change on this file since 34244 was 33935, checked in by vboxsync, 14 years ago

VMM: mask all Local APIC interrupt vectors which are set up to NMI mode during world switch (raw mode only)

  • Property svn:eol-style set to native
  • Property svn:keywords set to Id
File size: 14.0 KB
Line 
1; $Id: CPUMInternal.mac 33935 2010-11-10 15:37:02Z vboxsync $
2;; @file
3; CPUM - Internal header file (asm).
4;
5
6;
7; Copyright (C) 2006-2010 Oracle Corporation
8;
9; This file is part of VirtualBox Open Source Edition (OSE), as
10; available from http://www.virtualbox.org. This file is free software;
11; you can redistribute it and/or modify it under the terms of the GNU
12; General Public License (GPL) as published by the Free Software
13; Foundation, in version 2 as it comes in the "COPYING" file of the
14; VirtualBox OSE distribution. VirtualBox OSE is distributed in the
15; hope that it will be useful, but WITHOUT ANY WARRANTY of any kind.
16;
17
18%include "VBox/asmdefs.mac"
19
20%define CPUM_USED_FPU RT_BIT(0)
21%define CPUM_USED_FPU_SINCE_REM RT_BIT(1)
22%define CPUM_USE_SYSENTER RT_BIT(2)
23%define CPUM_USE_SYSCALL RT_BIT(3)
24%define CPUM_USE_DEBUG_REGS_HOST RT_BIT(4)
25%define CPUM_USE_DEBUG_REGS RT_BIT(5)
26%define CPUM_SYNC_FPU_STATE RT_BIT(7)
27%define CPUM_SYNC_DEBUG_STATE RT_BIT(8)
28
29%define CPUM_HANDLER_DS 1
30%define CPUM_HANDLER_ES 2
31%define CPUM_HANDLER_FS 3
32%define CPUM_HANDLER_GS 4
33%define CPUM_HANDLER_IRET 5
34%define CPUM_HANDLER_TYPEMASK 0ffh
35%define CPUM_HANDLER_CTXCORE_IN_EBP RT_BIT(31)
36
37%define VMMGCRET_USED_FPU 040000000h
38
39%define FPUSTATE_SIZE 512
40
41;; if anyone figures how to do %if HC_ARCH_BITS == 64 || defined(VBOX_WITH_HYBRID_32BIT_KERNEL) in
42; nasm please tell / fix this hack.
43%ifdef VBOX_WITH_HYBRID_32BIT_KERNEL
44 %define fVBOX_WITH_HYBRID_32BIT_KERNEL 1
45%else
46 %define fVBOX_WITH_HYBRID_32BIT_KERNEL 0
47%endif
48
49struc CPUM
50 ;...
51 .offCPUMCPU0 resd 1
52 .fHostUseFlags resd 1
53
54 ; CPUID eax=1
55 .CPUFeatures.edx resd 1
56 .CPUFeatures.ecx resd 1
57
58 ; CPUID eax=0x80000001
59 .CPUFeaturesExt.edx resd 1
60 .CPUFeaturesExt.ecx resd 1
61
62 .enmHostCpuVendor resd 1
63 .enmGuestCpuVendor resd 1
64
65 ; CR4 masks
66 .CR4.AndMask resd 1
67 .CR4.OrMask resd 1
68 ; entered rawmode?
69 .fSyntheticCpu resb 1
70 .u8PortableCpuIdLevel resb 1
71 .fPendingRestore resb 1
72%if RTHCPTR_CB == 8
73 .abPadding resb 5
74%else
75 .abPadding resb 1
76%endif
77
78 ; CPUID leafs
79 .aGuestCpuIdStd resb 16*6
80 .aGuestCpuIdExt resb 16*10
81 .aGuestCpuIdCentaur resb 16*4
82 .GuestCpuIdDef resb 16
83
84%if HC_ARCH_BITS == 32
85 .abPadding2 resb 4
86%endif
87
88%ifdef VBOX_WITH_VMMR0_DISABLE_LAPIC_NMI
89 %if HC_ARCH_BITS == 32
90 .pvApicBase resd 1
91 .fApicDisVectors resd 1
92 %else
93 .pvApicBase resq 1
94 .fApicDisVectors resd 1
95 %endif
96%endif
97
98 alignb 64
99 ; CPUMCTX debug stuff...
100 .GuestEntry resb 1024
101endstruc
102
103struc CPUMCPU
104 ;
105 ; Hypervisor Context.
106 ;
107 alignb 64 ; the padding
108 .Hyper.fpu resb FPUSTATE_SIZE
109
110 .Hyper.edi resq 1
111 .Hyper.esi resq 1
112 .Hyper.ebp resq 1
113 .Hyper.eax resq 1
114 .Hyper.ebx resq 1
115 .Hyper.edx resq 1
116 .Hyper.ecx resq 1
117 .Hyper.esp resq 1
118 .Hyper.lss_esp resd 1
119 .Hyper.ss resw 1
120 .Hyper.ssPadding resw 1
121 .Hyper.gs resw 1
122 .Hyper.gsPadding resw 1
123 .Hyper.fs resw 1
124 .Hyper.fsPadding resw 1
125 .Hyper.es resw 1
126 .Hyper.esPadding resw 1
127 .Hyper.ds resw 1
128 .Hyper.dsPadding resw 1
129 .Hyper.cs resw 1
130 .Hyper.csPadding resw 3
131 .Hyper.eflags resq 1
132 .Hyper.eip resq 1
133 .Hyper.r8 resq 1
134 .Hyper.r9 resq 1
135 .Hyper.r10 resq 1
136 .Hyper.r11 resq 1
137 .Hyper.r12 resq 1
138 .Hyper.r13 resq 1
139 .Hyper.r14 resq 1
140 .Hyper.r15 resq 1
141
142 .Hyper.esHid.u64Base resq 1
143 .Hyper.esHid.u32Limit resd 1
144 .Hyper.esHid.Attr resd 1
145
146 .Hyper.csHid.u64Base resq 1
147 .Hyper.csHid.u32Limit resd 1
148 .Hyper.csHid.Attr resd 1
149
150 .Hyper.ssHid.u64Base resq 1
151 .Hyper.ssHid.u32Limit resd 1
152 .Hyper.ssHid.Attr resd 1
153
154 .Hyper.dsHid.u64Base resq 1
155 .Hyper.dsHid.u32Limit resd 1
156 .Hyper.dsHid.Attr resd 1
157
158 .Hyper.fsHid.u64Base resq 1
159 .Hyper.fsHid.u32Limit resd 1
160 .Hyper.fsHid.Attr resd 1
161
162 .Hyper.gsHid.u64Base resq 1
163 .Hyper.gsHid.u32Limit resd 1
164 .Hyper.gsHid.Attr resd 1
165
166 .Hyper.cr0 resq 1
167 .Hyper.cr2 resq 1
168 .Hyper.cr3 resq 1
169 .Hyper.cr4 resq 1
170
171 .Hyper.dr resq 8
172
173 .Hyper.gdtr resb 10 ; GDT limit + linear address
174 .Hyper.gdtrPadding resw 1
175 .Hyper.idtr resb 10 ; IDT limit + linear address
176 .Hyper.idtrPadding resw 1
177 .Hyper.ldtr resw 1
178 .Hyper.ldtrPadding resw 1
179 .Hyper.tr resw 1
180 .Hyper.trPadding resw 1
181
182 .Hyper.SysEnter.cs resb 8
183 .Hyper.SysEnter.eip resb 8
184 .Hyper.SysEnter.esp resb 8
185
186 .Hyper.msrEFER resb 8
187 .Hyper.msrSTAR resb 8
188 .Hyper.msrPAT resb 8
189 .Hyper.msrLSTAR resb 8
190 .Hyper.msrCSTAR resb 8
191 .Hyper.msrSFMASK resb 8
192 .Hyper.msrKERNELGSBASE resb 8
193
194 .Hyper.ldtrHid.u64Base resq 1
195 .Hyper.ldtrHid.u32Limit resd 1
196 .Hyper.ldtrHid.Attr resd 1
197
198 .Hyper.trHid.u64Base resq 1
199 .Hyper.trHid.u32Limit resd 1
200 .Hyper.trHid.Attr resd 1
201
202 ;
203 ; Host context state
204 ;
205 .Host.fpu resb FPUSTATE_SIZE
206
207%if HC_ARCH_BITS == 64 || fVBOX_WITH_HYBRID_32BIT_KERNEL
208 ;.Host.rax resq 1 - scratch
209 .Host.rbx resq 1
210 ;.Host.rcx resq 1 - scratch
211 ;.Host.rdx resq 1 - scratch
212 .Host.rdi resq 1
213 .Host.rsi resq 1
214 .Host.rbp resq 1
215 .Host.rsp resq 1
216 ;.Host.r8 resq 1 - scratch
217 ;.Host.r9 resq 1 - scratch
218 .Host.r10 resq 1
219 .Host.r11 resq 1
220 .Host.r12 resq 1
221 .Host.r13 resq 1
222 .Host.r14 resq 1
223 .Host.r15 resq 1
224 ;.Host.rip resd 1 - scratch
225 .Host.rflags resq 1
226%endif
227%if HC_ARCH_BITS == 32
228 ;.Host.eax resd 1 - scratch
229 .Host.ebx resd 1
230 ;.Host.edx resd 1 - scratch
231 ;.Host.ecx resd 1 - scratch
232 .Host.edi resd 1
233 .Host.esi resd 1
234 .Host.ebp resd 1
235 .Host.eflags resd 1
236 ;.Host.eip resd 1 - scratch
237 ; lss pair!
238 .Host.esp resd 1
239%endif
240 .Host.ss resw 1
241 .Host.ssPadding resw 1
242 .Host.gs resw 1
243 .Host.gsPadding resw 1
244 .Host.fs resw 1
245 .Host.fsPadding resw 1
246 .Host.es resw 1
247 .Host.esPadding resw 1
248 .Host.ds resw 1
249 .Host.dsPadding resw 1
250 .Host.cs resw 1
251 .Host.csPadding resw 1
252
253%if HC_ARCH_BITS == 32 && fVBOX_WITH_HYBRID_32BIT_KERNEL == 0
254 .Host.cr0 resd 1
255 ;.Host.cr2 resd 1 - scratch
256 .Host.cr3 resd 1
257 .Host.cr4 resd 1
258
259 .Host.dr0 resd 1
260 .Host.dr1 resd 1
261 .Host.dr2 resd 1
262 .Host.dr3 resd 1
263 .Host.dr6 resd 1
264 .Host.dr7 resd 1
265
266 .Host.gdtr resb 6 ; GDT limit + linear address
267 .Host.gdtrPadding resw 1
268 .Host.idtr resb 6 ; IDT limit + linear address
269 .Host.idtrPadding resw 1
270 .Host.ldtr resw 1
271 .Host.ldtrPadding resw 1
272 .Host.tr resw 1
273 .Host.trPadding resw 1
274
275 .Host.SysEnterPadding resd 1
276 .Host.SysEnter.cs resq 1
277 .Host.SysEnter.eip resq 1
278 .Host.SysEnter.esp resq 1
279 .Host.efer resq 1
280
281%else ; 64-bit
282
283 .Host.cr0 resq 1
284 ;.Host.cr2 resq 1 - scratch
285 .Host.cr3 resq 1
286 .Host.cr4 resq 1
287 .Host.cr8 resq 1
288
289 .Host.dr0 resq 1
290 .Host.dr1 resq 1
291 .Host.dr2 resq 1
292 .Host.dr3 resq 1
293 .Host.dr6 resq 1
294 .Host.dr7 resq 1
295
296 .Host.gdtr resb 10 ; GDT limit + linear address
297 .Host.gdtrPadding resw 1
298 .Host.idtr resb 10 ; IDT limit + linear address
299 .Host.idtrPadding resw 1
300 .Host.ldtr resw 1
301 .Host.ldtrPadding resw 1
302 .Host.tr resw 1
303 .Host.trPadding resw 1
304
305 .Host.SysEnter.cs resq 1
306 .Host.SysEnter.eip resq 1
307 .Host.SysEnter.esp resq 1
308 .Host.FSbase resq 1
309 .Host.GSbase resq 1
310 .Host.efer resq 1
311%endif ; 64-bit
312
313%ifdef VBOX_WITH_CRASHDUMP_MAGIC
314 .aMagic resb 56
315 .uMagic resq 1
316%endif
317 ;
318 ; Guest context state
319 ; (Identical to the .Hyper chunk above.)
320 ;
321 alignb 64
322 .Guest.fpu resb FPUSTATE_SIZE
323
324 .Guest.edi resq 1
325 .Guest.esi resq 1
326 .Guest.ebp resq 1
327 .Guest.eax resq 1
328 .Guest.ebx resq 1
329 .Guest.edx resq 1
330 .Guest.ecx resq 1
331 .Guest.esp resq 1
332 .Guest.lss_esp resd 1
333 .Guest.ss resw 1
334 .Guest.ssPadding resw 1
335 .Guest.gs resw 1
336 .Guest.gsPadding resw 1
337 .Guest.fs resw 1
338 .Guest.fsPadding resw 1
339 .Guest.es resw 1
340 .Guest.esPadding resw 1
341 .Guest.ds resw 1
342 .Guest.dsPadding resw 1
343 .Guest.cs resw 1
344 .Guest.csPadding resw 3
345 .Guest.eflags resq 1
346 .Guest.eip resq 1
347 .Guest.r8 resq 1
348 .Guest.r9 resq 1
349 .Guest.r10 resq 1
350 .Guest.r11 resq 1
351 .Guest.r12 resq 1
352 .Guest.r13 resq 1
353 .Guest.r14 resq 1
354 .Guest.r15 resq 1
355
356 .Guest.esHid.u64Base resq 1
357 .Guest.esHid.u32Limit resd 1
358 .Guest.esHid.Attr resd 1
359
360 .Guest.csHid.u64Base resq 1
361 .Guest.csHid.u32Limit resd 1
362 .Guest.csHid.Attr resd 1
363
364 .Guest.ssHid.u64Base resq 1
365 .Guest.ssHid.u32Limit resd 1
366 .Guest.ssHid.Attr resd 1
367
368 .Guest.dsHid.u64Base resq 1
369 .Guest.dsHid.u32Limit resd 1
370 .Guest.dsHid.Attr resd 1
371
372 .Guest.fsHid.u64Base resq 1
373 .Guest.fsHid.u32Limit resd 1
374 .Guest.fsHid.Attr resd 1
375
376 .Guest.gsHid.u64Base resq 1
377 .Guest.gsHid.u32Limit resd 1
378 .Guest.gsHid.Attr resd 1
379
380 .Guest.cr0 resq 1
381 .Guest.cr2 resq 1
382 .Guest.cr3 resq 1
383 .Guest.cr4 resq 1
384
385 .Guest.dr resq 8
386
387 .Guest.gdtr.cbGdt resw 1
388 .Guest.gdtr.pGdt resq 1
389 .Guest.gdtrPadding resw 1
390 .Guest.idtr.cbIdt resw 1
391 .Guest.idtr.pIdt resq 1
392 .Guest.idtrPadding resw 1
393 .Guest.ldtr resw 1
394 .Guest.ldtrPadding resw 1
395 .Guest.tr resw 1
396 .Guest.trPadding resw 1
397
398 .Guest.SysEnter.cs resb 8
399 .Guest.SysEnter.eip resb 8
400 .Guest.SysEnter.esp resb 8
401
402 .Guest.msrEFER resb 8
403 .Guest.msrSTAR resb 8
404 .Guest.msrPAT resb 8
405 .Guest.msrLSTAR resb 8
406 .Guest.msrCSTAR resb 8
407 .Guest.msrSFMASK resb 8
408 .Guest.msrKERNELGSBASE resb 8
409
410 .Guest.ldtrHid.u64Base resq 1
411 .Guest.ldtrHid.u32Limit resd 1
412 .Guest.ldtrHid.Attr resd 1
413
414 .Guest.trHid.u64Base resq 1
415 .Guest.trHid.u32Limit resd 1
416 .Guest.trHid.Attr resd 1
417
418 .GuestMsr.au64 resq 64
419
420 ;
421 ; Other stuff.
422 ;
423 alignb 64
424 ; hypervisor core context.
425 .pHyperCoreR3 RTR3PTR_RES 1
426 .pHyperCoreR0 RTR0PTR_RES 1
427 .pHyperCoreRC RTRCPTR_RES 1
428
429 .fUseFlags resd 1
430 .fChanged resd 1
431 .offCPUM resd 1
432 .u32RetCode resd 1
433 .fRawEntered resb 1
434 .fRemEntered resb 1
435
436%if RTHCPTR_CB == 8
437 .abPadding2 resb 26
438%else
439 .abPadding2 resb 34
440%endif
441
442endstruc
443
444
445;;
446; Converts the CPUM pointer to CPUMCPU
447; @param %1 register name
448%macro CPUMCPU_FROM_CPUM 1
449 add %1, dword [%1 + CPUM.offCPUMCPU0]
450%endmacro
451
452;;
453; Converts the CPUM pointer to CPUMCPU
454; @param %1 register name (PVM)
455; @param %2 register name (CPUMCPU offset)
456%macro CPUMCPU_FROM_CPUM_WITH_OFFSET 2
457 add %1, %2
458%endmacro
459
460;;
461; Converts the CPUMCPU pointer to CPUM
462; @param %1 register name
463%macro CPUM_FROM_CPUMCPU 1
464 sub %1, dword [%1 + CPUMCPU.offCPUM]
465%endmacro
466
467;;
468; Converts the CPUMCPU pointer to CPUM
469; @param %1 register name (PVM)
470; @param %2 register name (CPUMCPU offset)
471%macro CPUM_FROM_CPUMCPU_WITH_OFFSET 2
472 sub %1, %2
473%endmacro
Note: See TracBrowser for help on using the repository browser.

© 2024 Oracle Support Privacy / Do Not Sell My Info Terms of Use Trademark Policy Automated Access Etiquette