VirtualBox

source: vbox/trunk/include/iprt/x86.h@ 60273

Last change on this file since 60273 was 60228, checked in by vboxsync, 9 years ago

asm-amd64-x86.h,*: made ASMInvalidatePage take a flat unsigned pointer instead of a void pointer (simpler for 16-bit mode). Added some of the bits for 1GB pages.

  • Property svn:eol-style set to native
  • Property svn:keywords set to Author Date Id Revision
File size: 150.1 KB
Line 
1/** @file
2 * IPRT - X86 and AMD64 Structures and Definitions.
3 *
4 * @note x86.mac is generated from this file by running 'kmk incs' in the root.
5 */
6
7/*
8 * Copyright (C) 2006-2015 Oracle Corporation
9 *
10 * This file is part of VirtualBox Open Source Edition (OSE), as
11 * available from http://www.virtualbox.org. This file is free software;
12 * you can redistribute it and/or modify it under the terms of the GNU
13 * General Public License (GPL) as published by the Free Software
14 * Foundation, in version 2 as it comes in the "COPYING" file of the
15 * VirtualBox OSE distribution. VirtualBox OSE is distributed in the
16 * hope that it will be useful, but WITHOUT ANY WARRANTY of any kind.
17 *
18 * The contents of this file may alternatively be used under the terms
19 * of the Common Development and Distribution License Version 1.0
20 * (CDDL) only, as it comes in the "COPYING.CDDL" file of the
21 * VirtualBox OSE distribution, in which case the provisions of the
22 * CDDL are applicable instead of those of the GPL.
23 *
24 * You may elect to license modified versions of this file under the
25 * terms and conditions of either the GPL or the CDDL or both.
26 */
27
28#ifndef ___iprt_x86_h
29#define ___iprt_x86_h
30
31#ifndef VBOX_FOR_DTRACE_LIB
32# include <iprt/types.h>
33# include <iprt/assert.h>
34#else
35# pragma D depends_on library vbox-types.d
36#endif
37
38/* Workaround for Solaris sys/regset.h defining CS, DS */
39#ifdef RT_OS_SOLARIS
40# undef CS
41# undef DS
42#endif
43
44/** @defgroup grp_rt_x86 x86 Types and Definitions
45 * @ingroup grp_rt
46 * @{
47 */
48
49#ifndef VBOX_FOR_DTRACE_LIB
50/**
51 * EFLAGS Bits.
52 */
53typedef struct X86EFLAGSBITS
54{
55 /** Bit 0 - CF - Carry flag - Status flag. */
56 unsigned u1CF : 1;
57 /** Bit 1 - 1 - Reserved flag. */
58 unsigned u1Reserved0 : 1;
59 /** Bit 2 - PF - Parity flag - Status flag. */
60 unsigned u1PF : 1;
61 /** Bit 3 - 0 - Reserved flag. */
62 unsigned u1Reserved1 : 1;
63 /** Bit 4 - AF - Auxiliary carry flag - Status flag. */
64 unsigned u1AF : 1;
65 /** Bit 5 - 0 - Reserved flag. */
66 unsigned u1Reserved2 : 1;
67 /** Bit 6 - ZF - Zero flag - Status flag. */
68 unsigned u1ZF : 1;
69 /** Bit 7 - SF - Signed flag - Status flag. */
70 unsigned u1SF : 1;
71 /** Bit 8 - TF - Trap flag - System flag. */
72 unsigned u1TF : 1;
73 /** Bit 9 - IF - Interrupt flag - System flag. */
74 unsigned u1IF : 1;
75 /** Bit 10 - DF - Direction flag - Control flag. */
76 unsigned u1DF : 1;
77 /** Bit 11 - OF - Overflow flag - Status flag. */
78 unsigned u1OF : 1;
79 /** Bit 12-13 - IOPL - I/O privilege level flag - System flag. */
80 unsigned u2IOPL : 2;
81 /** Bit 14 - NT - Nested task flag - System flag. */
82 unsigned u1NT : 1;
83 /** Bit 15 - 0 - Reserved flag. */
84 unsigned u1Reserved3 : 1;
85 /** Bit 16 - RF - Resume flag - System flag. */
86 unsigned u1RF : 1;
87 /** Bit 17 - VM - Virtual 8086 mode - System flag. */
88 unsigned u1VM : 1;
89 /** Bit 18 - AC - Alignment check flag - System flag. Works with CR0.AM. */
90 unsigned u1AC : 1;
91 /** Bit 19 - VIF - Virtual interrupt flag - System flag. */
92 unsigned u1VIF : 1;
93 /** Bit 20 - VIP - Virtual interrupt pending flag - System flag. */
94 unsigned u1VIP : 1;
95 /** Bit 21 - ID - CPUID flag - System flag. If this responds to flipping CPUID is supported. */
96 unsigned u1ID : 1;
97 /** Bit 22-31 - 0 - Reserved flag. */
98 unsigned u10Reserved4 : 10;
99} X86EFLAGSBITS;
100/** Pointer to EFLAGS bits. */
101typedef X86EFLAGSBITS *PX86EFLAGSBITS;
102/** Pointer to const EFLAGS bits. */
103typedef const X86EFLAGSBITS *PCX86EFLAGSBITS;
104#endif /* !VBOX_FOR_DTRACE_LIB */
105
106/**
107 * EFLAGS.
108 */
109typedef union X86EFLAGS
110{
111 /** The plain unsigned view. */
112 uint32_t u;
113#ifndef VBOX_FOR_DTRACE_LIB
114 /** The bitfield view. */
115 X86EFLAGSBITS Bits;
116#endif
117 /** The 8-bit view. */
118 uint8_t au8[4];
119 /** The 16-bit view. */
120 uint16_t au16[2];
121 /** The 32-bit view. */
122 uint32_t au32[1];
123 /** The 32-bit view. */
124 uint32_t u32;
125} X86EFLAGS;
126/** Pointer to EFLAGS. */
127typedef X86EFLAGS *PX86EFLAGS;
128/** Pointer to const EFLAGS. */
129typedef const X86EFLAGS *PCX86EFLAGS;
130
131/**
132 * RFLAGS (32 upper bits are reserved).
133 */
134typedef union X86RFLAGS
135{
136 /** The plain unsigned view. */
137 uint64_t u;
138#ifndef VBOX_FOR_DTRACE_LIB
139 /** The bitfield view. */
140 X86EFLAGSBITS Bits;
141#endif
142 /** The 8-bit view. */
143 uint8_t au8[8];
144 /** The 16-bit view. */
145 uint16_t au16[4];
146 /** The 32-bit view. */
147 uint32_t au32[2];
148 /** The 64-bit view. */
149 uint64_t au64[1];
150 /** The 64-bit view. */
151 uint64_t u64;
152} X86RFLAGS;
153/** Pointer to RFLAGS. */
154typedef X86RFLAGS *PX86RFLAGS;
155/** Pointer to const RFLAGS. */
156typedef const X86RFLAGS *PCX86RFLAGS;
157
158
159/** @name EFLAGS
160 * @{
161 */
162/** Bit 0 - CF - Carry flag - Status flag. */
163#define X86_EFL_CF RT_BIT_32(0)
164#define X86_EFL_CF_BIT 0
165/** Bit 1 - Reserved, reads as 1. */
166#define X86_EFL_1 RT_BIT_32(1)
167/** Bit 2 - PF - Parity flag - Status flag. */
168#define X86_EFL_PF RT_BIT_32(2)
169/** Bit 4 - AF - Auxiliary carry flag - Status flag. */
170#define X86_EFL_AF RT_BIT_32(4)
171#define X86_EFL_AF_BIT 4
172/** Bit 6 - ZF - Zero flag - Status flag. */
173#define X86_EFL_ZF RT_BIT_32(6)
174#define X86_EFL_ZF_BIT 6
175/** Bit 7 - SF - Signed flag - Status flag. */
176#define X86_EFL_SF RT_BIT_32(7)
177#define X86_EFL_SF_BIT 7
178/** Bit 8 - TF - Trap flag - System flag. */
179#define X86_EFL_TF RT_BIT_32(8)
180/** Bit 9 - IF - Interrupt flag - System flag. */
181#define X86_EFL_IF RT_BIT_32(9)
182/** Bit 10 - DF - Direction flag - Control flag. */
183#define X86_EFL_DF RT_BIT_32(10)
184/** Bit 11 - OF - Overflow flag - Status flag. */
185#define X86_EFL_OF RT_BIT_32(11)
186#define X86_EFL_OF_BIT 11
187/** Bit 12-13 - IOPL - I/O privilege level flag - System flag. */
188#define X86_EFL_IOPL (RT_BIT_32(12) | RT_BIT_32(13))
189/** Bit 14 - NT - Nested task flag - System flag. */
190#define X86_EFL_NT RT_BIT_32(14)
191/** Bit 16 - RF - Resume flag - System flag. */
192#define X86_EFL_RF RT_BIT_32(16)
193/** Bit 17 - VM - Virtual 8086 mode - System flag. */
194#define X86_EFL_VM RT_BIT_32(17)
195/** Bit 18 - AC - Alignment check flag - System flag. Works with CR0.AM. */
196#define X86_EFL_AC RT_BIT_32(18)
197/** Bit 19 - VIF - Virtual interrupt flag - System flag. */
198#define X86_EFL_VIF RT_BIT_32(19)
199/** Bit 20 - VIP - Virtual interrupt pending flag - System flag. */
200#define X86_EFL_VIP RT_BIT_32(20)
201/** Bit 21 - ID - CPUID flag - System flag. If this responds to flipping CPUID is supported. */
202#define X86_EFL_ID RT_BIT_32(21)
203/** All live bits. */
204#define X86_EFL_LIVE_MASK UINT32_C(0x003f7fd5)
205/** Read as 1 bits. */
206#define X86_EFL_RA1_MASK RT_BIT_32(1)
207/** IOPL shift. */
208#define X86_EFL_IOPL_SHIFT 12
209/** The IOPL level from the flags. */
210#define X86_EFL_GET_IOPL(efl) (((efl) >> X86_EFL_IOPL_SHIFT) & 3)
211/** Bits restored by popf */
212#define X86_EFL_POPF_BITS ( X86_EFL_CF | X86_EFL_PF | X86_EFL_AF | X86_EFL_ZF | X86_EFL_SF | X86_EFL_TF | X86_EFL_IF \
213 | X86_EFL_DF | X86_EFL_OF | X86_EFL_IOPL | X86_EFL_NT | X86_EFL_AC | X86_EFL_ID )
214/** The status bits commonly updated by arithmetic instructions. */
215#define X86_EFL_STATUS_BITS ( X86_EFL_CF | X86_EFL_PF | X86_EFL_AF | X86_EFL_ZF | X86_EFL_SF | X86_EFL_OF )
216/** @} */
217
218
219/** CPUID Feature information - ECX.
220 * CPUID query with EAX=1.
221 */
222#ifndef VBOX_FOR_DTRACE_LIB
223typedef struct X86CPUIDFEATECX
224{
225 /** Bit 0 - SSE3 - Supports SSE3 or not. */
226 unsigned u1SSE3 : 1;
227 /** Bit 1 - PCLMULQDQ. */
228 unsigned u1PCLMULQDQ : 1;
229 /** Bit 2 - DS Area 64-bit layout. */
230 unsigned u1DTE64 : 1;
231 /** Bit 3 - MONITOR - Supports MONITOR/MWAIT. */
232 unsigned u1Monitor : 1;
233 /** Bit 4 - CPL-DS - CPL Qualified Debug Store. */
234 unsigned u1CPLDS : 1;
235 /** Bit 5 - VMX - Virtual Machine Technology. */
236 unsigned u1VMX : 1;
237 /** Bit 6 - SMX: Safer Mode Extensions. */
238 unsigned u1SMX : 1;
239 /** Bit 7 - EST - Enh. SpeedStep Tech. */
240 unsigned u1EST : 1;
241 /** Bit 8 - TM2 - Terminal Monitor 2. */
242 unsigned u1TM2 : 1;
243 /** Bit 9 - SSSE3 - Supplemental Streaming SIMD Extensions 3. */
244 unsigned u1SSSE3 : 1;
245 /** Bit 10 - CNTX-ID - L1 Context ID. */
246 unsigned u1CNTXID : 1;
247 /** Bit 11 - Reserved. */
248 unsigned u1Reserved1 : 1;
249 /** Bit 12 - FMA. */
250 unsigned u1FMA : 1;
251 /** Bit 13 - CX16 - CMPXCHG16B. */
252 unsigned u1CX16 : 1;
253 /** Bit 14 - xTPR Update Control. Processor supports changing IA32_MISC_ENABLES[bit 23]. */
254 unsigned u1TPRUpdate : 1;
255 /** Bit 15 - PDCM - Perf/Debug Capability MSR. */
256 unsigned u1PDCM : 1;
257 /** Bit 16 - Reserved. */
258 unsigned u1Reserved2 : 1;
259 /** Bit 17 - PCID - Process-context identifiers. */
260 unsigned u1PCID : 1;
261 /** Bit 18 - Direct Cache Access. */
262 unsigned u1DCA : 1;
263 /** Bit 19 - SSE4_1 - Supports SSE4_1 or not. */
264 unsigned u1SSE4_1 : 1;
265 /** Bit 20 - SSE4_2 - Supports SSE4_2 or not. */
266 unsigned u1SSE4_2 : 1;
267 /** Bit 21 - x2APIC. */
268 unsigned u1x2APIC : 1;
269 /** Bit 22 - MOVBE - Supports MOVBE. */
270 unsigned u1MOVBE : 1;
271 /** Bit 23 - POPCNT - Supports POPCNT. */
272 unsigned u1POPCNT : 1;
273 /** Bit 24 - TSC-Deadline. */
274 unsigned u1TSCDEADLINE : 1;
275 /** Bit 25 - AES. */
276 unsigned u1AES : 1;
277 /** Bit 26 - XSAVE - Supports XSAVE. */
278 unsigned u1XSAVE : 1;
279 /** Bit 27 - OSXSAVE - Supports OSXSAVE. */
280 unsigned u1OSXSAVE : 1;
281 /** Bit 28 - AVX - Supports AVX instruction extensions. */
282 unsigned u1AVX : 1;
283 /** Bit 29 - F16C - Supports 16-bit floating point conversion instructions. */
284 unsigned u1F16C : 1;
285 /** Bit 30 - RDRAND - Supports RDRAND. */
286 unsigned u1RDRAND : 1;
287 /** Bit 31 - Hypervisor present (we're a guest). */
288 unsigned u1HVP : 1;
289} X86CPUIDFEATECX;
290#else /* VBOX_FOR_DTRACE_LIB */
291typedef uint32_t X86CPUIDFEATECX;
292#endif /* VBOX_FOR_DTRACE_LIB */
293/** Pointer to CPUID Feature Information - ECX. */
294typedef X86CPUIDFEATECX *PX86CPUIDFEATECX;
295/** Pointer to const CPUID Feature Information - ECX. */
296typedef const X86CPUIDFEATECX *PCX86CPUIDFEATECX;
297
298
299/** CPUID Feature Information - EDX.
300 * CPUID query with EAX=1.
301 */
302#ifndef VBOX_FOR_DTRACE_LIB /* DTrace different (brain-dead from a C pov) bitfield implementation */
303typedef struct X86CPUIDFEATEDX
304{
305 /** Bit 0 - FPU - x87 FPU on Chip. */
306 unsigned u1FPU : 1;
307 /** Bit 1 - VME - Virtual 8086 Mode Enhancements. */
308 unsigned u1VME : 1;
309 /** Bit 2 - DE - Debugging extensions. */
310 unsigned u1DE : 1;
311 /** Bit 3 - PSE - Page Size Extension. */
312 unsigned u1PSE : 1;
313 /** Bit 4 - TSC - Time Stamp Counter. */
314 unsigned u1TSC : 1;
315 /** Bit 5 - MSR - Model Specific Registers RDMSR and WRMSR Instructions. */
316 unsigned u1MSR : 1;
317 /** Bit 6 - PAE - Physical Address Extension. */
318 unsigned u1PAE : 1;
319 /** Bit 7 - MCE - Machine Check Exception. */
320 unsigned u1MCE : 1;
321 /** Bit 8 - CX8 - CMPXCHG8B instruction. */
322 unsigned u1CX8 : 1;
323 /** Bit 9 - APIC - APIC On-Chip. */
324 unsigned u1APIC : 1;
325 /** Bit 10 - Reserved. */
326 unsigned u1Reserved1 : 1;
327 /** Bit 11 - SEP - SYSENTER and SYSEXIT. */
328 unsigned u1SEP : 1;
329 /** Bit 12 - MTRR - Memory Type Range Registers. */
330 unsigned u1MTRR : 1;
331 /** Bit 13 - PGE - PTE Global Bit. */
332 unsigned u1PGE : 1;
333 /** Bit 14 - MCA - Machine Check Architecture. */
334 unsigned u1MCA : 1;
335 /** Bit 15 - CMOV - Conditional Move Instructions. */
336 unsigned u1CMOV : 1;
337 /** Bit 16 - PAT - Page Attribute Table. */
338 unsigned u1PAT : 1;
339 /** Bit 17 - PSE-36 - 36-bit Page Size Extension. */
340 unsigned u1PSE36 : 1;
341 /** Bit 18 - PSN - Processor Serial Number. */
342 unsigned u1PSN : 1;
343 /** Bit 19 - CLFSH - CLFLUSH Instruction. */
344 unsigned u1CLFSH : 1;
345 /** Bit 20 - Reserved. */
346 unsigned u1Reserved2 : 1;
347 /** Bit 21 - DS - Debug Store. */
348 unsigned u1DS : 1;
349 /** Bit 22 - ACPI - Thermal Monitor and Software Controlled Clock Facilities. */
350 unsigned u1ACPI : 1;
351 /** Bit 23 - MMX - Intel MMX 'Technology'. */
352 unsigned u1MMX : 1;
353 /** Bit 24 - FXSR - FXSAVE and FXRSTOR Instructions. */
354 unsigned u1FXSR : 1;
355 /** Bit 25 - SSE - SSE Support. */
356 unsigned u1SSE : 1;
357 /** Bit 26 - SSE2 - SSE2 Support. */
358 unsigned u1SSE2 : 1;
359 /** Bit 27 - SS - Self Snoop. */
360 unsigned u1SS : 1;
361 /** Bit 28 - HTT - Hyper-Threading Technology. */
362 unsigned u1HTT : 1;
363 /** Bit 29 - TM - Thermal Monitor. */
364 unsigned u1TM : 1;
365 /** Bit 30 - Reserved - . */
366 unsigned u1Reserved3 : 1;
367 /** Bit 31 - PBE - Pending Break Enabled. */
368 unsigned u1PBE : 1;
369} X86CPUIDFEATEDX;
370#else /* VBOX_FOR_DTRACE_LIB */
371typedef uint32_t X86CPUIDFEATEDX;
372#endif /* VBOX_FOR_DTRACE_LIB */
373/** Pointer to CPUID Feature Information - EDX. */
374typedef X86CPUIDFEATEDX *PX86CPUIDFEATEDX;
375/** Pointer to const CPUID Feature Information - EDX. */
376typedef const X86CPUIDFEATEDX *PCX86CPUIDFEATEDX;
377
378/** @name CPUID Vendor information.
379 * CPUID query with EAX=0.
380 * @{
381 */
382#define X86_CPUID_VENDOR_INTEL_EBX 0x756e6547 /* Genu */
383#define X86_CPUID_VENDOR_INTEL_ECX 0x6c65746e /* ntel */
384#define X86_CPUID_VENDOR_INTEL_EDX 0x49656e69 /* ineI */
385
386#define X86_CPUID_VENDOR_AMD_EBX 0x68747541 /* Auth */
387#define X86_CPUID_VENDOR_AMD_ECX 0x444d4163 /* cAMD */
388#define X86_CPUID_VENDOR_AMD_EDX 0x69746e65 /* enti */
389
390#define X86_CPUID_VENDOR_VIA_EBX 0x746e6543 /* Cent */
391#define X86_CPUID_VENDOR_VIA_ECX 0x736c7561 /* auls */
392#define X86_CPUID_VENDOR_VIA_EDX 0x48727561 /* aurH */
393/** @} */
394
395
396/** @name CPUID Feature information.
397 * CPUID query with EAX=1.
398 * @{
399 */
400/** ECX Bit 0 - SSE3 - Supports SSE3 or not. */
401#define X86_CPUID_FEATURE_ECX_SSE3 RT_BIT_32(0)
402/** ECX Bit 1 - PCLMUL - PCLMULQDQ support (for AES-GCM). */
403#define X86_CPUID_FEATURE_ECX_PCLMUL RT_BIT_32(1)
404/** ECX Bit 2 - DTES64 - DS Area 64-bit Layout. */
405#define X86_CPUID_FEATURE_ECX_DTES64 RT_BIT_32(2)
406/** ECX Bit 3 - MONITOR - Supports MONITOR/MWAIT. */
407#define X86_CPUID_FEATURE_ECX_MONITOR RT_BIT_32(3)
408/** ECX Bit 4 - CPL-DS - CPL Qualified Debug Store. */
409#define X86_CPUID_FEATURE_ECX_CPLDS RT_BIT_32(4)
410/** ECX Bit 5 - VMX - Virtual Machine Technology. */
411#define X86_CPUID_FEATURE_ECX_VMX RT_BIT_32(5)
412/** ECX Bit 6 - SMX - Safer Mode Extensions. */
413#define X86_CPUID_FEATURE_ECX_SMX RT_BIT_32(6)
414/** ECX Bit 7 - EST - Enh. SpeedStep Tech. */
415#define X86_CPUID_FEATURE_ECX_EST RT_BIT_32(7)
416/** ECX Bit 8 - TM2 - Terminal Monitor 2. */
417#define X86_CPUID_FEATURE_ECX_TM2 RT_BIT_32(8)
418/** ECX Bit 9 - SSSE3 - Supplemental Streaming SIMD Extensions 3. */
419#define X86_CPUID_FEATURE_ECX_SSSE3 RT_BIT_32(9)
420/** ECX Bit 10 - CNTX-ID - L1 Context ID. */
421#define X86_CPUID_FEATURE_ECX_CNTXID RT_BIT_32(10)
422/** ECX Bit 11 - SDBG - Sillicon debug interface (IA32_DEBUG_INTERFACE MSR).
423 * See figure 3-6 and table 3-10, in intel Vol. 2A. from 2015-01-01. */
424#define X86_CPUID_FEATURE_ECX_SDBG RT_BIT_32(11)
425/** ECX Bit 12 - FMA. */
426#define X86_CPUID_FEATURE_ECX_FMA RT_BIT_32(12)
427/** ECX Bit 13 - CX16 - CMPXCHG16B. */
428#define X86_CPUID_FEATURE_ECX_CX16 RT_BIT_32(13)
429/** ECX Bit 14 - xTPR Update Control. Processor supports changing IA32_MISC_ENABLES[bit 23]. */
430#define X86_CPUID_FEATURE_ECX_TPRUPDATE RT_BIT_32(14)
431/** ECX Bit 15 - PDCM - Perf/Debug Capability MSR. */
432#define X86_CPUID_FEATURE_ECX_PDCM RT_BIT_32(15)
433/** ECX Bit 17 - PCID - Process-context identifiers. */
434#define X86_CPUID_FEATURE_ECX_PCID RT_BIT_32(17)
435/** ECX Bit 18 - DCA - Direct Cache Access. */
436#define X86_CPUID_FEATURE_ECX_DCA RT_BIT_32(18)
437/** ECX Bit 19 - SSE4_1 - Supports SSE4_1 or not. */
438#define X86_CPUID_FEATURE_ECX_SSE4_1 RT_BIT_32(19)
439/** ECX Bit 20 - SSE4_2 - Supports SSE4_2 or not. */
440#define X86_CPUID_FEATURE_ECX_SSE4_2 RT_BIT_32(20)
441/** ECX Bit 21 - x2APIC support. */
442#define X86_CPUID_FEATURE_ECX_X2APIC RT_BIT_32(21)
443/** ECX Bit 22 - MOVBE instruction. */
444#define X86_CPUID_FEATURE_ECX_MOVBE RT_BIT_32(22)
445/** ECX Bit 23 - POPCNT instruction. */
446#define X86_CPUID_FEATURE_ECX_POPCNT RT_BIT_32(23)
447/** ECX Bir 24 - TSC-Deadline. */
448#define X86_CPUID_FEATURE_ECX_TSCDEADL RT_BIT_32(24)
449/** ECX Bit 25 - AES instructions. */
450#define X86_CPUID_FEATURE_ECX_AES RT_BIT_32(25)
451/** ECX Bit 26 - XSAVE instruction. */
452#define X86_CPUID_FEATURE_ECX_XSAVE RT_BIT_32(26)
453/** ECX Bit 27 - OSXSAVE instruction. */
454#define X86_CPUID_FEATURE_ECX_OSXSAVE RT_BIT_32(27)
455/** ECX Bit 28 - AVX. */
456#define X86_CPUID_FEATURE_ECX_AVX RT_BIT_32(28)
457/** ECX Bit 29 - F16C - Half-precision convert instruction support. */
458#define X86_CPUID_FEATURE_ECX_F16C RT_BIT_32(29)
459/** ECX Bit 30 - RDRAND instruction. */
460#define X86_CPUID_FEATURE_ECX_RDRAND RT_BIT_32(30)
461/** ECX Bit 31 - Hypervisor Present (software only). */
462#define X86_CPUID_FEATURE_ECX_HVP RT_BIT_32(31)
463
464
465/** Bit 0 - FPU - x87 FPU on Chip. */
466#define X86_CPUID_FEATURE_EDX_FPU RT_BIT_32(0)
467/** Bit 1 - VME - Virtual 8086 Mode Enhancements. */
468#define X86_CPUID_FEATURE_EDX_VME RT_BIT_32(1)
469/** Bit 2 - DE - Debugging extensions. */
470#define X86_CPUID_FEATURE_EDX_DE RT_BIT_32(2)
471/** Bit 3 - PSE - Page Size Extension. */
472#define X86_CPUID_FEATURE_EDX_PSE RT_BIT_32(3)
473/** Bit 4 - TSC - Time Stamp Counter. */
474#define X86_CPUID_FEATURE_EDX_TSC RT_BIT_32(4)
475/** Bit 5 - MSR - Model Specific Registers RDMSR and WRMSR Instructions. */
476#define X86_CPUID_FEATURE_EDX_MSR RT_BIT_32(5)
477/** Bit 6 - PAE - Physical Address Extension. */
478#define X86_CPUID_FEATURE_EDX_PAE RT_BIT_32(6)
479#define X86_CPUID_FEATURE_EDX_PAE_BIT 6
480/** Bit 7 - MCE - Machine Check Exception. */
481#define X86_CPUID_FEATURE_EDX_MCE RT_BIT_32(7)
482/** Bit 8 - CX8 - CMPXCHG8B instruction. */
483#define X86_CPUID_FEATURE_EDX_CX8 RT_BIT_32(8)
484/** Bit 9 - APIC - APIC On-Chip. */
485#define X86_CPUID_FEATURE_EDX_APIC RT_BIT_32(9)
486/** Bit 11 - SEP - SYSENTER and SYSEXIT Present. */
487#define X86_CPUID_FEATURE_EDX_SEP RT_BIT_32(11)
488/** Bit 12 - MTRR - Memory Type Range Registers. */
489#define X86_CPUID_FEATURE_EDX_MTRR RT_BIT_32(12)
490/** Bit 13 - PGE - PTE Global Bit. */
491#define X86_CPUID_FEATURE_EDX_PGE RT_BIT_32(13)
492/** Bit 14 - MCA - Machine Check Architecture. */
493#define X86_CPUID_FEATURE_EDX_MCA RT_BIT_32(14)
494/** Bit 15 - CMOV - Conditional Move Instructions. */
495#define X86_CPUID_FEATURE_EDX_CMOV RT_BIT_32(15)
496/** Bit 16 - PAT - Page Attribute Table. */
497#define X86_CPUID_FEATURE_EDX_PAT RT_BIT_32(16)
498/** Bit 17 - PSE-36 - 36-bit Page Size Extension. */
499#define X86_CPUID_FEATURE_EDX_PSE36 RT_BIT_32(17)
500/** Bit 18 - PSN - Processor Serial Number. */
501#define X86_CPUID_FEATURE_EDX_PSN RT_BIT_32(18)
502/** Bit 19 - CLFSH - CLFLUSH Instruction. */
503#define X86_CPUID_FEATURE_EDX_CLFSH RT_BIT_32(19)
504/** Bit 21 - DS - Debug Store. */
505#define X86_CPUID_FEATURE_EDX_DS RT_BIT_32(21)
506/** Bit 22 - ACPI - Thermal Monitor and Software Controlled Clock Facilities. */
507#define X86_CPUID_FEATURE_EDX_ACPI RT_BIT_32(22)
508/** Bit 23 - MMX - Intel MMX Technology. */
509#define X86_CPUID_FEATURE_EDX_MMX RT_BIT_32(23)
510/** Bit 24 - FXSR - FXSAVE and FXRSTOR Instructions. */
511#define X86_CPUID_FEATURE_EDX_FXSR RT_BIT_32(24)
512/** Bit 25 - SSE - SSE Support. */
513#define X86_CPUID_FEATURE_EDX_SSE RT_BIT_32(25)
514/** Bit 26 - SSE2 - SSE2 Support. */
515#define X86_CPUID_FEATURE_EDX_SSE2 RT_BIT_32(26)
516/** Bit 27 - SS - Self Snoop. */
517#define X86_CPUID_FEATURE_EDX_SS RT_BIT_32(27)
518/** Bit 28 - HTT - Hyper-Threading Technology. */
519#define X86_CPUID_FEATURE_EDX_HTT RT_BIT_32(28)
520/** Bit 29 - TM - Therm. Monitor. */
521#define X86_CPUID_FEATURE_EDX_TM RT_BIT_32(29)
522/** Bit 31 - PBE - Pending Break Enabled. */
523#define X86_CPUID_FEATURE_EDX_PBE RT_BIT_32(31)
524/** @} */
525
526/** @name CPUID mwait/monitor information.
527 * CPUID query with EAX=5.
528 * @{
529 */
530/** ECX Bit 0 - MWAITEXT - Supports mwait/monitor extensions or not. */
531#define X86_CPUID_MWAIT_ECX_EXT RT_BIT_32(0)
532/** ECX Bit 1 - MWAITBREAK - Break mwait for external interrupt even if EFLAGS.IF=0. */
533#define X86_CPUID_MWAIT_ECX_BREAKIRQIF0 RT_BIT_32(1)
534/** @} */
535
536
537/** @name CPUID Structured Extended Feature information.
538 * CPUID query with EAX=7.
539 * @{
540 */
541/** EBX Bit 0 - FSGSBASE - Supports RDFSBASE/RDGSBASE/WRFSBASE/WRGSBASE. */
542#define X86_CPUID_STEXT_FEATURE_EBX_FSGSBASE RT_BIT_32(0)
543/** EBX Bit 1 - TSCADJUST - Supports MSR_IA32_TSC_ADJUST. */
544#define X86_CPUID_STEXT_FEATURE_EBX_TSC_ADJUST RT_BIT_32(1)
545/** EBX Bit 3 - BMI1 - Advanced Bit Manipulation extension 1. */
546#define X86_CPUID_STEXT_FEATURE_EBX_BMI1 RT_BIT_32(3)
547/** EBX Bit 4 - HLE - Hardware Lock Elision. */
548#define X86_CPUID_STEXT_FEATURE_EBX_HLE RT_BIT_32(4)
549/** EBX Bit 5 - AVX2 - Advanced Vector Extensions 2. */
550#define X86_CPUID_STEXT_FEATURE_EBX_AVX2 RT_BIT_32(5)
551/** EBX Bit 7 - SMEP - Supervisor Mode Execution Prevention. */
552#define X86_CPUID_STEXT_FEATURE_EBX_SMEP RT_BIT_32(7)
553/** EBX Bit 8 - BMI2 - Advanced Bit Manipulation extension 2. */
554#define X86_CPUID_STEXT_FEATURE_EBX_BMI2 RT_BIT_32(8)
555/** EBX Bit 9 - ERMS - Supports Enhanced REP MOVSB/STOSB. */
556#define X86_CPUID_STEXT_FEATURE_EBX_ERMS RT_BIT_32(9)
557/** EBX Bit 10 - INVPCID - Supports INVPCID. */
558#define X86_CPUID_STEXT_FEATURE_EBX_INVPCID RT_BIT_32(10)
559/** EBX Bit 11 - RTM - Supports Restricted Transactional Memory. */
560#define X86_CPUID_STEXT_FEATURE_EBX_RTM RT_BIT_32(11)
561/** EBX Bit 12 - PQM - Supports Platform Quality of Service Monitoring. */
562#define X86_CPUID_STEXT_FEATURE_EBX_PQM RT_BIT_32(12)
563/** EBX Bit 13 - DEPFPU_CS_DS - Deprecates FPU CS, FPU DS values if set. */
564#define X86_CPUID_STEXT_FEATURE_EBX_DEPR_FPU_CS_DS RT_BIT_32(13)
565/** EBX Bit 14 - MPE - Supports Intel Memory Protection Extensions. */
566#define X86_CPUID_STEXT_FEATURE_EBX_MPE RT_BIT_32(14)
567/** EBX Bit 15 - PQE - Supports Platform Quality of Service Enforcement. */
568#define X86_CPUID_STEXT_FEATURE_EBX_PQE RT_BIT_32(15)
569/** EBX Bit 16 - AVX512F - Supports AVX512F. */
570#define X86_CPUID_STEXT_FEATURE_EBX_AVX512F RT_BIT_32(16)
571/** EBX Bit 18 - RDSEED - Supports RDSEED. */
572#define X86_CPUID_STEXT_FEATURE_EBX_RDSEED RT_BIT_32(18)
573/** EBX Bit 19 - ADX - Supports ADCX/ADOX. */
574#define X86_CPUID_STEXT_FEATURE_EBX_ADX RT_BIT_32(19)
575/** EBX Bit 20 - SMAP - Supports Supervisor Mode Access Prevention. */
576#define X86_CPUID_STEXT_FEATURE_EBX_SMAP RT_BIT_32(20)
577/** EBX Bit 23 - CLFLUSHOPT - Supports CLFLUSHOPT (Cache Line Flush). */
578#define X86_CPUID_STEXT_FEATURE_EBX_CLFLUSHOPT RT_BIT_32(23)
579/** EBX Bit 25 - INTEL_PT - Supports Intel Processor Trace. */
580#define X86_CPUID_STEXT_FEATURE_EBX_INTEL_PT RT_BIT_32(25)
581/** EBX Bit 26 - AVX512PF - Supports AVX512PF. */
582#define X86_CPUID_STEXT_FEATURE_EBX_AVX512PF RT_BIT_32(26)
583/** EBX Bit 27 - AVX512ER - Supports AVX512ER. */
584#define X86_CPUID_STEXT_FEATURE_EBX_AVX512ER RT_BIT_32(27)
585/** EBX Bit 28 - AVX512CD - Supports AVX512CD. */
586#define X86_CPUID_STEXT_FEATURE_EBX_AVX512CD RT_BIT_32(28)
587/** EBX Bit 29 - SHA - Supports Secure Hash Algorithm extensions. */
588#define X86_CPUID_STEXT_FEATURE_EBX_SHA RT_BIT_32(29)
589
590/** ECX Bit 0 - PREFETCHWT1 - Supports the PREFETCHWT1 instruction. */
591#define X86_CPUID_STEXT_FEATURE_ECX_PREFETCHWT1 RT_BIT_32(0)
592/** @} */
593
594
595/** @name CPUID Extended Feature information.
596 * CPUID query with EAX=0x80000001.
597 * @{
598 */
599/** ECX Bit 0 - LAHF/SAHF support in 64-bit mode. */
600#define X86_CPUID_EXT_FEATURE_ECX_LAHF_SAHF RT_BIT_32(0)
601
602/** EDX Bit 11 - SYSCALL/SYSRET. */
603#define X86_CPUID_EXT_FEATURE_EDX_SYSCALL RT_BIT_32(11)
604/** EDX Bit 20 - No-Execute/Execute-Disable. */
605#define X86_CPUID_EXT_FEATURE_EDX_NX RT_BIT_32(20)
606/** EDX Bit 26 - 1 GB large page. */
607#define X86_CPUID_EXT_FEATURE_EDX_PAGE1GB RT_BIT_32(26)
608/** EDX Bit 27 - RDTSCP. */
609#define X86_CPUID_EXT_FEATURE_EDX_RDTSCP RT_BIT_32(27)
610/** EDX Bit 29 - AMD Long Mode/Intel-64 Instructions. */
611#define X86_CPUID_EXT_FEATURE_EDX_LONG_MODE RT_BIT_32(29)
612/** @}*/
613
614/** @name CPUID AMD Feature information.
615 * CPUID query with EAX=0x80000001.
616 * @{
617 */
618/** Bit 0 - FPU - x87 FPU on Chip. */
619#define X86_CPUID_AMD_FEATURE_EDX_FPU RT_BIT_32(0)
620/** Bit 1 - VME - Virtual 8086 Mode Enhancements. */
621#define X86_CPUID_AMD_FEATURE_EDX_VME RT_BIT_32(1)
622/** Bit 2 - DE - Debugging extensions. */
623#define X86_CPUID_AMD_FEATURE_EDX_DE RT_BIT_32(2)
624/** Bit 3 - PSE - Page Size Extension. */
625#define X86_CPUID_AMD_FEATURE_EDX_PSE RT_BIT_32(3)
626/** Bit 4 - TSC - Time Stamp Counter. */
627#define X86_CPUID_AMD_FEATURE_EDX_TSC RT_BIT_32(4)
628/** Bit 5 - MSR - K86 Model Specific Registers RDMSR and WRMSR Instructions. */
629#define X86_CPUID_AMD_FEATURE_EDX_MSR RT_BIT_32(5)
630/** Bit 6 - PAE - Physical Address Extension. */
631#define X86_CPUID_AMD_FEATURE_EDX_PAE RT_BIT_32(6)
632/** Bit 7 - MCE - Machine Check Exception. */
633#define X86_CPUID_AMD_FEATURE_EDX_MCE RT_BIT_32(7)
634/** Bit 8 - CX8 - CMPXCHG8B instruction. */
635#define X86_CPUID_AMD_FEATURE_EDX_CX8 RT_BIT_32(8)
636/** Bit 9 - APIC - APIC On-Chip. */
637#define X86_CPUID_AMD_FEATURE_EDX_APIC RT_BIT_32(9)
638/** Bit 12 - MTRR - Memory Type Range Registers. */
639#define X86_CPUID_AMD_FEATURE_EDX_MTRR RT_BIT_32(12)
640/** Bit 13 - PGE - PTE Global Bit. */
641#define X86_CPUID_AMD_FEATURE_EDX_PGE RT_BIT_32(13)
642/** Bit 14 - MCA - Machine Check Architecture. */
643#define X86_CPUID_AMD_FEATURE_EDX_MCA RT_BIT_32(14)
644/** Bit 15 - CMOV - Conditional Move Instructions. */
645#define X86_CPUID_AMD_FEATURE_EDX_CMOV RT_BIT_32(15)
646/** Bit 16 - PAT - Page Attribute Table. */
647#define X86_CPUID_AMD_FEATURE_EDX_PAT RT_BIT_32(16)
648/** Bit 17 - PSE-36 - 36-bit Page Size Extension. */
649#define X86_CPUID_AMD_FEATURE_EDX_PSE36 RT_BIT_32(17)
650/** Bit 22 - AXMMX - AMD Extensions to MMX Instructions. */
651#define X86_CPUID_AMD_FEATURE_EDX_AXMMX RT_BIT_32(22)
652/** Bit 23 - MMX - Intel MMX Technology. */
653#define X86_CPUID_AMD_FEATURE_EDX_MMX RT_BIT_32(23)
654/** Bit 24 - FXSR - FXSAVE and FXRSTOR Instructions. */
655#define X86_CPUID_AMD_FEATURE_EDX_FXSR RT_BIT_32(24)
656/** Bit 25 - FFXSR - AMD fast FXSAVE and FXRSTOR Instructions. */
657#define X86_CPUID_AMD_FEATURE_EDX_FFXSR RT_BIT_32(25)
658/** Bit 30 - 3DNOWEXT - AMD Extensions to 3DNow. */
659#define X86_CPUID_AMD_FEATURE_EDX_3DNOW_EX RT_BIT_32(30)
660/** Bit 31 - 3DNOW - AMD 3DNow. */
661#define X86_CPUID_AMD_FEATURE_EDX_3DNOW RT_BIT_32(31)
662
663/** Bit 1 - CmpLegacy - Core multi-processing legacy mode. */
664#define X86_CPUID_AMD_FEATURE_ECX_CMPL RT_BIT_32(1)
665/** Bit 2 - SVM - AMD VM extensions. */
666#define X86_CPUID_AMD_FEATURE_ECX_SVM RT_BIT_32(2)
667/** Bit 3 - EXTAPIC - AMD extended APIC registers starting at 0x400. */
668#define X86_CPUID_AMD_FEATURE_ECX_EXT_APIC RT_BIT_32(3)
669/** Bit 4 - CR8L - AMD LOCK MOV CR0 means MOV CR8. */
670#define X86_CPUID_AMD_FEATURE_ECX_CR8L RT_BIT_32(4)
671/** Bit 5 - ABM - AMD Advanced bit manipulation. LZCNT instruction support. */
672#define X86_CPUID_AMD_FEATURE_ECX_ABM RT_BIT_32(5)
673/** Bit 6 - SSE4A - AMD EXTRQ, INSERTQ, MOVNTSS, and MOVNTSD instruction support. */
674#define X86_CPUID_AMD_FEATURE_ECX_SSE4A RT_BIT_32(6)
675/** Bit 7 - MISALIGNSSE - AMD Misaligned SSE mode. */
676#define X86_CPUID_AMD_FEATURE_ECX_MISALNSSE RT_BIT_32(7)
677/** Bit 8 - 3DNOWPRF - AMD PREFETCH and PREFETCHW instruction support. */
678#define X86_CPUID_AMD_FEATURE_ECX_3DNOWPRF RT_BIT_32(8)
679/** Bit 9 - OSVW - AMD OS visible workaround. */
680#define X86_CPUID_AMD_FEATURE_ECX_OSVW RT_BIT_32(9)
681/** Bit 10 - IBS - Instruct based sampling. */
682#define X86_CPUID_AMD_FEATURE_ECX_IBS RT_BIT_32(10)
683/** Bit 11 - XOP - Extended operation support (see APM6). */
684#define X86_CPUID_AMD_FEATURE_ECX_XOP RT_BIT_32(11)
685/** Bit 12 - SKINIT - AMD SKINIT: SKINIT, STGI, and DEV support. */
686#define X86_CPUID_AMD_FEATURE_ECX_SKINIT RT_BIT_32(12)
687/** Bit 13 - WDT - AMD Watchdog timer support. */
688#define X86_CPUID_AMD_FEATURE_ECX_WDT RT_BIT_32(13)
689/** Bit 15 - LWP - Lightweight profiling support. */
690#define X86_CPUID_AMD_FEATURE_ECX_LWP RT_BIT_32(15)
691/** Bit 16 - FMA4 - Four operand FMA instruction support. */
692#define X86_CPUID_AMD_FEATURE_ECX_FMA4 RT_BIT_32(16)
693/** Bit 19 - NodeId - Indicates support for
694 * MSR_C001_100C[NodeId,NodesPerProcessr]. */
695#define X86_CPUID_AMD_FEATURE_ECX_NODEID RT_BIT_32(19)
696/** Bit 21 - TBM - Trailing bit manipulation instruction support. */
697#define X86_CPUID_AMD_FEATURE_ECX_TBM RT_BIT_32(21)
698/** Bit 22 - TopologyExtensions - . */
699#define X86_CPUID_AMD_FEATURE_ECX_TOPOEXT RT_BIT_32(22)
700/** @} */
701
702
703/** @name CPUID AMD Feature information.
704 * CPUID query with EAX=0x80000007.
705 * @{
706 */
707/** Bit 0 - TS - Temperature Sensor. */
708#define X86_CPUID_AMD_ADVPOWER_EDX_TS RT_BIT_32(0)
709/** Bit 1 - FID - Frequency ID Control. */
710#define X86_CPUID_AMD_ADVPOWER_EDX_FID RT_BIT_32(1)
711/** Bit 2 - VID - Voltage ID Control. */
712#define X86_CPUID_AMD_ADVPOWER_EDX_VID RT_BIT_32(2)
713/** Bit 3 - TTP - THERMTRIP. */
714#define X86_CPUID_AMD_ADVPOWER_EDX_TTP RT_BIT_32(3)
715/** Bit 4 - TM - Hardware Thermal Control. */
716#define X86_CPUID_AMD_ADVPOWER_EDX_TM RT_BIT_32(4)
717/** Bit 5 - STC - Software Thermal Control. */
718#define X86_CPUID_AMD_ADVPOWER_EDX_STC RT_BIT_32(5)
719/** Bit 6 - MC - 100 Mhz Multiplier Control. */
720#define X86_CPUID_AMD_ADVPOWER_EDX_MC RT_BIT_32(6)
721/** Bit 7 - HWPSTATE - Hardware P-State Control. */
722#define X86_CPUID_AMD_ADVPOWER_EDX_HWPSTATE RT_BIT_32(7)
723/** Bit 8 - TSCINVAR - TSC Invariant. */
724#define X86_CPUID_AMD_ADVPOWER_EDX_TSCINVAR RT_BIT_32(8)
725/** Bit 9 - CPB - TSC Invariant. */
726#define X86_CPUID_AMD_ADVPOWER_EDX_CPB RT_BIT_32(9)
727/** Bit 10 - EffFreqRO - MPERF/APERF. */
728#define X86_CPUID_AMD_ADVPOWER_EDX_EFRO RT_BIT_32(10)
729/** Bit 11 - PFI - Processor feedback interface (see EAX). */
730#define X86_CPUID_AMD_ADVPOWER_EDX_PFI RT_BIT_32(11)
731/** Bit 12 - PA - Processor accumulator (MSR c001_007a). */
732#define X86_CPUID_AMD_ADVPOWER_EDX_PA RT_BIT_32(12)
733/** @} */
734
735
736/** @name CR0
737 * @{ */
738/** Bit 0 - PE - Protection Enabled */
739#define X86_CR0_PE RT_BIT_32(0)
740#define X86_CR0_PROTECTION_ENABLE RT_BIT_32(0)
741/** Bit 1 - MP - Monitor Coprocessor */
742#define X86_CR0_MP RT_BIT_32(1)
743#define X86_CR0_MONITOR_COPROCESSOR RT_BIT_32(1)
744/** Bit 2 - EM - Emulation. */
745#define X86_CR0_EM RT_BIT_32(2)
746#define X86_CR0_EMULATE_FPU RT_BIT_32(2)
747/** Bit 3 - TS - Task Switch. */
748#define X86_CR0_TS RT_BIT_32(3)
749#define X86_CR0_TASK_SWITCH RT_BIT_32(3)
750/** Bit 4 - ET - Extension flag. ('hardcoded' to 1) */
751#define X86_CR0_ET RT_BIT_32(4)
752#define X86_CR0_EXTENSION_TYPE RT_BIT_32(4)
753/** Bit 5 - NE - Numeric error. */
754#define X86_CR0_NE RT_BIT_32(5)
755#define X86_CR0_NUMERIC_ERROR RT_BIT_32(5)
756/** Bit 16 - WP - Write Protect. */
757#define X86_CR0_WP RT_BIT_32(16)
758#define X86_CR0_WRITE_PROTECT RT_BIT_32(16)
759/** Bit 18 - AM - Alignment Mask. */
760#define X86_CR0_AM RT_BIT_32(18)
761#define X86_CR0_ALIGMENT_MASK RT_BIT_32(18)
762/** Bit 29 - NW - Not Write-though. */
763#define X86_CR0_NW RT_BIT_32(29)
764#define X86_CR0_NOT_WRITE_THROUGH RT_BIT_32(29)
765/** Bit 30 - WP - Cache Disable. */
766#define X86_CR0_CD RT_BIT_32(30)
767#define X86_CR0_CACHE_DISABLE RT_BIT_32(30)
768/** Bit 31 - PG - Paging. */
769#define X86_CR0_PG RT_BIT_32(31)
770#define X86_CR0_PAGING RT_BIT_32(31)
771/** @} */
772
773
774/** @name CR3
775 * @{ */
776/** Bit 3 - PWT - Page-level Writes Transparent. */
777#define X86_CR3_PWT RT_BIT_32(3)
778/** Bit 4 - PCD - Page-level Cache Disable. */
779#define X86_CR3_PCD RT_BIT_32(4)
780/** Bits 12-31 - - Page directory page number. */
781#define X86_CR3_PAGE_MASK (0xfffff000)
782/** Bits 5-31 - - PAE Page directory page number. */
783#define X86_CR3_PAE_PAGE_MASK (0xffffffe0)
784/** Bits 12-51 - - AMD64 Page directory page number. */
785#define X86_CR3_AMD64_PAGE_MASK UINT64_C(0x000ffffffffff000)
786/** @} */
787
788
789/** @name CR4
790 * @{ */
791/** Bit 0 - VME - Virtual-8086 Mode Extensions. */
792#define X86_CR4_VME RT_BIT_32(0)
793/** Bit 1 - PVI - Protected-Mode Virtual Interrupts. */
794#define X86_CR4_PVI RT_BIT_32(1)
795/** Bit 2 - TSD - Time Stamp Disable. */
796#define X86_CR4_TSD RT_BIT_32(2)
797/** Bit 3 - DE - Debugging Extensions. */
798#define X86_CR4_DE RT_BIT_32(3)
799/** Bit 4 - PSE - Page Size Extension. */
800#define X86_CR4_PSE RT_BIT_32(4)
801/** Bit 5 - PAE - Physical Address Extension. */
802#define X86_CR4_PAE RT_BIT_32(5)
803/** Bit 6 - MCE - Machine-Check Enable. */
804#define X86_CR4_MCE RT_BIT_32(6)
805/** Bit 7 - PGE - Page Global Enable. */
806#define X86_CR4_PGE RT_BIT_32(7)
807/** Bit 8 - PCE - Performance-Monitoring Counter Enable. */
808#define X86_CR4_PCE RT_BIT_32(8)
809/** Bit 9 - OSFXSR - Operating System Support for FXSAVE and FXRSTORE instructions. */
810#define X86_CR4_OSFXSR RT_BIT_32(9)
811/** Bit 10 - OSXMMEEXCPT - Operating System Support for Unmasked SIMD Floating-Point Exceptions. */
812#define X86_CR4_OSXMMEEXCPT RT_BIT_32(10)
813/** Bit 13 - VMXE - VMX mode is enabled. */
814#define X86_CR4_VMXE RT_BIT_32(13)
815/** Bit 14 - SMXE - Safer Mode Extensions Enabled. */
816#define X86_CR4_SMXE RT_BIT_32(14)
817/** Bit 17 - PCIDE - Process-Context Identifiers Enabled. */
818#define X86_CR4_PCIDE RT_BIT_32(17)
819/** Bit 18 - OSXSAVE - Operating System Support for XSAVE and processor
820 * extended states. */
821#define X86_CR4_OSXSAVE RT_BIT_32(18)
822/** Bit 20 - SMEP - Supervisor-mode Execution Prevention enabled. */
823#define X86_CR4_SMEP RT_BIT_32(20)
824/** Bit 21 - SMAP - Supervisor-mode Access Prevention enabled. */
825#define X86_CR4_SMAP RT_BIT_32(21)
826/** Bit 22 - PKE - Protection Key Enable. */
827#define X86_CR4_PKE RT_BIT_32(22)
828/** @} */
829
830
831/** @name DR6
832 * @{ */
833/** Bit 0 - B0 - Breakpoint 0 condition detected. */
834#define X86_DR6_B0 RT_BIT_32(0)
835/** Bit 1 - B1 - Breakpoint 1 condition detected. */
836#define X86_DR6_B1 RT_BIT_32(1)
837/** Bit 2 - B2 - Breakpoint 2 condition detected. */
838#define X86_DR6_B2 RT_BIT_32(2)
839/** Bit 3 - B3 - Breakpoint 3 condition detected. */
840#define X86_DR6_B3 RT_BIT_32(3)
841/** Mask of all the Bx bits. */
842#define X86_DR6_B_MASK UINT64_C(0x0000000f)
843/** Bit 13 - BD - Debug register access detected. Corresponds to the X86_DR7_GD bit. */
844#define X86_DR6_BD RT_BIT_32(13)
845/** Bit 14 - BS - Single step */
846#define X86_DR6_BS RT_BIT_32(14)
847/** Bit 15 - BT - Task switch. (TSS T bit.) */
848#define X86_DR6_BT RT_BIT_32(15)
849/** Value of DR6 after powerup/reset. */
850#define X86_DR6_INIT_VAL UINT64_C(0xFFFF0FF0)
851/** Bits which must be 1s in DR6. */
852#define X86_DR6_RA1_MASK UINT64_C(0xffff0ff0)
853/** Bits which must be 0s in DR6. */
854#define X86_DR6_RAZ_MASK RT_BIT_64(12)
855/** Bits which must be 0s on writes to DR6. */
856#define X86_DR6_MBZ_MASK UINT64_C(0xffffffff00000000)
857/** @} */
858
859/** Get the DR6.Bx bit for a the given breakpoint. */
860#define X86_DR6_B(iBp) RT_BIT_64(iBp)
861
862
863/** @name DR7
864 * @{ */
865/** Bit 0 - L0 - Local breakpoint enable. Cleared on task switch. */
866#define X86_DR7_L0 RT_BIT_32(0)
867/** Bit 1 - G0 - Global breakpoint enable. Not cleared on task switch. */
868#define X86_DR7_G0 RT_BIT_32(1)
869/** Bit 2 - L1 - Local breakpoint enable. Cleared on task switch. */
870#define X86_DR7_L1 RT_BIT_32(2)
871/** Bit 3 - G1 - Global breakpoint enable. Not cleared on task switch. */
872#define X86_DR7_G1 RT_BIT_32(3)
873/** Bit 4 - L2 - Local breakpoint enable. Cleared on task switch. */
874#define X86_DR7_L2 RT_BIT_32(4)
875/** Bit 5 - G2 - Global breakpoint enable. Not cleared on task switch. */
876#define X86_DR7_G2 RT_BIT_32(5)
877/** Bit 6 - L3 - Local breakpoint enable. Cleared on task switch. */
878#define X86_DR7_L3 RT_BIT_32(6)
879/** Bit 7 - G3 - Global breakpoint enable. Not cleared on task switch. */
880#define X86_DR7_G3 RT_BIT_32(7)
881/** Bit 8 - LE - Local breakpoint exact. (Not supported (read ignored) by P6 and later.) */
882#define X86_DR7_LE RT_BIT_32(8)
883/** Bit 9 - GE - Local breakpoint exact. (Not supported (read ignored) by P6 and later.) */
884#define X86_DR7_GE RT_BIT_32(9)
885
886/** L0, L1, L2, and L3. */
887#define X86_DR7_LE_ALL UINT64_C(0x0000000000000055)
888/** L0, L1, L2, and L3. */
889#define X86_DR7_GE_ALL UINT64_C(0x00000000000000aa)
890
891/** Bit 12 - IR (ICE) - Interrupt redirection on Pentium. When set, the in
892 * Circuit Emulator (ICE) will break emulation on breakpoints and stuff.
893 * May cause CPU hang if enabled without ICE attached when the ICEBP/INT1
894 * instruction is executed.
895 * @see http://www.rcollins.org/secrets/DR7.html */
896#define X86_DR7_ICE_IR RT_BIT_32(12)
897/** Bit 13 - GD - General detect enable. Enables emulators to get exceptions when
898 * any DR register is accessed. */
899#define X86_DR7_GD RT_BIT_32(13)
900/** Bit 14 - TR1 (ICE) - Code discontinuity trace for use with ICE on
901 * Pentium. */
902#define X86_DR7_ICE_TR1 RT_BIT_32(14)
903/** Bit 15 - TR2 (ICE) - Controls unknown ICE trace feature of the pentium. */
904#define X86_DR7_ICE_TR2 RT_BIT_32(15)
905/** Bit 16 & 17 - R/W0 - Read write field 0. Values X86_DR7_RW_*. */
906#define X86_DR7_RW0_MASK (3 << 16)
907/** Bit 18 & 19 - LEN0 - Length field 0. Values X86_DR7_LEN_*. */
908#define X86_DR7_LEN0_MASK (3 << 18)
909/** Bit 20 & 21 - R/W1 - Read write field 0. Values X86_DR7_RW_*. */
910#define X86_DR7_RW1_MASK (3 << 20)
911/** Bit 22 & 23 - LEN1 - Length field 0. Values X86_DR7_LEN_*. */
912#define X86_DR7_LEN1_MASK (3 << 22)
913/** Bit 24 & 25 - R/W2 - Read write field 0. Values X86_DR7_RW_*. */
914#define X86_DR7_RW2_MASK (3 << 24)
915/** Bit 26 & 27 - LEN2 - Length field 0. Values X86_DR7_LEN_*. */
916#define X86_DR7_LEN2_MASK (3 << 26)
917/** Bit 28 & 29 - R/W3 - Read write field 0. Values X86_DR7_RW_*. */
918#define X86_DR7_RW3_MASK (3 << 28)
919/** Bit 30 & 31 - LEN3 - Length field 0. Values X86_DR7_LEN_*. */
920#define X86_DR7_LEN3_MASK (3 << 30)
921
922/** Bits which reads as 1s. */
923#define X86_DR7_RA1_MASK RT_BIT_32(10)
924/** Bits which reads as zeros. These are related to ICE (bits 12, 14, 15). */
925#define X86_DR7_RAZ_MASK UINT64_C(0x0000d800)
926/** Bits which must be 0s when writing to DR7. */
927#define X86_DR7_MBZ_MASK UINT64_C(0xffffffff00000000)
928
929/** Calcs the L bit of Nth breakpoint.
930 * @param iBp The breakpoint number [0..3].
931 */
932#define X86_DR7_L(iBp) ( UINT32_C(1) << (iBp * 2) )
933
934/** Calcs the G bit of Nth breakpoint.
935 * @param iBp The breakpoint number [0..3].
936 */
937#define X86_DR7_G(iBp) ( UINT32_C(1) << (iBp * 2 + 1) )
938
939/** Calcs the L and G bits of Nth breakpoint.
940 * @param iBp The breakpoint number [0..3].
941 */
942#define X86_DR7_L_G(iBp) ( UINT32_C(3) << (iBp * 2) )
943
944/** @name Read/Write values.
945 * @{ */
946/** Break on instruction fetch only. */
947#define X86_DR7_RW_EO 0U
948/** Break on write only. */
949#define X86_DR7_RW_WO 1U
950/** Break on I/O read/write. This is only defined if CR4.DE is set. */
951#define X86_DR7_RW_IO 2U
952/** Break on read or write (but not instruction fetches). */
953#define X86_DR7_RW_RW 3U
954/** @} */
955
956/** Shifts a X86_DR7_RW_* value to its right place.
957 * @param iBp The breakpoint number [0..3].
958 * @param fRw One of the X86_DR7_RW_* value.
959 */
960#define X86_DR7_RW(iBp, fRw) ( (fRw) << ((iBp) * 4 + 16) )
961
962/** Fetch the R/Wx bits for a given breakpoint (so it can be compared with
963 * one of the X86_DR7_RW_XXX constants).
964 *
965 * @returns X86_DR7_RW_XXX
966 * @param uDR7 DR7 value
967 * @param iBp The breakpoint number [0..3].
968 */
969#define X86_DR7_GET_RW(uDR7, iBp) ( ( (uDR7) >> ((iBp) * 4 + 16) ) & UINT32_C(3) )
970
971/** R/W0, R/W1, R/W2, and R/W3. */
972#define X86_DR7_RW_ALL_MASKS UINT32_C(0x33330000)
973
974#ifndef VBOX_FOR_DTRACE_LIB
975/** Checks if there are any I/O breakpoint types configured in the RW
976 * registers. Does NOT check if these are enabled, sorry. */
977# define X86_DR7_ANY_RW_IO(uDR7) \
978 ( ( UINT32_C(0x22220000) & (uDR7) ) /* any candidates? */ \
979 && ( ( (UINT32_C(0x22220000) & (uDR7) ) >> 1 ) & ~(uDR7) ) )
980AssertCompile(X86_DR7_ANY_RW_IO(UINT32_C(0x33330000)) == 0);
981AssertCompile(X86_DR7_ANY_RW_IO(UINT32_C(0x22220000)) == 1);
982AssertCompile(X86_DR7_ANY_RW_IO(UINT32_C(0x32320000)) == 1);
983AssertCompile(X86_DR7_ANY_RW_IO(UINT32_C(0x23230000)) == 1);
984AssertCompile(X86_DR7_ANY_RW_IO(UINT32_C(0x00000000)) == 0);
985AssertCompile(X86_DR7_ANY_RW_IO(UINT32_C(0x00010000)) == 0);
986AssertCompile(X86_DR7_ANY_RW_IO(UINT32_C(0x00020000)) == 1);
987AssertCompile(X86_DR7_ANY_RW_IO(UINT32_C(0x00030000)) == 0);
988AssertCompile(X86_DR7_ANY_RW_IO(UINT32_C(0x00040000)) == 0);
989#endif /* !VBOX_FOR_DTRACE_LIB */
990
991/** @name Length values.
992 * @{ */
993#define X86_DR7_LEN_BYTE 0U
994#define X86_DR7_LEN_WORD 1U
995#define X86_DR7_LEN_QWORD 2U /**< AMD64 long mode only. */
996#define X86_DR7_LEN_DWORD 3U
997/** @} */
998
999/** Shifts a X86_DR7_LEN_* value to its right place.
1000 * @param iBp The breakpoint number [0..3].
1001 * @param cb One of the X86_DR7_LEN_* values.
1002 */
1003#define X86_DR7_LEN(iBp, cb) ( (cb) << ((iBp) * 4 + 18) )
1004
1005/** Fetch the breakpoint length bits from the DR7 value.
1006 * @param uDR7 DR7 value
1007 * @param iBp The breakpoint number [0..3].
1008 */
1009#define X86_DR7_GET_LEN(uDR7, iBp) ( ( (uDR7) >> ((iBp) * 4 + 18) ) & UINT32_C(0x3) )
1010
1011/** Mask used to check if any breakpoints are enabled. */
1012#define X86_DR7_ENABLED_MASK UINT32_C(0x000000ff)
1013
1014/** LEN0, LEN1, LEN2, and LEN3. */
1015#define X86_DR7_LEN_ALL_MASKS UINT32_C(0xcccc0000)
1016/** R/W0, R/W1, R/W2, R/W3,LEN0, LEN1, LEN2, and LEN3. */
1017#define X86_DR7_RW_LEN_ALL_MASKS UINT32_C(0xffff0000)
1018
1019/** Value of DR7 after powerup/reset. */
1020#define X86_DR7_INIT_VAL 0x400
1021/** @} */
1022
1023
1024/** @name Machine Specific Registers
1025 * @{
1026 */
1027/** Machine check address register (P5). */
1028#define MSR_P5_MC_ADDR UINT32_C(0x00000000)
1029/** Machine check type register (P5). */
1030#define MSR_P5_MC_TYPE UINT32_C(0x00000001)
1031/** Time Stamp Counter. */
1032#define MSR_IA32_TSC 0x10
1033#define MSR_IA32_CESR UINT32_C(0x00000011)
1034#define MSR_IA32_CTR0 UINT32_C(0x00000012)
1035#define MSR_IA32_CTR1 UINT32_C(0x00000013)
1036
1037#define MSR_IA32_PLATFORM_ID 0x17
1038
1039#ifndef MSR_IA32_APICBASE /* qemu cpu.h kludge */
1040# define MSR_IA32_APICBASE 0x1b
1041/** Local APIC enabled. */
1042# define MSR_IA32_APICBASE_EN RT_BIT_64(11)
1043/** X2APIC enabled (requires the EN bit to be set). */
1044# define MSR_IA32_APICBASE_EXTD RT_BIT_64(10)
1045/** The processor is the boot strap processor (BSP). */
1046# define MSR_IA32_APICBASE_BSP RT_BIT_64(8)
1047/** Minimum base address mask, consult CPUID leaf 0x80000008 for the actual
1048 * width. */
1049# define MSR_IA32_APICBASE_BASE_MIN UINT64_C(0x0000000ffffff000)
1050#endif
1051
1052/** Undocumented intel MSR for reporting thread and core counts.
1053 * Judging from the XNU sources, it seems to be introduced in Nehalem. The
1054 * first 16 bits is the thread count. The next 16 bits the core count, except
1055 * on Westmere where it seems it's only the next 4 bits for some reason. */
1056#define MSR_CORE_THREAD_COUNT 0x35
1057
1058/** CPU Feature control. */
1059#define MSR_IA32_FEATURE_CONTROL 0x3A
1060#define MSR_IA32_FEATURE_CONTROL_LOCK RT_BIT_32(0)
1061#define MSR_IA32_FEATURE_CONTROL_SMX_VMXON RT_BIT_32(1)
1062#define MSR_IA32_FEATURE_CONTROL_VMXON RT_BIT_32(2)
1063
1064/** Per-processor TSC adjust MSR. */
1065#define MSR_IA32_TSC_ADJUST 0x3B
1066
1067/** BIOS update trigger (microcode update). */
1068#define MSR_IA32_BIOS_UPDT_TRIG 0x79
1069
1070/** BIOS update signature (microcode). */
1071#define MSR_IA32_BIOS_SIGN_ID 0x8B
1072
1073/** SMM monitor control. */
1074#define MSR_IA32_SMM_MONITOR_CTL 0x9B
1075
1076/** General performance counter no. 0. */
1077#define MSR_IA32_PMC0 0xC1
1078/** General performance counter no. 1. */
1079#define MSR_IA32_PMC1 0xC2
1080/** General performance counter no. 2. */
1081#define MSR_IA32_PMC2 0xC3
1082/** General performance counter no. 3. */
1083#define MSR_IA32_PMC3 0xC4
1084
1085/** Nehalem power control. */
1086#define MSR_IA32_PLATFORM_INFO 0xCE
1087
1088/** Get FSB clock status (Intel-specific). */
1089#define MSR_IA32_FSB_CLOCK_STS 0xCD
1090
1091/** C-State configuration control. Intel specific: Nehalem, Sandy Bridge. */
1092#define MSR_PKG_CST_CONFIG_CONTROL UINT32_C(0x000000e2)
1093
1094/** C0 Maximum Frequency Clock Count */
1095#define MSR_IA32_MPERF 0xE7
1096/** C0 Actual Frequency Clock Count */
1097#define MSR_IA32_APERF 0xE8
1098
1099/** MTRR Capabilities. */
1100#define MSR_IA32_MTRR_CAP 0xFE
1101
1102/** Cache control/info. */
1103#define MSR_BBL_CR_CTL3 UINT32_C(0x11e)
1104
1105#ifndef MSR_IA32_SYSENTER_CS /* qemu cpu.h kludge */
1106/** SYSENTER_CS - the R0 CS, indirectly giving R0 SS, R3 CS and R3 DS.
1107 * R0 SS == CS + 8
1108 * R3 CS == CS + 16
1109 * R3 SS == CS + 24
1110 */
1111#define MSR_IA32_SYSENTER_CS 0x174
1112/** SYSENTER_ESP - the R0 ESP. */
1113#define MSR_IA32_SYSENTER_ESP 0x175
1114/** SYSENTER_EIP - the R0 EIP. */
1115#define MSR_IA32_SYSENTER_EIP 0x176
1116#endif
1117
1118/** Machine Check Global Capabilities Register. */
1119#define MSR_IA32_MCG_CAP 0x179
1120/** Machine Check Global Status Register. */
1121#define MSR_IA32_MCG_STATUS 0x17A
1122/** Machine Check Global Control Register. */
1123#define MSR_IA32_MCG_CTRL 0x17B
1124
1125/** Page Attribute Table. */
1126#define MSR_IA32_CR_PAT 0x277
1127
1128/** Performance counter MSRs. (Intel only) */
1129#define MSR_IA32_PERFEVTSEL0 0x186
1130#define MSR_IA32_PERFEVTSEL1 0x187
1131/** Flexible ratio, seems to be undocumented, used by XNU (tsc.c).
1132 * The 16th bit whether flex ratio is being used, in which case bits 15:8
1133 * holds a ratio that Apple takes for TSC granularity.
1134 *
1135 * @note This MSR conflicts the P4 MSR_MCG_R12 register. */
1136#define MSR_FLEX_RATIO 0x194
1137/** Performance state value and starting with Intel core more.
1138 * Apple uses the >=core features to determine TSC granularity on older CPUs. */
1139#define MSR_IA32_PERF_STATUS 0x198
1140#define MSR_IA32_PERF_CTL 0x199
1141#define MSR_IA32_THERM_STATUS 0x19c
1142
1143/** Enable misc. processor features (R/W). */
1144#define MSR_IA32_MISC_ENABLE 0x1A0
1145/** Enable fast-strings feature (for REP MOVS and REP STORS). */
1146#define MSR_IA32_MISC_ENABLE_FAST_STRINGS RT_BIT_64(0)
1147/** Automatic Thermal Control Circuit Enable (R/W). */
1148#define MSR_IA32_MISC_ENABLE_TCC RT_BIT_64(3)
1149/** Performance Monitoring Available (R). */
1150#define MSR_IA32_MISC_ENABLE_PERF_MON RT_BIT_64(7)
1151/** Branch Trace Storage Unavailable (R/O). */
1152#define MSR_IA32_MISC_ENABLE_BTS_UNAVAIL RT_BIT_64(11)
1153/** Precise Event Based Sampling (PEBS) Unavailable (R/O). */
1154#define MSR_IA32_MISC_ENABLE_PEBS_UNAVAIL RT_BIT_64(12)
1155/** Enhanced Intel SpeedStep Technology Enable (R/W). */
1156#define MSR_IA32_MISC_ENABLE_SST_ENABLE RT_BIT_64(16)
1157/** If MONITOR/MWAIT is supported (R/W). */
1158#define MSR_IA32_MISC_ENABLE_MONITOR RT_BIT_64(18)
1159/** Limit CPUID Maxval to 3 leafs (R/W). */
1160#define MSR_IA32_MISC_ENABLE_LIMIT_CPUID RT_BIT_64(22)
1161/** When set to 1, xTPR messages are disabled (R/W). */
1162#define MSR_IA32_MISC_ENABLE_XTPR_MSG_DISABLE RT_BIT_64(23)
1163/** When set to 1, the Execute Disable Bit feature (XD Bit) is disabled (R/W). */
1164#define MSR_IA32_MISC_ENABLE_XD_DISABLE RT_BIT_64(34)
1165
1166/** Trace/Profile Resource Control (R/W) */
1167#define MSR_IA32_DEBUGCTL UINT32_C(0x000001d9)
1168/** The number (0..3 or 0..15) of the last branch record register on P4 and
1169 * related Xeons. */
1170#define MSR_P4_LASTBRANCH_TOS UINT32_C(0x000001da)
1171/** @name Last branch registers for P4 and Xeon, models 0 thru 2.
1172 * @{ */
1173#define MSR_P4_LASTBRANCH_0 UINT32_C(0x000001db)
1174#define MSR_P4_LASTBRANCH_1 UINT32_C(0x000001dc)
1175#define MSR_P4_LASTBRANCH_2 UINT32_C(0x000001dd)
1176#define MSR_P4_LASTBRANCH_3 UINT32_C(0x000001de)
1177/** @} */
1178
1179
1180#define IA32_MTRR_PHYSBASE0 0x200
1181#define IA32_MTRR_PHYSMASK0 0x201
1182#define IA32_MTRR_PHYSBASE1 0x202
1183#define IA32_MTRR_PHYSMASK1 0x203
1184#define IA32_MTRR_PHYSBASE2 0x204
1185#define IA32_MTRR_PHYSMASK2 0x205
1186#define IA32_MTRR_PHYSBASE3 0x206
1187#define IA32_MTRR_PHYSMASK3 0x207
1188#define IA32_MTRR_PHYSBASE4 0x208
1189#define IA32_MTRR_PHYSMASK4 0x209
1190#define IA32_MTRR_PHYSBASE5 0x20a
1191#define IA32_MTRR_PHYSMASK5 0x20b
1192#define IA32_MTRR_PHYSBASE6 0x20c
1193#define IA32_MTRR_PHYSMASK6 0x20d
1194#define IA32_MTRR_PHYSBASE7 0x20e
1195#define IA32_MTRR_PHYSMASK7 0x20f
1196#define IA32_MTRR_PHYSBASE8 0x210
1197#define IA32_MTRR_PHYSMASK8 0x211
1198#define IA32_MTRR_PHYSBASE9 0x212
1199#define IA32_MTRR_PHYSMASK9 0x213
1200
1201/** Fixed range MTRRs.
1202 * @{ */
1203#define IA32_MTRR_FIX64K_00000 0x250
1204#define IA32_MTRR_FIX16K_80000 0x258
1205#define IA32_MTRR_FIX16K_A0000 0x259
1206#define IA32_MTRR_FIX4K_C0000 0x268
1207#define IA32_MTRR_FIX4K_C8000 0x269
1208#define IA32_MTRR_FIX4K_D0000 0x26a
1209#define IA32_MTRR_FIX4K_D8000 0x26b
1210#define IA32_MTRR_FIX4K_E0000 0x26c
1211#define IA32_MTRR_FIX4K_E8000 0x26d
1212#define IA32_MTRR_FIX4K_F0000 0x26e
1213#define IA32_MTRR_FIX4K_F8000 0x26f
1214/** @} */
1215
1216/** MTRR Default Range. */
1217#define MSR_IA32_MTRR_DEF_TYPE 0x2FF
1218
1219#define MSR_IA32_MC0_CTL 0x400
1220#define MSR_IA32_MC0_STATUS 0x401
1221
1222/** Basic VMX information. */
1223#define MSR_IA32_VMX_BASIC_INFO 0x480
1224/** Allowed settings for pin-based VM execution controls */
1225#define MSR_IA32_VMX_PINBASED_CTLS 0x481
1226/** Allowed settings for proc-based VM execution controls */
1227#define MSR_IA32_VMX_PROCBASED_CTLS 0x482
1228/** Allowed settings for the VMX exit controls. */
1229#define MSR_IA32_VMX_EXIT_CTLS 0x483
1230/** Allowed settings for the VMX entry controls. */
1231#define MSR_IA32_VMX_ENTRY_CTLS 0x484
1232/** Misc VMX info. */
1233#define MSR_IA32_VMX_MISC 0x485
1234/** Fixed cleared bits in CR0. */
1235#define MSR_IA32_VMX_CR0_FIXED0 0x486
1236/** Fixed set bits in CR0. */
1237#define MSR_IA32_VMX_CR0_FIXED1 0x487
1238/** Fixed cleared bits in CR4. */
1239#define MSR_IA32_VMX_CR4_FIXED0 0x488
1240/** Fixed set bits in CR4. */
1241#define MSR_IA32_VMX_CR4_FIXED1 0x489
1242/** Information for enumerating fields in the VMCS. */
1243#define MSR_IA32_VMX_VMCS_ENUM 0x48A
1244/** Allowed settings for the VM-functions controls. */
1245#define MSR_IA32_VMX_VMFUNC 0x491
1246/** Allowed settings for secondary proc-based VM execution controls */
1247#define MSR_IA32_VMX_PROCBASED_CTLS2 0x48B
1248/** EPT capabilities. */
1249#define MSR_IA32_VMX_EPT_VPID_CAP 0x48C
1250/** DS Save Area (R/W). */
1251#define MSR_IA32_DS_AREA 0x600
1252/** Running Average Power Limit (RAPL) power units. */
1253#define MSR_RAPL_POWER_UNIT 0x606
1254
1255/** X2APIC MSR range start. */
1256#define MSR_IA32_X2APIC_START 0x800
1257/** X2APIC MSR - APIC ID Register. */
1258#define MSR_IA32_X2APIC_ID 0x802
1259/** X2APIC MSR - APIC Version Register. */
1260#define MSR_IA32_X2APIC_VERSION 0x803
1261/** X2APIC MSR - Task Priority Register. */
1262#define MSR_IA32_X2APIC_TPR 0x808
1263/** X2APIC MSR - Processor Priority register. */
1264#define MSR_IA32_X2APIC_PPR 0x80A
1265/** X2APIC MSR - End Of Interrupt register. */
1266#define MSR_IA32_X2APIC_EOI 0x80B
1267/** X2APIC MSR - Logical Destination Register. */
1268#define MSR_IA32_X2APIC_LDR 0x80D
1269/** X2APIC MSR - Spurious Interrupt Vector Register. */
1270#define MSR_IA32_X2APIC_SVR 0x80F
1271/** X2APIC MSR - In-service Register (bits 31:0). */
1272#define MSR_IA32_X2APIC_ISR0 0x810
1273/** X2APIC MSR - In-service Register (bits 63:32). */
1274#define MSR_IA32_X2APIC_ISR1 0x811
1275/** X2APIC MSR - In-service Register (bits 95:64). */
1276#define MSR_IA32_X2APIC_ISR2 0x812
1277/** X2APIC MSR - In-service Register (bits 127:96). */
1278#define MSR_IA32_X2APIC_ISR3 0x813
1279/** X2APIC MSR - In-service Register (bits 159:128). */
1280#define MSR_IA32_X2APIC_ISR4 0x814
1281/** X2APIC MSR - In-service Register (bits 191:160). */
1282#define MSR_IA32_X2APIC_ISR5 0x815
1283/** X2APIC MSR - In-service Register (bits 223:192). */
1284#define MSR_IA32_X2APIC_ISR6 0x816
1285/** X2APIC MSR - In-service Register (bits 255:224). */
1286#define MSR_IA32_X2APIC_ISR7 0x817
1287/** X2APIC MSR - Trigger Mode Register (bits 31:0). */
1288#define MSR_IA32_X2APIC_TMR0 0x818
1289/** X2APIC MSR - Trigger Mode Register (bits 63:32). */
1290#define MSR_IA32_X2APIC_TMR1 0x819
1291/** X2APIC MSR - Trigger Mode Register (bits 95:64). */
1292#define MSR_IA32_X2APIC_TMR2 0x81A
1293/** X2APIC MSR - Trigger Mode Register (bits 127:96). */
1294#define MSR_IA32_X2APIC_TMR3 0x81B
1295/** X2APIC MSR - Trigger Mode Register (bits 159:128). */
1296#define MSR_IA32_X2APIC_TMR4 0x81C
1297/** X2APIC MSR - Trigger Mode Register (bits 191:160). */
1298#define MSR_IA32_X2APIC_TMR5 0x81D
1299/** X2APIC MSR - Trigger Mode Register (bits 223:192). */
1300#define MSR_IA32_X2APIC_TMR6 0x81E
1301/** X2APIC MSR - Trigger Mode Register (bits 255:224). */
1302#define MSR_IA32_X2APIC_TMR7 0x81F
1303/** X2APIC MSR - Interrupt Request Register (bits 31:0). */
1304#define MSR_IA32_X2APIC_IRR0 0x820
1305/** X2APIC MSR - Interrupt Request Register (bits 63:32). */
1306#define MSR_IA32_X2APIC_IRR1 0x821
1307/** X2APIC MSR - Interrupt Request Register (bits 95:64). */
1308#define MSR_IA32_X2APIC_IRR2 0x822
1309/** X2APIC MSR - Interrupt Request Register (bits 127:96). */
1310#define MSR_IA32_X2APIC_IRR3 0x823
1311/** X2APIC MSR - Interrupt Request Register (bits 159:128). */
1312#define MSR_IA32_X2APIC_IRR4 0x824
1313/** X2APIC MSR - Interrupt Request Register (bits 191:160). */
1314#define MSR_IA32_X2APIC_IRR5 0x825
1315/** X2APIC MSR - Interrupt Request Register (bits 223:192). */
1316#define MSR_IA32_X2APIC_IRR6 0x826
1317/** X2APIC MSR - Interrupt Request Register (bits 255:224). */
1318#define MSR_IA32_X2APIC_IRR7 0x827
1319/** X2APIC MSR - Error Status Register. */
1320#define MSR_IA32_X2APIC_ESR 0x828
1321/** X2APIC MSR - LVT CMCI Register. */
1322#define MSR_IA32_X2APIC_LVT_CMCI 0x82F
1323/** X2APIC MSR - Interrupt Command Register. */
1324#define MSR_IA32_X2APIC_ICR 0x830
1325/** X2APIC MSR - LVT Timer Register. */
1326#define MSR_IA32_X2APIC_LVT_TIMER 0x832
1327/** X2APIC MSR - LVT Thermal Sensor Register. */
1328#define MSR_IA32_X2APIC_LVT_THERMAL 0x833
1329/** X2APIC MSR - LVT Performance Counter Register. */
1330#define MSR_IA32_X2APIC_LVT_PERF 0x834
1331/** X2APIC MSR - LVT LINT0 Register. */
1332#define MSR_IA32_X2APIC_LVT_LINT0 0x835
1333/** X2APIC MSR - LVT LINT1 Register. */
1334#define MSR_IA32_X2APIC_LVT_LINT1 0x836
1335/** X2APIC MSR - LVT Error Register . */
1336#define MSR_IA32_X2APIC_LVT_ERROR 0x837
1337/** X2APIC MSR - Timer Initial Count Register. */
1338#define MSR_IA32_X2APIC_TIMER_ICR 0x838
1339/** X2APIC MSR - Timer Current Count Register. */
1340#define MSR_IA32_X2APIC_TIMER_CCR 0x839
1341/** X2APIC MSR - Timer Divide Configuration Register. */
1342#define MSR_IA32_X2APIC_TIMER_DCR 0x83E
1343/** X2APIC MSR - Self IPI. */
1344#define MSR_IA32_X2APIC_SELF_IPI 0x83F
1345/** X2APIC MSR range end. */
1346#define MSR_IA32_X2APIC_END 0xBFF
1347/** X2APIC MSR - LVT start range. */
1348#define MSR_IA32_X2APIC_LVT_START MSR_IA32_X2APIC_LVT_TIMER
1349/** X2APIC MSR - LVT end range (inclusive). */
1350#define MSR_IA32_X2APIC_LVT_END MSR_IA32_X2APIC_LVT_ERROR
1351
1352/** K6 EFER - Extended Feature Enable Register. */
1353#define MSR_K6_EFER UINT32_C(0xc0000080)
1354/** @todo document EFER */
1355/** Bit 0 - SCE - System call extensions (SYSCALL / SYSRET). (R/W) */
1356#define MSR_K6_EFER_SCE RT_BIT_32(0)
1357/** Bit 8 - LME - Long mode enabled. (R/W) */
1358#define MSR_K6_EFER_LME RT_BIT_32(8)
1359/** Bit 10 - LMA - Long mode active. (R) */
1360#define MSR_K6_EFER_LMA RT_BIT_32(10)
1361/** Bit 11 - NXE - No-Execute Page Protection Enabled. (R/W) */
1362#define MSR_K6_EFER_NXE RT_BIT_32(11)
1363/** Bit 12 - SVME - Secure VM Extension Enabled. (R/W) */
1364#define MSR_K6_EFER_SVME RT_BIT_32(12)
1365/** Bit 13 - LMSLE - Long Mode Segment Limit Enable. (R/W?) */
1366#define MSR_K6_EFER_LMSLE RT_BIT_32(13)
1367/** Bit 14 - FFXSR - Fast FXSAVE / FXRSTOR (skip XMM*). (R/W) */
1368#define MSR_K6_EFER_FFXSR RT_BIT_32(14)
1369/** Bit 15 - TCE - Translation Cache Extension. (R/W) */
1370#define MSR_K6_EFER_TCE RT_BIT_32(15)
1371/** K6 STAR - SYSCALL/RET targets. */
1372#define MSR_K6_STAR UINT32_C(0xc0000081)
1373/** Shift value for getting the SYSRET CS and SS value. */
1374#define MSR_K6_STAR_SYSRET_CS_SS_SHIFT 48
1375/** Shift value for getting the SYSCALL CS and SS value. */
1376#define MSR_K6_STAR_SYSCALL_CS_SS_SHIFT 32
1377/** Selector mask for use after shifting. */
1378#define MSR_K6_STAR_SEL_MASK UINT32_C(0xffff)
1379/** The mask which give the SYSCALL EIP. */
1380#define MSR_K6_STAR_SYSCALL_EIP_MASK UINT32_C(0xffffffff)
1381/** K6 WHCR - Write Handling Control Register. */
1382#define MSR_K6_WHCR UINT32_C(0xc0000082)
1383/** K6 UWCCR - UC/WC Cacheability Control Register. */
1384#define MSR_K6_UWCCR UINT32_C(0xc0000085)
1385/** K6 PSOR - Processor State Observability Register. */
1386#define MSR_K6_PSOR UINT32_C(0xc0000087)
1387/** K6 PFIR - Page Flush/Invalidate Register. */
1388#define MSR_K6_PFIR UINT32_C(0xc0000088)
1389
1390/** Performance counter MSRs. (AMD only) */
1391#define MSR_K7_EVNTSEL0 UINT32_C(0xc0010000)
1392#define MSR_K7_EVNTSEL1 UINT32_C(0xc0010001)
1393#define MSR_K7_EVNTSEL2 UINT32_C(0xc0010002)
1394#define MSR_K7_EVNTSEL3 UINT32_C(0xc0010003)
1395#define MSR_K7_PERFCTR0 UINT32_C(0xc0010004)
1396#define MSR_K7_PERFCTR1 UINT32_C(0xc0010005)
1397#define MSR_K7_PERFCTR2 UINT32_C(0xc0010006)
1398#define MSR_K7_PERFCTR3 UINT32_C(0xc0010007)
1399
1400/** K8 LSTAR - Long mode SYSCALL target (RIP). */
1401#define MSR_K8_LSTAR UINT32_C(0xc0000082)
1402/** K8 CSTAR - Compatibility mode SYSCALL target (RIP). */
1403#define MSR_K8_CSTAR UINT32_C(0xc0000083)
1404/** K8 SF_MASK - SYSCALL flag mask. (aka SFMASK) */
1405#define MSR_K8_SF_MASK UINT32_C(0xc0000084)
1406/** K8 FS.base - The 64-bit base FS register. */
1407#define MSR_K8_FS_BASE UINT32_C(0xc0000100)
1408/** K8 GS.base - The 64-bit base GS register. */
1409#define MSR_K8_GS_BASE UINT32_C(0xc0000101)
1410/** K8 KernelGSbase - Used with SWAPGS. */
1411#define MSR_K8_KERNEL_GS_BASE UINT32_C(0xc0000102)
1412/** K8 TSC_AUX - Used with RDTSCP. */
1413#define MSR_K8_TSC_AUX UINT32_C(0xc0000103)
1414#define MSR_K8_SYSCFG UINT32_C(0xc0010010)
1415#define MSR_K8_HWCR UINT32_C(0xc0010015)
1416#define MSR_K8_IORRBASE0 UINT32_C(0xc0010016)
1417#define MSR_K8_IORRMASK0 UINT32_C(0xc0010017)
1418#define MSR_K8_IORRBASE1 UINT32_C(0xc0010018)
1419#define MSR_K8_IORRMASK1 UINT32_C(0xc0010019)
1420#define MSR_K8_TOP_MEM1 UINT32_C(0xc001001a)
1421#define MSR_K8_TOP_MEM2 UINT32_C(0xc001001d)
1422/** North bridge config? See BIOS & Kernel dev guides for
1423 * details. */
1424#define MSR_K8_NB_CFG UINT32_C(0xc001001f)
1425
1426/** Hypertransport interrupt pending register.
1427 * "BIOS and Kernel Developer's Guide for AMD NPT Family 0Fh Processors" */
1428#define MSR_K8_INT_PENDING UINT32_C(0xc0010055)
1429#define MSR_K8_VM_CR UINT32_C(0xc0010114)
1430#define MSR_K8_VM_CR_SVM_DISABLE RT_BIT_32(4)
1431
1432#define MSR_K8_IGNNE UINT32_C(0xc0010115)
1433#define MSR_K8_SMM_CTL UINT32_C(0xc0010116)
1434/** SVM - VM_HSAVE_PA - Physical address for saving and restoring
1435 * host state during world switch. */
1436#define MSR_K8_VM_HSAVE_PA UINT32_C(0xc0010117)
1437
1438/** @} */
1439
1440
1441/** @name Page Table / Directory / Directory Pointers / L4.
1442 * @{
1443 */
1444
1445/** Page table/directory entry as an unsigned integer. */
1446typedef uint32_t X86PGUINT;
1447/** Pointer to a page table/directory table entry as an unsigned integer. */
1448typedef X86PGUINT *PX86PGUINT;
1449/** Pointer to an const page table/directory table entry as an unsigned integer. */
1450typedef X86PGUINT const *PCX86PGUINT;
1451
1452/** Number of entries in a 32-bit PT/PD. */
1453#define X86_PG_ENTRIES 1024
1454
1455
1456/** PAE page table/page directory/pdpt/l4/l5 entry as an unsigned integer. */
1457typedef uint64_t X86PGPAEUINT;
1458/** Pointer to a PAE page table/page directory/pdpt/l4/l5 entry as an unsigned integer. */
1459typedef X86PGPAEUINT *PX86PGPAEUINT;
1460/** Pointer to an const PAE page table/page directory/pdpt/l4/l5 entry as an unsigned integer. */
1461typedef X86PGPAEUINT const *PCX86PGPAEUINT;
1462
1463/** Number of entries in a PAE PT/PD. */
1464#define X86_PG_PAE_ENTRIES 512
1465/** Number of entries in a PAE PDPT. */
1466#define X86_PG_PAE_PDPE_ENTRIES 4
1467
1468/** Number of entries in an AMD64 PT/PD/PDPT/L4/L5. */
1469#define X86_PG_AMD64_ENTRIES X86_PG_PAE_ENTRIES
1470/** Number of entries in an AMD64 PDPT.
1471 * Just for complementing X86_PG_PAE_PDPE_ENTRIES, using X86_PG_AMD64_ENTRIES for this is fine too. */
1472#define X86_PG_AMD64_PDPE_ENTRIES X86_PG_AMD64_ENTRIES
1473
1474/** The size of a 4KB page. */
1475#define X86_PAGE_4K_SIZE _4K
1476/** The page shift of a 4KB page. */
1477#define X86_PAGE_4K_SHIFT 12
1478/** The 4KB page offset mask. */
1479#define X86_PAGE_4K_OFFSET_MASK 0xfff
1480/** The 4KB page base mask for virtual addresses. */
1481#define X86_PAGE_4K_BASE_MASK 0xfffffffffffff000ULL
1482/** The 4KB page base mask for virtual addresses - 32bit version. */
1483#define X86_PAGE_4K_BASE_MASK_32 0xfffff000U
1484
1485/** The size of a 2MB page. */
1486#define X86_PAGE_2M_SIZE _2M
1487/** The page shift of a 2MB page. */
1488#define X86_PAGE_2M_SHIFT 21
1489/** The 2MB page offset mask. */
1490#define X86_PAGE_2M_OFFSET_MASK 0x001fffff
1491/** The 2MB page base mask for virtual addresses. */
1492#define X86_PAGE_2M_BASE_MASK 0xffffffffffe00000ULL
1493/** The 2MB page base mask for virtual addresses - 32bit version. */
1494#define X86_PAGE_2M_BASE_MASK_32 0xffe00000U
1495
1496/** The size of a 4MB page. */
1497#define X86_PAGE_4M_SIZE _4M
1498/** The page shift of a 4MB page. */
1499#define X86_PAGE_4M_SHIFT 22
1500/** The 4MB page offset mask. */
1501#define X86_PAGE_4M_OFFSET_MASK 0x003fffff
1502/** The 4MB page base mask for virtual addresses. */
1503#define X86_PAGE_4M_BASE_MASK 0xffffffffffc00000ULL
1504/** The 4MB page base mask for virtual addresses - 32bit version. */
1505#define X86_PAGE_4M_BASE_MASK_32 0xffc00000U
1506
1507/**
1508 * Check if the given address is canonical.
1509 */
1510#define X86_IS_CANONICAL(a_u64Addr) ((uint64_t)(a_u64Addr) + UINT64_C(0x800000000000) < UINT64_C(0x1000000000000))
1511
1512
1513/** @name Page Table Entry
1514 * @{
1515 */
1516/** Bit 0 - P - Present bit. */
1517#define X86_PTE_BIT_P 0
1518/** Bit 1 - R/W - Read (clear) / Write (set) bit. */
1519#define X86_PTE_BIT_RW 1
1520/** Bit 2 - U/S - User (set) / Supervisor (clear) bit. */
1521#define X86_PTE_BIT_US 2
1522/** Bit 3 - PWT - Page level write thru bit. */
1523#define X86_PTE_BIT_PWT 3
1524/** Bit 4 - PCD - Page level cache disable bit. */
1525#define X86_PTE_BIT_PCD 4
1526/** Bit 5 - A - Access bit. */
1527#define X86_PTE_BIT_A 5
1528/** Bit 6 - D - Dirty bit. */
1529#define X86_PTE_BIT_D 6
1530/** Bit 7 - PAT - Page Attribute Table index bit. Reserved and 0 if not supported. */
1531#define X86_PTE_BIT_PAT 7
1532/** Bit 8 - G - Global flag. */
1533#define X86_PTE_BIT_G 8
1534
1535/** Bit 0 - P - Present bit mask. */
1536#define X86_PTE_P RT_BIT_32(0)
1537/** Bit 1 - R/W - Read (clear) / Write (set) bit mask. */
1538#define X86_PTE_RW RT_BIT_32(1)
1539/** Bit 2 - U/S - User (set) / Supervisor (clear) bit mask. */
1540#define X86_PTE_US RT_BIT_32(2)
1541/** Bit 3 - PWT - Page level write thru bit mask. */
1542#define X86_PTE_PWT RT_BIT_32(3)
1543/** Bit 4 - PCD - Page level cache disable bit mask. */
1544#define X86_PTE_PCD RT_BIT_32(4)
1545/** Bit 5 - A - Access bit mask. */
1546#define X86_PTE_A RT_BIT_32(5)
1547/** Bit 6 - D - Dirty bit mask. */
1548#define X86_PTE_D RT_BIT_32(6)
1549/** Bit 7 - PAT - Page Attribute Table index bit mask. Reserved and 0 if not supported. */
1550#define X86_PTE_PAT RT_BIT_32(7)
1551/** Bit 8 - G - Global bit mask. */
1552#define X86_PTE_G RT_BIT_32(8)
1553
1554/** Bits 9-11 - - Available for use to system software. */
1555#define X86_PTE_AVL_MASK (RT_BIT_32(9) | RT_BIT_32(10) | RT_BIT_32(11))
1556/** Bits 12-31 - - Physical Page number of the next level. */
1557#define X86_PTE_PG_MASK ( 0xfffff000 )
1558
1559/** Bits 12-51 - - PAE - Physical Page number of the next level. */
1560#define X86_PTE_PAE_PG_MASK UINT64_C(0x000ffffffffff000)
1561/** Bits 63 - NX - PAE/LM - No execution flag. */
1562#define X86_PTE_PAE_NX RT_BIT_64(63)
1563/** Bits 62-52 - - PAE - MBZ bits when NX is active. */
1564#define X86_PTE_PAE_MBZ_MASK_NX UINT64_C(0x7ff0000000000000)
1565/** Bits 63-52 - - PAE - MBZ bits when no NX. */
1566#define X86_PTE_PAE_MBZ_MASK_NO_NX UINT64_C(0xfff0000000000000)
1567/** No bits - - LM - MBZ bits when NX is active. */
1568#define X86_PTE_LM_MBZ_MASK_NX UINT64_C(0x0000000000000000)
1569/** Bits 63 - - LM - MBZ bits when no NX. */
1570#define X86_PTE_LM_MBZ_MASK_NO_NX UINT64_C(0x8000000000000000)
1571
1572/**
1573 * Page table entry.
1574 */
1575typedef struct X86PTEBITS
1576{
1577 /** Flags whether(=1) or not the page is present. */
1578 uint32_t u1Present : 1;
1579 /** Read(=0) / Write(=1) flag. */
1580 uint32_t u1Write : 1;
1581 /** User(=1) / Supervisor (=0) flag. */
1582 uint32_t u1User : 1;
1583 /** Write Thru flag. If PAT enabled, bit 0 of the index. */
1584 uint32_t u1WriteThru : 1;
1585 /** Cache disabled flag. If PAT enabled, bit 1 of the index. */
1586 uint32_t u1CacheDisable : 1;
1587 /** Accessed flag.
1588 * Indicates that the page have been read or written to. */
1589 uint32_t u1Accessed : 1;
1590 /** Dirty flag.
1591 * Indicates that the page has been written to. */
1592 uint32_t u1Dirty : 1;
1593 /** Reserved / If PAT enabled, bit 2 of the index. */
1594 uint32_t u1PAT : 1;
1595 /** Global flag. (Ignored in all but final level.) */
1596 uint32_t u1Global : 1;
1597 /** Available for use to system software. */
1598 uint32_t u3Available : 3;
1599 /** Physical Page number of the next level. */
1600 uint32_t u20PageNo : 20;
1601} X86PTEBITS;
1602#ifndef VBOX_FOR_DTRACE_LIB
1603AssertCompileSize(X86PTEBITS, 4);
1604#endif
1605/** Pointer to a page table entry. */
1606typedef X86PTEBITS *PX86PTEBITS;
1607/** Pointer to a const page table entry. */
1608typedef const X86PTEBITS *PCX86PTEBITS;
1609
1610/**
1611 * Page table entry.
1612 */
1613typedef union X86PTE
1614{
1615 /** Unsigned integer view */
1616 X86PGUINT u;
1617 /** Bit field view. */
1618 X86PTEBITS n;
1619 /** 32-bit view. */
1620 uint32_t au32[1];
1621 /** 16-bit view. */
1622 uint16_t au16[2];
1623 /** 8-bit view. */
1624 uint8_t au8[4];
1625} X86PTE;
1626#ifndef VBOX_FOR_DTRACE_LIB
1627AssertCompileSize(X86PTE, 4);
1628#endif
1629/** Pointer to a page table entry. */
1630typedef X86PTE *PX86PTE;
1631/** Pointer to a const page table entry. */
1632typedef const X86PTE *PCX86PTE;
1633
1634
1635/**
1636 * PAE page table entry.
1637 */
1638typedef struct X86PTEPAEBITS
1639{
1640 /** Flags whether(=1) or not the page is present. */
1641 uint32_t u1Present : 1;
1642 /** Read(=0) / Write(=1) flag. */
1643 uint32_t u1Write : 1;
1644 /** User(=1) / Supervisor(=0) flag. */
1645 uint32_t u1User : 1;
1646 /** Write Thru flag. If PAT enabled, bit 0 of the index. */
1647 uint32_t u1WriteThru : 1;
1648 /** Cache disabled flag. If PAT enabled, bit 1 of the index. */
1649 uint32_t u1CacheDisable : 1;
1650 /** Accessed flag.
1651 * Indicates that the page have been read or written to. */
1652 uint32_t u1Accessed : 1;
1653 /** Dirty flag.
1654 * Indicates that the page has been written to. */
1655 uint32_t u1Dirty : 1;
1656 /** Reserved / If PAT enabled, bit 2 of the index. */
1657 uint32_t u1PAT : 1;
1658 /** Global flag. (Ignored in all but final level.) */
1659 uint32_t u1Global : 1;
1660 /** Available for use to system software. */
1661 uint32_t u3Available : 3;
1662 /** Physical Page number of the next level - Low Part. Don't use this. */
1663 uint32_t u20PageNoLow : 20;
1664 /** Physical Page number of the next level - High Part. Don't use this. */
1665 uint32_t u20PageNoHigh : 20;
1666 /** MBZ bits */
1667 uint32_t u11Reserved : 11;
1668 /** No Execute flag. */
1669 uint32_t u1NoExecute : 1;
1670} X86PTEPAEBITS;
1671#ifndef VBOX_FOR_DTRACE_LIB
1672AssertCompileSize(X86PTEPAEBITS, 8);
1673#endif
1674/** Pointer to a page table entry. */
1675typedef X86PTEPAEBITS *PX86PTEPAEBITS;
1676/** Pointer to a page table entry. */
1677typedef const X86PTEPAEBITS *PCX86PTEPAEBITS;
1678
1679/**
1680 * PAE Page table entry.
1681 */
1682typedef union X86PTEPAE
1683{
1684 /** Unsigned integer view */
1685 X86PGPAEUINT u;
1686 /** Bit field view. */
1687 X86PTEPAEBITS n;
1688 /** 32-bit view. */
1689 uint32_t au32[2];
1690 /** 16-bit view. */
1691 uint16_t au16[4];
1692 /** 8-bit view. */
1693 uint8_t au8[8];
1694} X86PTEPAE;
1695#ifndef VBOX_FOR_DTRACE_LIB
1696AssertCompileSize(X86PTEPAE, 8);
1697#endif
1698/** Pointer to a PAE page table entry. */
1699typedef X86PTEPAE *PX86PTEPAE;
1700/** Pointer to a const PAE page table entry. */
1701typedef const X86PTEPAE *PCX86PTEPAE;
1702/** @} */
1703
1704/**
1705 * Page table.
1706 */
1707typedef struct X86PT
1708{
1709 /** PTE Array. */
1710 X86PTE a[X86_PG_ENTRIES];
1711} X86PT;
1712#ifndef VBOX_FOR_DTRACE_LIB
1713AssertCompileSize(X86PT, 4096);
1714#endif
1715/** Pointer to a page table. */
1716typedef X86PT *PX86PT;
1717/** Pointer to a const page table. */
1718typedef const X86PT *PCX86PT;
1719
1720/** The page shift to get the PT index. */
1721#define X86_PT_SHIFT 12
1722/** The PT index mask (apply to a shifted page address). */
1723#define X86_PT_MASK 0x3ff
1724
1725
1726/**
1727 * Page directory.
1728 */
1729typedef struct X86PTPAE
1730{
1731 /** PTE Array. */
1732 X86PTEPAE a[X86_PG_PAE_ENTRIES];
1733} X86PTPAE;
1734#ifndef VBOX_FOR_DTRACE_LIB
1735AssertCompileSize(X86PTPAE, 4096);
1736#endif
1737/** Pointer to a page table. */
1738typedef X86PTPAE *PX86PTPAE;
1739/** Pointer to a const page table. */
1740typedef const X86PTPAE *PCX86PTPAE;
1741
1742/** The page shift to get the PA PTE index. */
1743#define X86_PT_PAE_SHIFT 12
1744/** The PAE PT index mask (apply to a shifted page address). */
1745#define X86_PT_PAE_MASK 0x1ff
1746
1747
1748/** @name 4KB Page Directory Entry
1749 * @{
1750 */
1751/** Bit 0 - P - Present bit. */
1752#define X86_PDE_P RT_BIT_32(0)
1753/** Bit 1 - R/W - Read (clear) / Write (set) bit. */
1754#define X86_PDE_RW RT_BIT_32(1)
1755/** Bit 2 - U/S - User (set) / Supervisor (clear) bit. */
1756#define X86_PDE_US RT_BIT_32(2)
1757/** Bit 3 - PWT - Page level write thru bit. */
1758#define X86_PDE_PWT RT_BIT_32(3)
1759/** Bit 4 - PCD - Page level cache disable bit. */
1760#define X86_PDE_PCD RT_BIT_32(4)
1761/** Bit 5 - A - Access bit. */
1762#define X86_PDE_A RT_BIT_32(5)
1763/** Bit 7 - PS - Page size attribute.
1764 * Clear mean 4KB pages, set means large pages (2/4MB). */
1765#define X86_PDE_PS RT_BIT_32(7)
1766/** Bits 9-11 - - Available for use to system software. */
1767#define X86_PDE_AVL_MASK (RT_BIT_32(9) | RT_BIT_32(10) | RT_BIT_32(11))
1768/** Bits 12-31 - - Physical Page number of the next level. */
1769#define X86_PDE_PG_MASK ( 0xfffff000 )
1770
1771/** Bits 12-51 - - PAE - Physical Page number of the next level. */
1772#define X86_PDE_PAE_PG_MASK UINT64_C(0x000ffffffffff000)
1773/** Bits 63 - NX - PAE/LM - No execution flag. */
1774#define X86_PDE_PAE_NX RT_BIT_64(63)
1775/** Bits 62-52, 7 - - PAE - MBZ bits when NX is active. */
1776#define X86_PDE_PAE_MBZ_MASK_NX UINT64_C(0x7ff0000000000080)
1777/** Bits 63-52, 7 - - PAE - MBZ bits when no NX. */
1778#define X86_PDE_PAE_MBZ_MASK_NO_NX UINT64_C(0xfff0000000000080)
1779/** Bit 7 - - LM - MBZ bits when NX is active. */
1780#define X86_PDE_LM_MBZ_MASK_NX UINT64_C(0x0000000000000080)
1781/** Bits 63, 7 - - LM - MBZ bits when no NX. */
1782#define X86_PDE_LM_MBZ_MASK_NO_NX UINT64_C(0x8000000000000080)
1783
1784/**
1785 * Page directory entry.
1786 */
1787typedef struct X86PDEBITS
1788{
1789 /** Flags whether(=1) or not the page is present. */
1790 uint32_t u1Present : 1;
1791 /** Read(=0) / Write(=1) flag. */
1792 uint32_t u1Write : 1;
1793 /** User(=1) / Supervisor (=0) flag. */
1794 uint32_t u1User : 1;
1795 /** Write Thru flag. If PAT enabled, bit 0 of the index. */
1796 uint32_t u1WriteThru : 1;
1797 /** Cache disabled flag. If PAT enabled, bit 1 of the index. */
1798 uint32_t u1CacheDisable : 1;
1799 /** Accessed flag.
1800 * Indicates that the page has been read or written to. */
1801 uint32_t u1Accessed : 1;
1802 /** Reserved / Ignored (dirty bit). */
1803 uint32_t u1Reserved0 : 1;
1804 /** Size bit if PSE is enabled - in any event it's 0. */
1805 uint32_t u1Size : 1;
1806 /** Reserved / Ignored (global bit). */
1807 uint32_t u1Reserved1 : 1;
1808 /** Available for use to system software. */
1809 uint32_t u3Available : 3;
1810 /** Physical Page number of the next level. */
1811 uint32_t u20PageNo : 20;
1812} X86PDEBITS;
1813#ifndef VBOX_FOR_DTRACE_LIB
1814AssertCompileSize(X86PDEBITS, 4);
1815#endif
1816/** Pointer to a page directory entry. */
1817typedef X86PDEBITS *PX86PDEBITS;
1818/** Pointer to a const page directory entry. */
1819typedef const X86PDEBITS *PCX86PDEBITS;
1820
1821
1822/**
1823 * PAE page directory entry.
1824 */
1825typedef struct X86PDEPAEBITS
1826{
1827 /** Flags whether(=1) or not the page is present. */
1828 uint32_t u1Present : 1;
1829 /** Read(=0) / Write(=1) flag. */
1830 uint32_t u1Write : 1;
1831 /** User(=1) / Supervisor (=0) flag. */
1832 uint32_t u1User : 1;
1833 /** Write Thru flag. If PAT enabled, bit 0 of the index. */
1834 uint32_t u1WriteThru : 1;
1835 /** Cache disabled flag. If PAT enabled, bit 1 of the index. */
1836 uint32_t u1CacheDisable : 1;
1837 /** Accessed flag.
1838 * Indicates that the page has been read or written to. */
1839 uint32_t u1Accessed : 1;
1840 /** Reserved / Ignored (dirty bit). */
1841 uint32_t u1Reserved0 : 1;
1842 /** Size bit if PSE is enabled - in any event it's 0. */
1843 uint32_t u1Size : 1;
1844 /** Reserved / Ignored (global bit). / */
1845 uint32_t u1Reserved1 : 1;
1846 /** Available for use to system software. */
1847 uint32_t u3Available : 3;
1848 /** Physical Page number of the next level - Low Part. Don't use! */
1849 uint32_t u20PageNoLow : 20;
1850 /** Physical Page number of the next level - High Part. Don't use! */
1851 uint32_t u20PageNoHigh : 20;
1852 /** MBZ bits */
1853 uint32_t u11Reserved : 11;
1854 /** No Execute flag. */
1855 uint32_t u1NoExecute : 1;
1856} X86PDEPAEBITS;
1857#ifndef VBOX_FOR_DTRACE_LIB
1858AssertCompileSize(X86PDEPAEBITS, 8);
1859#endif
1860/** Pointer to a page directory entry. */
1861typedef X86PDEPAEBITS *PX86PDEPAEBITS;
1862/** Pointer to a const page directory entry. */
1863typedef const X86PDEPAEBITS *PCX86PDEPAEBITS;
1864
1865/** @} */
1866
1867
1868/** @name 2/4MB Page Directory Entry
1869 * @{
1870 */
1871/** Bit 0 - P - Present bit. */
1872#define X86_PDE4M_P RT_BIT_32(0)
1873/** Bit 1 - R/W - Read (clear) / Write (set) bit. */
1874#define X86_PDE4M_RW RT_BIT_32(1)
1875/** Bit 2 - U/S - User (set) / Supervisor (clear) bit. */
1876#define X86_PDE4M_US RT_BIT_32(2)
1877/** Bit 3 - PWT - Page level write thru bit. */
1878#define X86_PDE4M_PWT RT_BIT_32(3)
1879/** Bit 4 - PCD - Page level cache disable bit. */
1880#define X86_PDE4M_PCD RT_BIT_32(4)
1881/** Bit 5 - A - Access bit. */
1882#define X86_PDE4M_A RT_BIT_32(5)
1883/** Bit 6 - D - Dirty bit. */
1884#define X86_PDE4M_D RT_BIT_32(6)
1885/** Bit 7 - PS - Page size attribute. Clear mean 4KB pages, set means large pages (2/4MB). */
1886#define X86_PDE4M_PS RT_BIT_32(7)
1887/** Bit 8 - G - Global flag. */
1888#define X86_PDE4M_G RT_BIT_32(8)
1889/** Bits 9-11 - AVL - Available for use to system software. */
1890#define X86_PDE4M_AVL (RT_BIT_32(9) | RT_BIT_32(10) | RT_BIT_32(11))
1891/** Bit 12 - PAT - Page Attribute Table index bit. Reserved and 0 if not supported. */
1892#define X86_PDE4M_PAT RT_BIT_32(12)
1893/** Shift to get from X86_PTE_PAT to X86_PDE4M_PAT. */
1894#define X86_PDE4M_PAT_SHIFT (12 - 7)
1895/** Bits 22-31 - - Physical Page number. */
1896#define X86_PDE4M_PG_MASK ( 0xffc00000 )
1897/** Bits 20-13 - - Physical Page number high part (32-39 bits). AMD64 hack. */
1898#define X86_PDE4M_PG_HIGH_MASK ( 0x001fe000 )
1899/** The number of bits to the high part of the page number. */
1900#define X86_PDE4M_PG_HIGH_SHIFT 19
1901/** Bit 21 - - MBZ bits for AMD CPUs, no PSE36. */
1902#define X86_PDE4M_MBZ_MASK RT_BIT_32(21)
1903
1904/** Bits 21-51 - - PAE/LM - Physical Page number.
1905 * (Bits 40-51 (long mode) & bits 36-51 (pae legacy) are reserved according to the Intel docs; AMD allows for more.) */
1906#define X86_PDE2M_PAE_PG_MASK UINT64_C(0x000fffffffe00000)
1907/** Bits 63 - NX - PAE/LM - No execution flag. */
1908#define X86_PDE2M_PAE_NX RT_BIT_64(63)
1909/** Bits 62-52, 20-13 - - PAE - MBZ bits when NX is active. */
1910#define X86_PDE2M_PAE_MBZ_MASK_NX UINT64_C(0x7ff00000001fe000)
1911/** Bits 63-52, 20-13 - - PAE - MBZ bits when no NX. */
1912#define X86_PDE2M_PAE_MBZ_MASK_NO_NX UINT64_C(0xfff00000001fe000)
1913/** Bits 20-13 - - LM - MBZ bits when NX is active. */
1914#define X86_PDE2M_LM_MBZ_MASK_NX UINT64_C(0x00000000001fe000)
1915/** Bits 63, 20-13 - - LM - MBZ bits when no NX. */
1916#define X86_PDE2M_LM_MBZ_MASK_NO_NX UINT64_C(0x80000000001fe000)
1917
1918/**
1919 * 4MB page directory entry.
1920 */
1921typedef struct X86PDE4MBITS
1922{
1923 /** Flags whether(=1) or not the page is present. */
1924 uint32_t u1Present : 1;
1925 /** Read(=0) / Write(=1) flag. */
1926 uint32_t u1Write : 1;
1927 /** User(=1) / Supervisor (=0) flag. */
1928 uint32_t u1User : 1;
1929 /** Write Thru flag. If PAT enabled, bit 0 of the index. */
1930 uint32_t u1WriteThru : 1;
1931 /** Cache disabled flag. If PAT enabled, bit 1 of the index. */
1932 uint32_t u1CacheDisable : 1;
1933 /** Accessed flag.
1934 * Indicates that the page have been read or written to. */
1935 uint32_t u1Accessed : 1;
1936 /** Dirty flag.
1937 * Indicates that the page has been written to. */
1938 uint32_t u1Dirty : 1;
1939 /** Page size flag - always 1 for 4MB entries. */
1940 uint32_t u1Size : 1;
1941 /** Global flag. */
1942 uint32_t u1Global : 1;
1943 /** Available for use to system software. */
1944 uint32_t u3Available : 3;
1945 /** Reserved / If PAT enabled, bit 2 of the index. */
1946 uint32_t u1PAT : 1;
1947 /** Bits 32-39 of the page number on AMD64.
1948 * This AMD64 hack allows accessing 40bits of physical memory without PAE. */
1949 uint32_t u8PageNoHigh : 8;
1950 /** Reserved. */
1951 uint32_t u1Reserved : 1;
1952 /** Physical Page number of the page. */
1953 uint32_t u10PageNo : 10;
1954} X86PDE4MBITS;
1955#ifndef VBOX_FOR_DTRACE_LIB
1956AssertCompileSize(X86PDE4MBITS, 4);
1957#endif
1958/** Pointer to a page table entry. */
1959typedef X86PDE4MBITS *PX86PDE4MBITS;
1960/** Pointer to a const page table entry. */
1961typedef const X86PDE4MBITS *PCX86PDE4MBITS;
1962
1963
1964/**
1965 * 2MB PAE page directory entry.
1966 */
1967typedef struct X86PDE2MPAEBITS
1968{
1969 /** Flags whether(=1) or not the page is present. */
1970 uint32_t u1Present : 1;
1971 /** Read(=0) / Write(=1) flag. */
1972 uint32_t u1Write : 1;
1973 /** User(=1) / Supervisor(=0) flag. */
1974 uint32_t u1User : 1;
1975 /** Write Thru flag. If PAT enabled, bit 0 of the index. */
1976 uint32_t u1WriteThru : 1;
1977 /** Cache disabled flag. If PAT enabled, bit 1 of the index. */
1978 uint32_t u1CacheDisable : 1;
1979 /** Accessed flag.
1980 * Indicates that the page have been read or written to. */
1981 uint32_t u1Accessed : 1;
1982 /** Dirty flag.
1983 * Indicates that the page has been written to. */
1984 uint32_t u1Dirty : 1;
1985 /** Page size flag - always 1 for 2MB entries. */
1986 uint32_t u1Size : 1;
1987 /** Global flag. */
1988 uint32_t u1Global : 1;
1989 /** Available for use to system software. */
1990 uint32_t u3Available : 3;
1991 /** Reserved / If PAT enabled, bit 2 of the index. */
1992 uint32_t u1PAT : 1;
1993 /** Reserved. */
1994 uint32_t u9Reserved : 9;
1995 /** Physical Page number of the next level - Low part. Don't use! */
1996 uint32_t u10PageNoLow : 10;
1997 /** Physical Page number of the next level - High part. Don't use! */
1998 uint32_t u20PageNoHigh : 20;
1999 /** MBZ bits */
2000 uint32_t u11Reserved : 11;
2001 /** No Execute flag. */
2002 uint32_t u1NoExecute : 1;
2003} X86PDE2MPAEBITS;
2004#ifndef VBOX_FOR_DTRACE_LIB
2005AssertCompileSize(X86PDE2MPAEBITS, 8);
2006#endif
2007/** Pointer to a 2MB PAE page table entry. */
2008typedef X86PDE2MPAEBITS *PX86PDE2MPAEBITS;
2009/** Pointer to a 2MB PAE page table entry. */
2010typedef const X86PDE2MPAEBITS *PCX86PDE2MPAEBITS;
2011
2012/** @} */
2013
2014/**
2015 * Page directory entry.
2016 */
2017typedef union X86PDE
2018{
2019 /** Unsigned integer view. */
2020 X86PGUINT u;
2021 /** Normal view. */
2022 X86PDEBITS n;
2023 /** 4MB view (big). */
2024 X86PDE4MBITS b;
2025 /** 8 bit unsigned integer view. */
2026 uint8_t au8[4];
2027 /** 16 bit unsigned integer view. */
2028 uint16_t au16[2];
2029 /** 32 bit unsigned integer view. */
2030 uint32_t au32[1];
2031} X86PDE;
2032#ifndef VBOX_FOR_DTRACE_LIB
2033AssertCompileSize(X86PDE, 4);
2034#endif
2035/** Pointer to a page directory entry. */
2036typedef X86PDE *PX86PDE;
2037/** Pointer to a const page directory entry. */
2038typedef const X86PDE *PCX86PDE;
2039
2040/**
2041 * PAE page directory entry.
2042 */
2043typedef union X86PDEPAE
2044{
2045 /** Unsigned integer view. */
2046 X86PGPAEUINT u;
2047 /** Normal view. */
2048 X86PDEPAEBITS n;
2049 /** 2MB page view (big). */
2050 X86PDE2MPAEBITS b;
2051 /** 8 bit unsigned integer view. */
2052 uint8_t au8[8];
2053 /** 16 bit unsigned integer view. */
2054 uint16_t au16[4];
2055 /** 32 bit unsigned integer view. */
2056 uint32_t au32[2];
2057} X86PDEPAE;
2058#ifndef VBOX_FOR_DTRACE_LIB
2059AssertCompileSize(X86PDEPAE, 8);
2060#endif
2061/** Pointer to a page directory entry. */
2062typedef X86PDEPAE *PX86PDEPAE;
2063/** Pointer to a const page directory entry. */
2064typedef const X86PDEPAE *PCX86PDEPAE;
2065
2066/**
2067 * Page directory.
2068 */
2069typedef struct X86PD
2070{
2071 /** PDE Array. */
2072 X86PDE a[X86_PG_ENTRIES];
2073} X86PD;
2074#ifndef VBOX_FOR_DTRACE_LIB
2075AssertCompileSize(X86PD, 4096);
2076#endif
2077/** Pointer to a page directory. */
2078typedef X86PD *PX86PD;
2079/** Pointer to a const page directory. */
2080typedef const X86PD *PCX86PD;
2081
2082/** The page shift to get the PD index. */
2083#define X86_PD_SHIFT 22
2084/** The PD index mask (apply to a shifted page address). */
2085#define X86_PD_MASK 0x3ff
2086
2087
2088/**
2089 * PAE page directory.
2090 */
2091typedef struct X86PDPAE
2092{
2093 /** PDE Array. */
2094 X86PDEPAE a[X86_PG_PAE_ENTRIES];
2095} X86PDPAE;
2096#ifndef VBOX_FOR_DTRACE_LIB
2097AssertCompileSize(X86PDPAE, 4096);
2098#endif
2099/** Pointer to a PAE page directory. */
2100typedef X86PDPAE *PX86PDPAE;
2101/** Pointer to a const PAE page directory. */
2102typedef const X86PDPAE *PCX86PDPAE;
2103
2104/** The page shift to get the PAE PD index. */
2105#define X86_PD_PAE_SHIFT 21
2106/** The PAE PD index mask (apply to a shifted page address). */
2107#define X86_PD_PAE_MASK 0x1ff
2108
2109
2110/** @name Page Directory Pointer Table Entry (PAE)
2111 * @{
2112 */
2113/** Bit 0 - P - Present bit. */
2114#define X86_PDPE_P RT_BIT_32(0)
2115/** Bit 1 - R/W - Read (clear) / Write (set) bit. Long Mode only. */
2116#define X86_PDPE_RW RT_BIT_32(1)
2117/** Bit 2 - U/S - User (set) / Supervisor (clear) bit. Long Mode only. */
2118#define X86_PDPE_US RT_BIT_32(2)
2119/** Bit 3 - PWT - Page level write thru bit. */
2120#define X86_PDPE_PWT RT_BIT_32(3)
2121/** Bit 4 - PCD - Page level cache disable bit. */
2122#define X86_PDPE_PCD RT_BIT_32(4)
2123/** Bit 5 - A - Access bit. Long Mode only. */
2124#define X86_PDPE_A RT_BIT_32(5)
2125/** Bit 7 - PS - Page size (1GB). Long Mode only. */
2126#define X86_PDPE_LM_PS RT_BIT_32(7)
2127/** Bits 9-11 - - Available for use to system software. */
2128#define X86_PDPE_AVL_MASK (RT_BIT_32(9) | RT_BIT_32(10) | RT_BIT_32(11))
2129/** Bits 12-51 - - PAE - Physical Page number of the next level. */
2130#define X86_PDPE_PG_MASK UINT64_C(0x000ffffffffff000)
2131/** Bits 63-52, 8-5, 2-1 - - PAE - MBZ bits (NX is long mode only). */
2132#define X86_PDPE_PAE_MBZ_MASK UINT64_C(0xfff00000000001e6)
2133/** Bits 63 - NX - LM - No execution flag. Long Mode only. */
2134#define X86_PDPE_LM_NX RT_BIT_64(63)
2135/** Bits 8, 7 - - LM - MBZ bits when NX is active. */
2136#define X86_PDPE_LM_MBZ_MASK_NX UINT64_C(0x0000000000000180)
2137/** Bits 63, 8, 7 - - LM - MBZ bits when no NX. */
2138#define X86_PDPE_LM_MBZ_MASK_NO_NX UINT64_C(0x8000000000000180)
2139/** Bits 29-13 - - LM - MBZ bits for 1GB page entry when NX is active. */
2140#define X86_PDPE1G_LM_MBZ_MASK_NX UINT64_C(0x000000003fffe000)
2141/** Bits 63, 29-13 - - LM - MBZ bits for 1GB page entry when no NX. */
2142#define X86_PDPE1G_LM_MBZ_MASK_NO_NX UINT64_C(0x800000003fffe000)
2143
2144
2145/**
2146 * Page directory pointer table entry.
2147 */
2148typedef struct X86PDPEBITS
2149{
2150 /** Flags whether(=1) or not the page is present. */
2151 uint32_t u1Present : 1;
2152 /** Chunk of reserved bits. */
2153 uint32_t u2Reserved : 2;
2154 /** Write Thru flag. If PAT enabled, bit 0 of the index. */
2155 uint32_t u1WriteThru : 1;
2156 /** Cache disabled flag. If PAT enabled, bit 1 of the index. */
2157 uint32_t u1CacheDisable : 1;
2158 /** Chunk of reserved bits. */
2159 uint32_t u4Reserved : 4;
2160 /** Available for use to system software. */
2161 uint32_t u3Available : 3;
2162 /** Physical Page number of the next level - Low Part. Don't use! */
2163 uint32_t u20PageNoLow : 20;
2164 /** Physical Page number of the next level - High Part. Don't use! */
2165 uint32_t u20PageNoHigh : 20;
2166 /** MBZ bits */
2167 uint32_t u12Reserved : 12;
2168} X86PDPEBITS;
2169#ifndef VBOX_FOR_DTRACE_LIB
2170AssertCompileSize(X86PDPEBITS, 8);
2171#endif
2172/** Pointer to a page directory pointer table entry. */
2173typedef X86PDPEBITS *PX86PTPEBITS;
2174/** Pointer to a const page directory pointer table entry. */
2175typedef const X86PDPEBITS *PCX86PTPEBITS;
2176
2177/**
2178 * Page directory pointer table entry. AMD64 version
2179 */
2180typedef struct X86PDPEAMD64BITS
2181{
2182 /** Flags whether(=1) or not the page is present. */
2183 uint32_t u1Present : 1;
2184 /** Read(=0) / Write(=1) flag. */
2185 uint32_t u1Write : 1;
2186 /** User(=1) / Supervisor (=0) flag. */
2187 uint32_t u1User : 1;
2188 /** Write Thru flag. If PAT enabled, bit 0 of the index. */
2189 uint32_t u1WriteThru : 1;
2190 /** Cache disabled flag. If PAT enabled, bit 1 of the index. */
2191 uint32_t u1CacheDisable : 1;
2192 /** Accessed flag.
2193 * Indicates that the page have been read or written to. */
2194 uint32_t u1Accessed : 1;
2195 /** Chunk of reserved bits. */
2196 uint32_t u3Reserved : 3;
2197 /** Available for use to system software. */
2198 uint32_t u3Available : 3;
2199 /** Physical Page number of the next level - Low Part. Don't use! */
2200 uint32_t u20PageNoLow : 20;
2201 /** Physical Page number of the next level - High Part. Don't use! */
2202 uint32_t u20PageNoHigh : 20;
2203 /** MBZ bits */
2204 uint32_t u11Reserved : 11;
2205 /** No Execute flag. */
2206 uint32_t u1NoExecute : 1;
2207} X86PDPEAMD64BITS;
2208#ifndef VBOX_FOR_DTRACE_LIB
2209AssertCompileSize(X86PDPEAMD64BITS, 8);
2210#endif
2211/** Pointer to a page directory pointer table entry. */
2212typedef X86PDPEAMD64BITS *PX86PDPEAMD64BITS;
2213/** Pointer to a const page directory pointer table entry. */
2214typedef const X86PDPEAMD64BITS *PCX86PDPEAMD64BITS;
2215
2216/**
2217 * Page directory pointer table entry for 1GB page. (AMD64 only)
2218 */
2219typedef struct X86PDPE1GB
2220{
2221 /** 0: Flags whether(=1) or not the page is present. */
2222 uint32_t u1Present : 1;
2223 /** 1: Read(=0) / Write(=1) flag. */
2224 uint32_t u1Write : 1;
2225 /** 2: User(=1) / Supervisor (=0) flag. */
2226 uint32_t u1User : 1;
2227 /** 3: Write Thru flag. If PAT enabled, bit 0 of the index. */
2228 uint32_t u1WriteThru : 1;
2229 /** 4: Cache disabled flag. If PAT enabled, bit 1 of the index. */
2230 uint32_t u1CacheDisable : 1;
2231 /** 5: Accessed flag.
2232 * Indicates that the page have been read or written to. */
2233 uint32_t u1Accessed : 1;
2234 /** 6: Dirty flag for 1GB pages. */
2235 uint32_t u1Dirty : 1;
2236 /** 7: Indicates 1GB page if set. */
2237 uint32_t u1Size : 1;
2238 /** 8: Global 1GB page. */
2239 uint32_t u1Global: 1;
2240 /** 9-11: Available for use to system software. */
2241 uint32_t u3Available : 3;
2242 /** 12: PAT bit for 1GB page. */
2243 uint32_t u1PAT : 1;
2244 /** 13-29: MBZ bits. */
2245 uint32_t u17Reserved : 17;
2246 /** 30-31: Physical page number - Low Part. Don't use! */
2247 uint32_t u2PageNoLow : 2;
2248 /** 32-51: Physical Page number of the next level - High Part. Don't use! */
2249 uint32_t u20PageNoHigh : 20;
2250 /** 52-62: MBZ bits */
2251 uint32_t u11Reserved : 11;
2252 /** 63: No Execute flag. */
2253 uint32_t u1NoExecute : 1;
2254} X86PDPE1GB;
2255#ifndef VBOX_FOR_DTRACE_LIB
2256AssertCompileSize(X86PDPE1GB, 8);
2257#endif
2258/** Pointer to a page directory pointer table entry for a 1GB page. */
2259typedef X86PDPE1GB *PX86PDPE1GB;
2260/** Pointer to a const page directory pointer table entry for a 1GB page. */
2261typedef const X86PDPE1GB *PCX86PDPE1GB;
2262
2263/**
2264 * Page directory pointer table entry.
2265 */
2266typedef union X86PDPE
2267{
2268 /** Unsigned integer view. */
2269 X86PGPAEUINT u;
2270 /** Normal view. */
2271 X86PDPEBITS n;
2272 /** AMD64 view. */
2273 X86PDPEAMD64BITS lm;
2274 /** AMD64 big view. */
2275 X86PDPE1GB b;
2276 /** 8 bit unsigned integer view. */
2277 uint8_t au8[8];
2278 /** 16 bit unsigned integer view. */
2279 uint16_t au16[4];
2280 /** 32 bit unsigned integer view. */
2281 uint32_t au32[2];
2282} X86PDPE;
2283#ifndef VBOX_FOR_DTRACE_LIB
2284AssertCompileSize(X86PDPE, 8);
2285#endif
2286/** Pointer to a page directory pointer table entry. */
2287typedef X86PDPE *PX86PDPE;
2288/** Pointer to a const page directory pointer table entry. */
2289typedef const X86PDPE *PCX86PDPE;
2290
2291
2292/**
2293 * Page directory pointer table.
2294 */
2295typedef struct X86PDPT
2296{
2297 /** PDE Array. */
2298 X86PDPE a[X86_PG_AMD64_PDPE_ENTRIES];
2299} X86PDPT;
2300#ifndef VBOX_FOR_DTRACE_LIB
2301AssertCompileSize(X86PDPT, 4096);
2302#endif
2303/** Pointer to a page directory pointer table. */
2304typedef X86PDPT *PX86PDPT;
2305/** Pointer to a const page directory pointer table. */
2306typedef const X86PDPT *PCX86PDPT;
2307
2308/** The page shift to get the PDPT index. */
2309#define X86_PDPT_SHIFT 30
2310/** The PDPT index mask (apply to a shifted page address). (32 bits PAE) */
2311#define X86_PDPT_MASK_PAE 0x3
2312/** The PDPT index mask (apply to a shifted page address). (64 bits PAE)*/
2313#define X86_PDPT_MASK_AMD64 0x1ff
2314
2315/** @} */
2316
2317
2318/** @name Page Map Level-4 Entry (Long Mode PAE)
2319 * @{
2320 */
2321/** Bit 0 - P - Present bit. */
2322#define X86_PML4E_P RT_BIT_32(0)
2323/** Bit 1 - R/W - Read (clear) / Write (set) bit. */
2324#define X86_PML4E_RW RT_BIT_32(1)
2325/** Bit 2 - U/S - User (set) / Supervisor (clear) bit. */
2326#define X86_PML4E_US RT_BIT_32(2)
2327/** Bit 3 - PWT - Page level write thru bit. */
2328#define X86_PML4E_PWT RT_BIT_32(3)
2329/** Bit 4 - PCD - Page level cache disable bit. */
2330#define X86_PML4E_PCD RT_BIT_32(4)
2331/** Bit 5 - A - Access bit. */
2332#define X86_PML4E_A RT_BIT_32(5)
2333/** Bits 9-11 - - Available for use to system software. */
2334#define X86_PML4E_AVL_MASK (RT_BIT_32(9) | RT_BIT_32(10) | RT_BIT_32(11))
2335/** Bits 12-51 - - PAE - Physical Page number of the next level. */
2336#define X86_PML4E_PG_MASK UINT64_C(0x000ffffffffff000)
2337/** Bits 8, 7 - - MBZ bits when NX is active. */
2338#define X86_PML4E_MBZ_MASK_NX UINT64_C(0x0000000000000080)
2339/** Bits 63, 7 - - MBZ bits when no NX. */
2340#define X86_PML4E_MBZ_MASK_NO_NX UINT64_C(0x8000000000000080)
2341/** Bits 63 - NX - PAE - No execution flag. */
2342#define X86_PML4E_NX RT_BIT_64(63)
2343
2344/**
2345 * Page Map Level-4 Entry
2346 */
2347typedef struct X86PML4EBITS
2348{
2349 /** Flags whether(=1) or not the page is present. */
2350 uint32_t u1Present : 1;
2351 /** Read(=0) / Write(=1) flag. */
2352 uint32_t u1Write : 1;
2353 /** User(=1) / Supervisor (=0) flag. */
2354 uint32_t u1User : 1;
2355 /** Write Thru flag. If PAT enabled, bit 0 of the index. */
2356 uint32_t u1WriteThru : 1;
2357 /** Cache disabled flag. If PAT enabled, bit 1 of the index. */
2358 uint32_t u1CacheDisable : 1;
2359 /** Accessed flag.
2360 * Indicates that the page have been read or written to. */
2361 uint32_t u1Accessed : 1;
2362 /** Chunk of reserved bits. */
2363 uint32_t u3Reserved : 3;
2364 /** Available for use to system software. */
2365 uint32_t u3Available : 3;
2366 /** Physical Page number of the next level - Low Part. Don't use! */
2367 uint32_t u20PageNoLow : 20;
2368 /** Physical Page number of the next level - High Part. Don't use! */
2369 uint32_t u20PageNoHigh : 20;
2370 /** MBZ bits */
2371 uint32_t u11Reserved : 11;
2372 /** No Execute flag. */
2373 uint32_t u1NoExecute : 1;
2374} X86PML4EBITS;
2375#ifndef VBOX_FOR_DTRACE_LIB
2376AssertCompileSize(X86PML4EBITS, 8);
2377#endif
2378/** Pointer to a page map level-4 entry. */
2379typedef X86PML4EBITS *PX86PML4EBITS;
2380/** Pointer to a const page map level-4 entry. */
2381typedef const X86PML4EBITS *PCX86PML4EBITS;
2382
2383/**
2384 * Page Map Level-4 Entry.
2385 */
2386typedef union X86PML4E
2387{
2388 /** Unsigned integer view. */
2389 X86PGPAEUINT u;
2390 /** Normal view. */
2391 X86PML4EBITS n;
2392 /** 8 bit unsigned integer view. */
2393 uint8_t au8[8];
2394 /** 16 bit unsigned integer view. */
2395 uint16_t au16[4];
2396 /** 32 bit unsigned integer view. */
2397 uint32_t au32[2];
2398} X86PML4E;
2399#ifndef VBOX_FOR_DTRACE_LIB
2400AssertCompileSize(X86PML4E, 8);
2401#endif
2402/** Pointer to a page map level-4 entry. */
2403typedef X86PML4E *PX86PML4E;
2404/** Pointer to a const page map level-4 entry. */
2405typedef const X86PML4E *PCX86PML4E;
2406
2407
2408/**
2409 * Page Map Level-4.
2410 */
2411typedef struct X86PML4
2412{
2413 /** PDE Array. */
2414 X86PML4E a[X86_PG_PAE_ENTRIES];
2415} X86PML4;
2416#ifndef VBOX_FOR_DTRACE_LIB
2417AssertCompileSize(X86PML4, 4096);
2418#endif
2419/** Pointer to a page map level-4. */
2420typedef X86PML4 *PX86PML4;
2421/** Pointer to a const page map level-4. */
2422typedef const X86PML4 *PCX86PML4;
2423
2424/** The page shift to get the PML4 index. */
2425#define X86_PML4_SHIFT 39
2426/** The PML4 index mask (apply to a shifted page address). */
2427#define X86_PML4_MASK 0x1ff
2428
2429/** @} */
2430
2431/** @} */
2432
2433/**
2434 * 32-bit protected mode FSTENV image.
2435 */
2436typedef struct X86FSTENV32P
2437{
2438 uint16_t FCW;
2439 uint16_t padding1;
2440 uint16_t FSW;
2441 uint16_t padding2;
2442 uint16_t FTW;
2443 uint16_t padding3;
2444 uint32_t FPUIP;
2445 uint16_t FPUCS;
2446 uint16_t FOP;
2447 uint32_t FPUDP;
2448 uint16_t FPUDS;
2449 uint16_t padding4;
2450} X86FSTENV32P;
2451/** Pointer to a 32-bit protected mode FSTENV image. */
2452typedef X86FSTENV32P *PX86FSTENV32P;
2453/** Pointer to a const 32-bit protected mode FSTENV image. */
2454typedef X86FSTENV32P const *PCX86FSTENV32P;
2455
2456
2457/**
2458 * 80-bit MMX/FPU register type.
2459 */
2460typedef struct X86FPUMMX
2461{
2462 uint8_t reg[10];
2463} X86FPUMMX;
2464#ifndef VBOX_FOR_DTRACE_LIB
2465AssertCompileSize(X86FPUMMX, 10);
2466#endif
2467/** Pointer to a 80-bit MMX/FPU register type. */
2468typedef X86FPUMMX *PX86FPUMMX;
2469/** Pointer to a const 80-bit MMX/FPU register type. */
2470typedef const X86FPUMMX *PCX86FPUMMX;
2471
2472/** FPU (x87) register. */
2473typedef union X86FPUREG
2474{
2475 /** MMX view. */
2476 uint64_t mmx;
2477 /** FPU view - todo. */
2478 X86FPUMMX fpu;
2479 /** Extended precision floating point view. */
2480 RTFLOAT80U r80;
2481 /** Extended precision floating point view v2 */
2482 RTFLOAT80U2 r80Ex;
2483 /** 8-bit view. */
2484 uint8_t au8[16];
2485 /** 16-bit view. */
2486 uint16_t au16[8];
2487 /** 32-bit view. */
2488 uint32_t au32[4];
2489 /** 64-bit view. */
2490 uint64_t au64[2];
2491 /** 128-bit view. (yeah, very helpful) */
2492 uint128_t au128[1];
2493} X86FPUREG;
2494#ifndef VBOX_FOR_DTRACE_LIB
2495AssertCompileSize(X86FPUREG, 16);
2496#endif
2497/** Pointer to a FPU register. */
2498typedef X86FPUREG *PX86FPUREG;
2499/** Pointer to a const FPU register. */
2500typedef X86FPUREG const *PCX86FPUREG;
2501
2502/**
2503 * XMM register union.
2504 */
2505typedef union X86XMMREG
2506{
2507 /** XMM Register view *. */
2508 uint128_t xmm;
2509 /** 8-bit view. */
2510 uint8_t au8[16];
2511 /** 16-bit view. */
2512 uint16_t au16[8];
2513 /** 32-bit view. */
2514 uint32_t au32[4];
2515 /** 64-bit view. */
2516 uint64_t au64[2];
2517 /** 128-bit view. (yeah, very helpful) */
2518 uint128_t au128[1];
2519} X86XMMREG;
2520#ifndef VBOX_FOR_DTRACE_LIB
2521AssertCompileSize(X86XMMREG, 16);
2522#endif
2523/** Pointer to an XMM register state. */
2524typedef X86XMMREG *PX86XMMREG;
2525/** Pointer to a const XMM register state. */
2526typedef X86XMMREG const *PCX86XMMREG;
2527
2528/**
2529 * YMM register union.
2530 */
2531typedef union X86YMMREG
2532{
2533 /** 8-bit view. */
2534 uint8_t au8[32];
2535 /** 16-bit view. */
2536 uint16_t au16[16];
2537 /** 32-bit view. */
2538 uint32_t au32[8];
2539 /** 64-bit view. */
2540 uint64_t au64[4];
2541 /** 128-bit view. (yeah, very helpful) */
2542 uint128_t au128[2];
2543 /** XMM sub register view. */
2544 X86XMMREG aXmm[2];
2545} X86YMMREG;
2546#ifndef VBOX_FOR_DTRACE_LIB
2547AssertCompileSize(X86YMMREG, 32);
2548#endif
2549/** Pointer to an YMM register state. */
2550typedef X86YMMREG *PX86YMMREG;
2551/** Pointer to a const YMM register state. */
2552typedef X86YMMREG const *PCX86YMMREG;
2553
2554/**
2555 * ZMM register union.
2556 */
2557typedef union X86ZMMREG
2558{
2559 /** 8-bit view. */
2560 uint8_t au8[64];
2561 /** 16-bit view. */
2562 uint16_t au16[32];
2563 /** 32-bit view. */
2564 uint32_t au32[16];
2565 /** 64-bit view. */
2566 uint64_t au64[8];
2567 /** 128-bit view. (yeah, very helpful) */
2568 uint128_t au128[4];
2569 /** XMM sub register view. */
2570 X86XMMREG aXmm[4];
2571 /** YMM sub register view. */
2572 X86YMMREG aYmm[2];
2573} X86ZMMREG;
2574#ifndef VBOX_FOR_DTRACE_LIB
2575AssertCompileSize(X86ZMMREG, 64);
2576#endif
2577/** Pointer to an ZMM register state. */
2578typedef X86ZMMREG *PX86ZMMREG;
2579/** Pointer to a const ZMM register state. */
2580typedef X86ZMMREG const *PCX86ZMMREG;
2581
2582
2583/**
2584 * 32-bit FPU state (aka FSAVE/FRSTOR Memory Region).
2585 * @todo verify this...
2586 */
2587#pragma pack(1)
2588typedef struct X86FPUSTATE
2589{
2590 /** 0x00 - Control word. */
2591 uint16_t FCW;
2592 /** 0x02 - Alignment word */
2593 uint16_t Dummy1;
2594 /** 0x04 - Status word. */
2595 uint16_t FSW;
2596 /** 0x06 - Alignment word */
2597 uint16_t Dummy2;
2598 /** 0x08 - Tag word */
2599 uint16_t FTW;
2600 /** 0x0a - Alignment word */
2601 uint16_t Dummy3;
2602
2603 /** 0x0c - Instruction pointer. */
2604 uint32_t FPUIP;
2605 /** 0x10 - Code selector. */
2606 uint16_t CS;
2607 /** 0x12 - Opcode. */
2608 uint16_t FOP;
2609 /** 0x14 - FOO. */
2610 uint32_t FPUOO;
2611 /** 0x18 - FOS. */
2612 uint32_t FPUOS;
2613 /** 0x1c - FPU register. */
2614 X86FPUREG regs[8];
2615} X86FPUSTATE;
2616#pragma pack()
2617/** Pointer to a FPU state. */
2618typedef X86FPUSTATE *PX86FPUSTATE;
2619/** Pointer to a const FPU state. */
2620typedef const X86FPUSTATE *PCX86FPUSTATE;
2621
2622/**
2623 * FPU Extended state (aka FXSAVE/FXRSTORE Memory Region).
2624 */
2625#pragma pack(1)
2626typedef struct X86FXSTATE
2627{
2628 /** 0x00 - Control word. */
2629 uint16_t FCW;
2630 /** 0x02 - Status word. */
2631 uint16_t FSW;
2632 /** 0x04 - Tag word. (The upper byte is always zero.) */
2633 uint16_t FTW;
2634 /** 0x06 - Opcode. */
2635 uint16_t FOP;
2636 /** 0x08 - Instruction pointer. */
2637 uint32_t FPUIP;
2638 /** 0x0c - Code selector. */
2639 uint16_t CS;
2640 uint16_t Rsrvd1;
2641 /** 0x10 - Data pointer. */
2642 uint32_t FPUDP;
2643 /** 0x14 - Data segment */
2644 uint16_t DS;
2645 /** 0x16 */
2646 uint16_t Rsrvd2;
2647 /** 0x18 */
2648 uint32_t MXCSR;
2649 /** 0x1c */
2650 uint32_t MXCSR_MASK;
2651 /** 0x20 - FPU registers. */
2652 X86FPUREG aRegs[8];
2653 /** 0xA0 - XMM registers - 8 registers in 32 bits mode, 16 in long mode. */
2654 X86XMMREG aXMM[16];
2655 /* - offset 416 - */
2656 uint32_t au32RsrvdRest[(464 - 416) / sizeof(uint32_t)];
2657 /* - offset 464 - Software usable reserved bits. */
2658 uint32_t au32RsrvdForSoftware[(512 - 464) / sizeof(uint32_t)];
2659} X86FXSTATE;
2660#pragma pack()
2661/** Pointer to a FPU Extended state. */
2662typedef X86FXSTATE *PX86FXSTATE;
2663/** Pointer to a const FPU Extended state. */
2664typedef const X86FXSTATE *PCX86FXSTATE;
2665
2666/** Offset for software usable reserved bits (464:511) where we store a 32-bit
2667 * magic. Don't forget to update x86.mac if you change this! */
2668#define X86_OFF_FXSTATE_RSVD 0x1d0
2669/** The 32-bit magic used to recognize if this a 32-bit FPU state. Don't
2670 * forget to update x86.mac if you change this!
2671 * @todo r=bird: This has nothing what-so-ever to do here.... */
2672#define X86_FXSTATE_RSVD_32BIT_MAGIC 0x32b3232b
2673#ifndef VBOX_FOR_DTRACE_LIB
2674AssertCompileSize(X86FXSTATE, 512);
2675AssertCompileMemberOffset(X86FXSTATE, au32RsrvdForSoftware, X86_OFF_FXSTATE_RSVD);
2676#endif
2677
2678/** @name FPU status word flags.
2679 * @{ */
2680/** Exception Flag: Invalid operation. */
2681#define X86_FSW_IE RT_BIT_32(0)
2682/** Exception Flag: Denormalized operand. */
2683#define X86_FSW_DE RT_BIT_32(1)
2684/** Exception Flag: Zero divide. */
2685#define X86_FSW_ZE RT_BIT_32(2)
2686/** Exception Flag: Overflow. */
2687#define X86_FSW_OE RT_BIT_32(3)
2688/** Exception Flag: Underflow. */
2689#define X86_FSW_UE RT_BIT_32(4)
2690/** Exception Flag: Precision. */
2691#define X86_FSW_PE RT_BIT_32(5)
2692/** Stack fault. */
2693#define X86_FSW_SF RT_BIT_32(6)
2694/** Error summary status. */
2695#define X86_FSW_ES RT_BIT_32(7)
2696/** Mask of exceptions flags, excluding the summary bit. */
2697#define X86_FSW_XCPT_MASK UINT16_C(0x007f)
2698/** Mask of exceptions flags, including the summary bit. */
2699#define X86_FSW_XCPT_ES_MASK UINT16_C(0x00ff)
2700/** Condition code 0. */
2701#define X86_FSW_C0 RT_BIT_32(8)
2702/** Condition code 1. */
2703#define X86_FSW_C1 RT_BIT_32(9)
2704/** Condition code 2. */
2705#define X86_FSW_C2 RT_BIT_32(10)
2706/** Top of the stack mask. */
2707#define X86_FSW_TOP_MASK UINT16_C(0x3800)
2708/** TOP shift value. */
2709#define X86_FSW_TOP_SHIFT 11
2710/** Mask for getting TOP value after shifting it right. */
2711#define X86_FSW_TOP_SMASK UINT16_C(0x0007)
2712/** Get the TOP value. */
2713#define X86_FSW_TOP_GET(a_uFsw) (((a_uFsw) >> X86_FSW_TOP_SHIFT) & X86_FSW_TOP_SMASK)
2714/** Condition code 3. */
2715#define X86_FSW_C3 RT_BIT_32(14)
2716/** Mask of exceptions flags, including the summary bit. */
2717#define X86_FSW_C_MASK UINT16_C(0x4700)
2718/** FPU busy. */
2719#define X86_FSW_B RT_BIT_32(15)
2720/** @} */
2721
2722
2723/** @name FPU control word flags.
2724 * @{ */
2725/** Exception Mask: Invalid operation. */
2726#define X86_FCW_IM RT_BIT_32(0)
2727/** Exception Mask: Denormalized operand. */
2728#define X86_FCW_DM RT_BIT_32(1)
2729/** Exception Mask: Zero divide. */
2730#define X86_FCW_ZM RT_BIT_32(2)
2731/** Exception Mask: Overflow. */
2732#define X86_FCW_OM RT_BIT_32(3)
2733/** Exception Mask: Underflow. */
2734#define X86_FCW_UM RT_BIT_32(4)
2735/** Exception Mask: Precision. */
2736#define X86_FCW_PM RT_BIT_32(5)
2737/** Mask all exceptions, the value typically loaded (by for instance fninit).
2738 * @remarks This includes reserved bit 6. */
2739#define X86_FCW_MASK_ALL UINT16_C(0x007f)
2740/** Mask all exceptions. Same as X86_FSW_XCPT_MASK. */
2741#define X86_FCW_XCPT_MASK UINT16_C(0x003f)
2742/** Precision control mask. */
2743#define X86_FCW_PC_MASK UINT16_C(0x0300)
2744/** Precision control: 24-bit. */
2745#define X86_FCW_PC_24 UINT16_C(0x0000)
2746/** Precision control: Reserved. */
2747#define X86_FCW_PC_RSVD UINT16_C(0x0100)
2748/** Precision control: 53-bit. */
2749#define X86_FCW_PC_53 UINT16_C(0x0200)
2750/** Precision control: 64-bit. */
2751#define X86_FCW_PC_64 UINT16_C(0x0300)
2752/** Rounding control mask. */
2753#define X86_FCW_RC_MASK UINT16_C(0x0c00)
2754/** Rounding control: To nearest. */
2755#define X86_FCW_RC_NEAREST UINT16_C(0x0000)
2756/** Rounding control: Down. */
2757#define X86_FCW_RC_DOWN UINT16_C(0x0400)
2758/** Rounding control: Up. */
2759#define X86_FCW_RC_UP UINT16_C(0x0800)
2760/** Rounding control: Towards zero. */
2761#define X86_FCW_RC_ZERO UINT16_C(0x0c00)
2762/** Bits which should be zero, apparently. */
2763#define X86_FCW_ZERO_MASK UINT16_C(0xf080)
2764/** @} */
2765
2766/** @name SSE MXCSR
2767 * @{ */
2768/** Exception Flag: Invalid operation. */
2769#define X86_MXSCR_IE RT_BIT_32(0)
2770/** Exception Flag: Denormalized operand. */
2771#define X86_MXSCR_DE RT_BIT_32(1)
2772/** Exception Flag: Zero divide. */
2773#define X86_MXSCR_ZE RT_BIT_32(2)
2774/** Exception Flag: Overflow. */
2775#define X86_MXSCR_OE RT_BIT_32(3)
2776/** Exception Flag: Underflow. */
2777#define X86_MXSCR_UE RT_BIT_32(4)
2778/** Exception Flag: Precision. */
2779#define X86_MXSCR_PE RT_BIT_32(5)
2780
2781/** Denormals are zero. */
2782#define X86_MXSCR_DAZ RT_BIT_32(6)
2783
2784/** Exception Mask: Invalid operation. */
2785#define X86_MXSCR_IM RT_BIT_32(7)
2786/** Exception Mask: Denormalized operand. */
2787#define X86_MXSCR_DM RT_BIT_32(8)
2788/** Exception Mask: Zero divide. */
2789#define X86_MXSCR_ZM RT_BIT_32(9)
2790/** Exception Mask: Overflow. */
2791#define X86_MXSCR_OM RT_BIT_32(10)
2792/** Exception Mask: Underflow. */
2793#define X86_MXSCR_UM RT_BIT_32(11)
2794/** Exception Mask: Precision. */
2795#define X86_MXSCR_PM RT_BIT_32(12)
2796
2797/** Rounding control mask. */
2798#define X86_MXSCR_RC_MASK UINT16_C(0x6000)
2799/** Rounding control: To nearest. */
2800#define X86_MXSCR_RC_NEAREST UINT16_C(0x0000)
2801/** Rounding control: Down. */
2802#define X86_MXSCR_RC_DOWN UINT16_C(0x2000)
2803/** Rounding control: Up. */
2804#define X86_MXSCR_RC_UP UINT16_C(0x4000)
2805/** Rounding control: Towards zero. */
2806#define X86_MXSCR_RC_ZERO UINT16_C(0x6000)
2807
2808/** Flush-to-zero for masked underflow. */
2809#define X86_MXSCR_FZ RT_BIT_32(15)
2810
2811/** Misaligned Exception Mask (AMD MISALIGNSSE). */
2812#define X86_MXSCR_MM RT_BIT_32(17)
2813/** @} */
2814
2815/**
2816 * XSAVE header.
2817 */
2818typedef struct X86XSAVEHDR
2819{
2820 /** XTATE_BV - Bitmap indicating whether a component is in the state. */
2821 uint64_t bmXState;
2822 /** XCOMP_BC - Bitmap used by instructions applying structure compaction. */
2823 uint64_t bmXComp;
2824 /** Reserved for furture extensions, probably MBZ. */
2825 uint64_t au64Reserved[6];
2826} X86XSAVEHDR;
2827#ifndef VBOX_FOR_DTRACE_LIB
2828AssertCompileSize(X86XSAVEHDR, 64);
2829#endif
2830/** Pointer to an XSAVE header. */
2831typedef X86XSAVEHDR *PX86XSAVEHDR;
2832/** Pointer to a const XSAVE header. */
2833typedef X86XSAVEHDR const *PCX86XSAVEHDR;
2834
2835
2836/**
2837 * The high 128-bit YMM register state (XSAVE_C_YMM).
2838 * (The lower 128-bits being in X86FXSTATE.)
2839 */
2840typedef struct X86XSAVEYMMHI
2841{
2842 /** 16 registers in 64-bit mode, 8 in 32-bit mode. */
2843 X86XMMREG aYmmHi[16];
2844} X86XSAVEYMMHI;
2845#ifndef VBOX_FOR_DTRACE_LIB
2846AssertCompileSize(X86XSAVEYMMHI, 256);
2847#endif
2848/** Pointer to a high 128-bit YMM register state. */
2849typedef X86XSAVEYMMHI *PX86XSAVEYMMHI;
2850/** Pointer to a const high 128-bit YMM register state. */
2851typedef X86XSAVEYMMHI const *PCX86XSAVEYMMHI;
2852
2853/**
2854 * Intel MPX bound registers state (XSAVE_C_BNDREGS).
2855 */
2856typedef struct X86XSAVEBNDREGS
2857{
2858 /** Array of registers (BND0...BND3). */
2859 struct
2860 {
2861 /** Lower bound. */
2862 uint64_t uLowerBound;
2863 /** Upper bound. */
2864 uint64_t uUpperBound;
2865 } aRegs[4];
2866} X86XSAVEBNDREGS;
2867#ifndef VBOX_FOR_DTRACE_LIB
2868AssertCompileSize(X86XSAVEBNDREGS, 64);
2869#endif
2870/** Pointer to a MPX bound register state. */
2871typedef X86XSAVEBNDREGS *PX86XSAVEBNDREGS;
2872/** Pointer to a const MPX bound register state. */
2873typedef X86XSAVEBNDREGS const *PCX86XSAVEBNDREGS;
2874
2875/**
2876 * Intel MPX bound config and status register state (XSAVE_C_BNDCSR).
2877 */
2878typedef struct X86XSAVEBNDCFG
2879{
2880 uint64_t fConfig;
2881 uint64_t fStatus;
2882} X86XSAVEBNDCFG;
2883#ifndef VBOX_FOR_DTRACE_LIB
2884AssertCompileSize(X86XSAVEBNDCFG, 16);
2885#endif
2886/** Pointer to a MPX bound config and status register state. */
2887typedef X86XSAVEBNDCFG *PX86XSAVEBNDCFG;
2888/** Pointer to a const MPX bound config and status register state. */
2889typedef X86XSAVEBNDCFG *PCX86XSAVEBNDCFG;
2890
2891/**
2892 * AVX-512 opmask state (XSAVE_C_OPMASK).
2893 */
2894typedef struct X86XSAVEOPMASK
2895{
2896 /** The K0..K7 values. */
2897 uint64_t aKRegs[8];
2898} X86XSAVEOPMASK;
2899#ifndef VBOX_FOR_DTRACE_LIB
2900AssertCompileSize(X86XSAVEOPMASK, 64);
2901#endif
2902/** Pointer to a AVX-512 opmask state. */
2903typedef X86XSAVEOPMASK *PX86XSAVEOPMASK;
2904/** Pointer to a const AVX-512 opmask state. */
2905typedef X86XSAVEOPMASK const *PCX86XSAVEOPMASK;
2906
2907/**
2908 * ZMM0-15 upper 256 bits introduced in AVX-512 (XSAVE_C_ZMM_HI256).
2909 */
2910typedef struct X86XSAVEZMMHI256
2911{
2912 /** Upper 256-bits of ZMM0-15. */
2913 X86YMMREG aHi256Regs[16];
2914} X86XSAVEZMMHI256;
2915#ifndef VBOX_FOR_DTRACE_LIB
2916AssertCompileSize(X86XSAVEZMMHI256, 512);
2917#endif
2918/** Pointer to a state comprising the upper 256-bits of ZMM0-15. */
2919typedef X86XSAVEZMMHI256 *PX86XSAVEZMMHI256;
2920/** Pointer to a const state comprising the upper 256-bits of ZMM0-15. */
2921typedef X86XSAVEZMMHI256 const *PCX86XSAVEZMMHI256;
2922
2923/**
2924 * ZMM16-31 register state introduced in AVX-512 (XSAVE_C_ZMM_16HI).
2925 */
2926typedef struct X86XSAVEZMM16HI
2927{
2928 /** ZMM16 thru ZMM31. */
2929 X86ZMMREG aRegs[16];
2930} X86XSAVEZMM16HI;
2931#ifndef VBOX_FOR_DTRACE_LIB
2932AssertCompileSize(X86XSAVEZMM16HI, 1024);
2933#endif
2934/** Pointer to a state comprising ZMM16-32. */
2935typedef X86XSAVEZMM16HI *PX86XSAVEZMM16HI;
2936/** Pointer to a const state comprising ZMM16-32. */
2937typedef X86XSAVEZMM16HI const *PCX86XSAVEZMM16HI;
2938
2939/**
2940 * AMD Light weight profiling state (XSAVE_C_LWP).
2941 *
2942 * We probably won't play with this as AMD seems to be dropping from their "zen"
2943 * processor micro architecture.
2944 */
2945typedef struct X86XSAVELWP
2946{
2947 /** Details when needed. */
2948 uint64_t auLater[128/8];
2949} X86XSAVELWP;
2950#ifndef VBOX_FOR_DTRACE_LIB
2951AssertCompileSize(X86XSAVELWP, 128);
2952#endif
2953
2954
2955/**
2956 * x86 FPU/SSE/AVX/XXXX state.
2957 *
2958 * Please bump DBGFCORE_FMT_VERSION by 1 in dbgfcorefmt.h if you make any
2959 * changes to this structure.
2960 */
2961typedef struct X86XSAVEAREA
2962{
2963 /** The x87 and SSE region (or legacy region if you like). */
2964 X86FXSTATE x87;
2965 /** The XSAVE header. */
2966 X86XSAVEHDR Hdr;
2967 /** Beyond the header, there isn't really a fixed layout, but we can
2968 generally assume the YMM (AVX) register extensions are present and
2969 follows immediately. */
2970 union
2971 {
2972 /** This is a typical layout on intel CPUs (good for debuggers). */
2973 struct
2974 {
2975 X86XSAVEYMMHI YmmHi;
2976 X86XSAVEBNDREGS BndRegs;
2977 X86XSAVEBNDCFG BndCfg;
2978 uint8_t abFudgeToMatchDocs[0xB0];
2979 X86XSAVEOPMASK Opmask;
2980 X86XSAVEZMMHI256 ZmmHi256;
2981 X86XSAVEZMM16HI Zmm16Hi;
2982 } Intel;
2983
2984 /** This is a typical layout on AMD Bulldozer type CPUs (good for debuggers). */
2985 struct
2986 {
2987 X86XSAVEYMMHI YmmHi;
2988 X86XSAVELWP Lwp;
2989 } AmdBd;
2990
2991 /** To enbling static deployments that have a reasonable chance of working for
2992 * the next 3-6 CPU generations without running short on space, we allocate a
2993 * lot of extra space here, making the structure a round 8KB in size. This
2994 * leaves us 7616 bytes for extended state. The skylake xeons are likely to use
2995 * 2112 of these, leaving us with 5504 bytes for future Intel generations. */
2996 uint8_t ab[8192 - 512 - 64];
2997 } u;
2998} X86XSAVEAREA;
2999#ifndef VBOX_FOR_DTRACE_LIB
3000AssertCompileSize(X86XSAVEAREA, 8192);
3001AssertCompileMemberSize(X86XSAVEAREA, u.Intel, 0x840 /*2112 => total 0xa80 (2688) */);
3002AssertCompileMemberOffset(X86XSAVEAREA, Hdr, 0x200);
3003AssertCompileMemberOffset(X86XSAVEAREA, u.Intel.YmmHi, 0x240);
3004AssertCompileMemberOffset(X86XSAVEAREA, u.Intel.BndRegs, 0x340);
3005AssertCompileMemberOffset(X86XSAVEAREA, u.Intel.BndCfg, 0x380);
3006AssertCompileMemberOffset(X86XSAVEAREA, u.Intel.Opmask, 0x440 /* 1088 */);
3007AssertCompileMemberOffset(X86XSAVEAREA, u.Intel.ZmmHi256, 0x480 /* 1152 */);
3008AssertCompileMemberOffset(X86XSAVEAREA, u.Intel.Zmm16Hi, 0x680 /* 1664 */);
3009#endif
3010/** Pointer to a XSAVE area. */
3011typedef X86XSAVEAREA *PX86XSAVEAREA;
3012/** Pointer to a const XSAVE area. */
3013typedef X86XSAVEAREA const *PCX86XSAVEAREA;
3014
3015
3016/** @name XSAVE_C_XXX - XSAVE State Components Bits.
3017 * @{ */
3018/** Bit 0 - x87 - Legacy FPU state (bit number) */
3019#define XSAVE_C_X87_BIT 0
3020/** Bit 0 - x87 - Legacy FPU state. */
3021#define XSAVE_C_X87 RT_BIT_64(XSAVE_C_X87_BIT)
3022/** Bit 1 - SSE - 128-bit SSE state (bit number). */
3023#define XSAVE_C_SSE_BIT 1
3024/** Bit 1 - SSE - 128-bit SSE state. */
3025#define XSAVE_C_SSE RT_BIT_64(XSAVE_C_SSE_BIT)
3026/** Bit 2 - YMM_Hi128 - Upper 128 bits of YMM0-15 (AVX) (bit number). */
3027#define XSAVE_C_YMM_BIT 2
3028/** Bit 2 - YMM_Hi128 - Upper 128 bits of YMM0-15 (AVX). */
3029#define XSAVE_C_YMM RT_BIT_64(XSAVE_C_YMM_BIT)
3030/** Bit 3 - BNDREGS - MPX bound register state (bit number). */
3031#define XSAVE_C_BNDREGS_BIT 3
3032/** Bit 3 - BNDREGS - MPX bound register state. */
3033#define XSAVE_C_BNDREGS RT_BIT_64(XSAVE_C_BNDREGS_BIT)
3034/** Bit 4 - BNDCSR - MPX bound config and status state (bit number). */
3035#define XSAVE_C_BNDCSR_BIT 4
3036/** Bit 4 - BNDCSR - MPX bound config and status state. */
3037#define XSAVE_C_BNDCSR RT_BIT_64(XSAVE_C_BNDCSR_BIT)
3038/** Bit 5 - Opmask - opmask state (bit number). */
3039#define XSAVE_C_OPMASK_BIT 5
3040/** Bit 5 - Opmask - opmask state. */
3041#define XSAVE_C_OPMASK RT_BIT_64(XSAVE_C_OPMASK_BIT)
3042/** Bit 6 - ZMM_Hi256 - Upper 256 bits of ZMM0-15 (AVX-512) (bit number). */
3043#define XSAVE_C_ZMM_HI256_BIT 6
3044/** Bit 6 - ZMM_Hi256 - Upper 256 bits of ZMM0-15 (AVX-512). */
3045#define XSAVE_C_ZMM_HI256 RT_BIT_64(XSAVE_C_ZMM_HI256_BIT)
3046/** Bit 7 - Hi16_ZMM - 512-bits ZMM16-31 state (AVX-512) (bit number). */
3047#define XSAVE_C_ZMM_16HI_BIT 7
3048/** Bit 7 - Hi16_ZMM - 512-bits ZMM16-31 state (AVX-512). */
3049#define XSAVE_C_ZMM_16HI RT_BIT_64(XSAVE_C_ZMM_16HI_BIT)
3050/** Bit 9 - PKRU - Protection-key state (bit number). */
3051#define XSAVE_C_PKRU_BIT 9
3052/** Bit 9 - PKRU - Protection-key state. */
3053#define XSAVE_C_PKRU RT_BIT_64(XSAVE_C_PKRU_BIT)
3054/** Bit 62 - LWP - Lightweight Profiling (AMD) (bit number). */
3055#define XSAVE_C_LWP_BIT 62
3056/** Bit 62 - LWP - Lightweight Profiling (AMD). */
3057#define XSAVE_C_LWP RT_BIT_64(XSAVE_C_LWP_BIT)
3058/** @} */
3059
3060
3061
3062/** @name Selector Descriptor
3063 * @{
3064 */
3065
3066#ifndef VBOX_FOR_DTRACE_LIB
3067/**
3068 * Descriptor attributes (as seen by VT-x).
3069 */
3070typedef struct X86DESCATTRBITS
3071{
3072 /** 00 - Segment Type. */
3073 unsigned u4Type : 4;
3074 /** 04 - Descriptor Type. System(=0) or code/data selector */
3075 unsigned u1DescType : 1;
3076 /** 05 - Descriptor Privilege level. */
3077 unsigned u2Dpl : 2;
3078 /** 07 - Flags selector present(=1) or not. */
3079 unsigned u1Present : 1;
3080 /** 08 - Segment limit 16-19. */
3081 unsigned u4LimitHigh : 4;
3082 /** 0c - Available for system software. */
3083 unsigned u1Available : 1;
3084 /** 0d - 32 bits mode: Reserved - 0, long mode: Long Attribute Bit. */
3085 unsigned u1Long : 1;
3086 /** 0e - This flags meaning depends on the segment type. Try make sense out
3087 * of the intel manual yourself. */
3088 unsigned u1DefBig : 1;
3089 /** 0f - Granularity of the limit. If set 4KB granularity is used, if
3090 * clear byte. */
3091 unsigned u1Granularity : 1;
3092 /** 10 - "Unusable" selector, special Intel (VT-x only?) bit. */
3093 unsigned u1Unusable : 1;
3094} X86DESCATTRBITS;
3095#endif /* !VBOX_FOR_DTRACE_LIB */
3096
3097/** @name X86DESCATTR masks
3098 * @{ */
3099#define X86DESCATTR_TYPE UINT32_C(0x0000000f)
3100#define X86DESCATTR_DT UINT32_C(0x00000010)
3101#define X86DESCATTR_DPL UINT32_C(0x00000060)
3102#define X86DESCATTR_DPL_SHIFT 5 /**< Shift count for the DPL value. */
3103#define X86DESCATTR_P UINT32_C(0x00000080)
3104#define X86DESCATTR_LIMIT_HIGH UINT32_C(0x00000f00)
3105#define X86DESCATTR_AVL UINT32_C(0x00001000)
3106#define X86DESCATTR_L UINT32_C(0x00002000)
3107#define X86DESCATTR_D UINT32_C(0x00004000)
3108#define X86DESCATTR_G UINT32_C(0x00008000)
3109#define X86DESCATTR_UNUSABLE UINT32_C(0x00010000)
3110/** @} */
3111
3112#pragma pack(1)
3113typedef union X86DESCATTR
3114{
3115 /** Unsigned integer view. */
3116 uint32_t u;
3117#ifndef VBOX_FOR_DTRACE_LIB
3118 /** Normal view. */
3119 X86DESCATTRBITS n;
3120#endif
3121} X86DESCATTR;
3122#pragma pack()
3123/** Pointer to descriptor attributes. */
3124typedef X86DESCATTR *PX86DESCATTR;
3125/** Pointer to const descriptor attributes. */
3126typedef const X86DESCATTR *PCX86DESCATTR;
3127
3128#ifndef VBOX_FOR_DTRACE_LIB
3129
3130/**
3131 * Generic descriptor table entry
3132 */
3133#pragma pack(1)
3134typedef struct X86DESCGENERIC
3135{
3136 /** 00 - Limit - Low word. */
3137 unsigned u16LimitLow : 16;
3138 /** 10 - Base address - low word.
3139 * Don't try set this to 24 because MSC is doing stupid things then. */
3140 unsigned u16BaseLow : 16;
3141 /** 20 - Base address - first 8 bits of high word. */
3142 unsigned u8BaseHigh1 : 8;
3143 /** 28 - Segment Type. */
3144 unsigned u4Type : 4;
3145 /** 2c - Descriptor Type. System(=0) or code/data selector */
3146 unsigned u1DescType : 1;
3147 /** 2d - Descriptor Privilege level. */
3148 unsigned u2Dpl : 2;
3149 /** 2f - Flags selector present(=1) or not. */
3150 unsigned u1Present : 1;
3151 /** 30 - Segment limit 16-19. */
3152 unsigned u4LimitHigh : 4;
3153 /** 34 - Available for system software. */
3154 unsigned u1Available : 1;
3155 /** 35 - 32 bits mode: Reserved - 0, long mode: Long Attribute Bit. */
3156 unsigned u1Long : 1;
3157 /** 36 - This flags meaning depends on the segment type. Try make sense out
3158 * of the intel manual yourself. */
3159 unsigned u1DefBig : 1;
3160 /** 37 - Granularity of the limit. If set 4KB granularity is used, if
3161 * clear byte. */
3162 unsigned u1Granularity : 1;
3163 /** 38 - Base address - highest 8 bits. */
3164 unsigned u8BaseHigh2 : 8;
3165} X86DESCGENERIC;
3166#pragma pack()
3167/** Pointer to a generic descriptor entry. */
3168typedef X86DESCGENERIC *PX86DESCGENERIC;
3169/** Pointer to a const generic descriptor entry. */
3170typedef const X86DESCGENERIC *PCX86DESCGENERIC;
3171
3172/** @name Bit offsets of X86DESCGENERIC members.
3173 * @{*/
3174#define X86DESCGENERIC_BIT_OFF_LIMIT_LOW (0) /**< Bit offset of X86DESCGENERIC::u16LimitLow. */
3175#define X86DESCGENERIC_BIT_OFF_BASE_LOW (16) /**< Bit offset of X86DESCGENERIC::u16BaseLow. */
3176#define X86DESCGENERIC_BIT_OFF_BASE_HIGH1 (32) /**< Bit offset of X86DESCGENERIC::u8BaseHigh1. */
3177#define X86DESCGENERIC_BIT_OFF_TYPE (40) /**< Bit offset of X86DESCGENERIC::u4Type. */
3178#define X86DESCGENERIC_BIT_OFF_DESC_TYPE (44) /**< Bit offset of X86DESCGENERIC::u1DescType. */
3179#define X86DESCGENERIC_BIT_OFF_DPL (45) /**< Bit offset of X86DESCGENERIC::u2Dpl. */
3180#define X86DESCGENERIC_BIT_OFF_PRESENT (47) /**< Bit offset of X86DESCGENERIC::uu1Present. */
3181#define X86DESCGENERIC_BIT_OFF_LIMIT_HIGH (48) /**< Bit offset of X86DESCGENERIC::u4LimitHigh. */
3182#define X86DESCGENERIC_BIT_OFF_AVAILABLE (52) /**< Bit offset of X86DESCGENERIC::u1Available. */
3183#define X86DESCGENERIC_BIT_OFF_LONG (53) /**< Bit offset of X86DESCGENERIC::u1Long. */
3184#define X86DESCGENERIC_BIT_OFF_DEF_BIG (54) /**< Bit offset of X86DESCGENERIC::u1DefBig. */
3185#define X86DESCGENERIC_BIT_OFF_GRANULARITY (55) /**< Bit offset of X86DESCGENERIC::u1Granularity. */
3186#define X86DESCGENERIC_BIT_OFF_BASE_HIGH2 (56) /**< Bit offset of X86DESCGENERIC::u8BaseHigh2. */
3187/** @} */
3188
3189
3190/** @name LAR mask
3191 * @{ */
3192#define X86LAR_F_TYPE UINT16_C( 0x0f00)
3193#define X86LAR_F_DT UINT16_C( 0x1000)
3194#define X86LAR_F_DPL UINT16_C( 0x6000)
3195#define X86LAR_F_DPL_SHIFT 13 /**< Shift count for the DPL value. */
3196#define X86LAR_F_P UINT16_C( 0x8000)
3197#define X86LAR_F_AVL UINT32_C(0x00100000)
3198#define X86LAR_F_L UINT32_C(0x00200000)
3199#define X86LAR_F_D UINT32_C(0x00400000)
3200#define X86LAR_F_G UINT32_C(0x00800000)
3201/** @} */
3202
3203
3204/**
3205 * Call-, Interrupt-, Trap- or Task-gate descriptor (legacy).
3206 */
3207typedef struct X86DESCGATE
3208{
3209 /** 00 - Target code segment offset - Low word.
3210 * Ignored if task-gate. */
3211 unsigned u16OffsetLow : 16;
3212 /** 10 - Target code segment selector for call-, interrupt- and trap-gates,
3213 * TSS selector if task-gate. */
3214 unsigned u16Sel : 16;
3215 /** 20 - Number of parameters for a call-gate.
3216 * Ignored if interrupt-, trap- or task-gate. */
3217 unsigned u4ParmCount : 4;
3218 /** 24 - Reserved / ignored. */
3219 unsigned u4Reserved : 4;
3220 /** 28 - Segment Type. */
3221 unsigned u4Type : 4;
3222 /** 2c - Descriptor Type (0 = system). */
3223 unsigned u1DescType : 1;
3224 /** 2d - Descriptor Privilege level. */
3225 unsigned u2Dpl : 2;
3226 /** 2f - Flags selector present(=1) or not. */
3227 unsigned u1Present : 1;
3228 /** 30 - Target code segment offset - High word.
3229 * Ignored if task-gate. */
3230 unsigned u16OffsetHigh : 16;
3231} X86DESCGATE;
3232/** Pointer to a Call-, Interrupt-, Trap- or Task-gate descriptor entry. */
3233typedef X86DESCGATE *PX86DESCGATE;
3234/** Pointer to a const Call-, Interrupt-, Trap- or Task-gate descriptor entry. */
3235typedef const X86DESCGATE *PCX86DESCGATE;
3236
3237#endif /* VBOX_FOR_DTRACE_LIB */
3238
3239/**
3240 * Descriptor table entry.
3241 */
3242#pragma pack(1)
3243typedef union X86DESC
3244{
3245#ifndef VBOX_FOR_DTRACE_LIB
3246 /** Generic descriptor view. */
3247 X86DESCGENERIC Gen;
3248 /** Gate descriptor view. */
3249 X86DESCGATE Gate;
3250#endif
3251
3252 /** 8 bit unsigned integer view. */
3253 uint8_t au8[8];
3254 /** 16 bit unsigned integer view. */
3255 uint16_t au16[4];
3256 /** 32 bit unsigned integer view. */
3257 uint32_t au32[2];
3258 /** 64 bit unsigned integer view. */
3259 uint64_t au64[1];
3260 /** Unsigned integer view. */
3261 uint64_t u;
3262} X86DESC;
3263#ifndef VBOX_FOR_DTRACE_LIB
3264AssertCompileSize(X86DESC, 8);
3265#endif
3266#pragma pack()
3267/** Pointer to descriptor table entry. */
3268typedef X86DESC *PX86DESC;
3269/** Pointer to const descriptor table entry. */
3270typedef const X86DESC *PCX86DESC;
3271
3272/** @def X86DESC_BASE
3273 * Return the base address of a descriptor.
3274 */
3275#define X86DESC_BASE(a_pDesc) /*ASM-NOINC*/ \
3276 ( ((uint32_t)((a_pDesc)->Gen.u8BaseHigh2) << 24) \
3277 | ( (a_pDesc)->Gen.u8BaseHigh1 << 16) \
3278 | ( (a_pDesc)->Gen.u16BaseLow ) )
3279
3280/** @def X86DESC_LIMIT
3281 * Return the limit of a descriptor.
3282 */
3283#define X86DESC_LIMIT(a_pDesc) /*ASM-NOINC*/ \
3284 ( ((uint32_t)((a_pDesc)->Gen.u4LimitHigh) << 16) \
3285 | ( (a_pDesc)->Gen.u16LimitLow ) )
3286
3287/** @def X86DESC_LIMIT_G
3288 * Return the limit of a descriptor with the granularity bit taken into account.
3289 * @returns Selector limit (uint32_t).
3290 * @param a_pDesc Pointer to the descriptor.
3291 */
3292#define X86DESC_LIMIT_G(a_pDesc) /*ASM-NOINC*/ \
3293 ( (a_pDesc)->Gen.u1Granularity \
3294 ? ( ( ((uint32_t)(a_pDesc)->Gen.u4LimitHigh << 16) | (a_pDesc)->Gen.u16LimitLow ) << 12 ) | UINT32_C(0xfff) \
3295 : ((uint32_t)(a_pDesc)->Gen.u4LimitHigh << 16) | (a_pDesc)->Gen.u16LimitLow \
3296 )
3297
3298/** @def X86DESC_GET_HID_ATTR
3299 * Get the descriptor attributes for the hidden register.
3300 */
3301#define X86DESC_GET_HID_ATTR(a_pDesc) /*ASM-NOINC*/ \
3302 ( ((a_pDesc)->u >> (16+16+8)) & UINT32_C(0xf0ff) ) /** @todo do we have a define for 0xf0ff? */
3303
3304#ifndef VBOX_FOR_DTRACE_LIB
3305
3306/**
3307 * 64 bits generic descriptor table entry
3308 * Note: most of these bits have no meaning in long mode.
3309 */
3310#pragma pack(1)
3311typedef struct X86DESC64GENERIC
3312{
3313 /** Limit - Low word - *IGNORED*. */
3314 uint32_t u16LimitLow : 16;
3315 /** Base address - low word. - *IGNORED*
3316 * Don't try set this to 24 because MSC is doing stupid things then. */
3317 uint32_t u16BaseLow : 16;
3318 /** Base address - first 8 bits of high word. - *IGNORED* */
3319 uint32_t u8BaseHigh1 : 8;
3320 /** Segment Type. */
3321 uint32_t u4Type : 4;
3322 /** Descriptor Type. System(=0) or code/data selector */
3323 uint32_t u1DescType : 1;
3324 /** Descriptor Privilege level. */
3325 uint32_t u2Dpl : 2;
3326 /** Flags selector present(=1) or not. */
3327 uint32_t u1Present : 1;
3328 /** Segment limit 16-19. - *IGNORED* */
3329 uint32_t u4LimitHigh : 4;
3330 /** Available for system software. - *IGNORED* */
3331 uint32_t u1Available : 1;
3332 /** Long mode flag. */
3333 uint32_t u1Long : 1;
3334 /** This flags meaning depends on the segment type. Try make sense out
3335 * of the intel manual yourself. */
3336 uint32_t u1DefBig : 1;
3337 /** Granularity of the limit. If set 4KB granularity is used, if
3338 * clear byte. - *IGNORED* */
3339 uint32_t u1Granularity : 1;
3340 /** Base address - highest 8 bits. - *IGNORED* */
3341 uint32_t u8BaseHigh2 : 8;
3342 /** Base address - bits 63-32. */
3343 uint32_t u32BaseHigh3 : 32;
3344 uint32_t u8Reserved : 8;
3345 uint32_t u5Zeros : 5;
3346 uint32_t u19Reserved : 19;
3347} X86DESC64GENERIC;
3348#pragma pack()
3349/** Pointer to a generic descriptor entry. */
3350typedef X86DESC64GENERIC *PX86DESC64GENERIC;
3351/** Pointer to a const generic descriptor entry. */
3352typedef const X86DESC64GENERIC *PCX86DESC64GENERIC;
3353
3354/**
3355 * System descriptor table entry (64 bits)
3356 *
3357 * @remarks This is, save a couple of comments, identical to X86DESC64GENERIC...
3358 */
3359#pragma pack(1)
3360typedef struct X86DESC64SYSTEM
3361{
3362 /** Limit - Low word. */
3363 uint32_t u16LimitLow : 16;
3364 /** Base address - low word.
3365 * Don't try set this to 24 because MSC is doing stupid things then. */
3366 uint32_t u16BaseLow : 16;
3367 /** Base address - first 8 bits of high word. */
3368 uint32_t u8BaseHigh1 : 8;
3369 /** Segment Type. */
3370 uint32_t u4Type : 4;
3371 /** Descriptor Type. System(=0) or code/data selector */
3372 uint32_t u1DescType : 1;
3373 /** Descriptor Privilege level. */
3374 uint32_t u2Dpl : 2;
3375 /** Flags selector present(=1) or not. */
3376 uint32_t u1Present : 1;
3377 /** Segment limit 16-19. */
3378 uint32_t u4LimitHigh : 4;
3379 /** Available for system software. */
3380 uint32_t u1Available : 1;
3381 /** Reserved - 0. */
3382 uint32_t u1Reserved : 1;
3383 /** This flags meaning depends on the segment type. Try make sense out
3384 * of the intel manual yourself. */
3385 uint32_t u1DefBig : 1;
3386 /** Granularity of the limit. If set 4KB granularity is used, if
3387 * clear byte. */
3388 uint32_t u1Granularity : 1;
3389 /** Base address - bits 31-24. */
3390 uint32_t u8BaseHigh2 : 8;
3391 /** Base address - bits 63-32. */
3392 uint32_t u32BaseHigh3 : 32;
3393 uint32_t u8Reserved : 8;
3394 uint32_t u5Zeros : 5;
3395 uint32_t u19Reserved : 19;
3396} X86DESC64SYSTEM;
3397#pragma pack()
3398/** Pointer to a system descriptor entry. */
3399typedef X86DESC64SYSTEM *PX86DESC64SYSTEM;
3400/** Pointer to a const system descriptor entry. */
3401typedef const X86DESC64SYSTEM *PCX86DESC64SYSTEM;
3402
3403/**
3404 * Call-, Interrupt-, Trap- or Task-gate descriptor (64-bit).
3405 */
3406typedef struct X86DESC64GATE
3407{
3408 /** Target code segment offset - Low word. */
3409 uint32_t u16OffsetLow : 16;
3410 /** Target code segment selector. */
3411 uint32_t u16Sel : 16;
3412 /** Interrupt stack table for interrupt- and trap-gates.
3413 * Ignored by call-gates. */
3414 uint32_t u3IST : 3;
3415 /** Reserved / ignored. */
3416 uint32_t u5Reserved : 5;
3417 /** Segment Type. */
3418 uint32_t u4Type : 4;
3419 /** Descriptor Type (0 = system). */
3420 uint32_t u1DescType : 1;
3421 /** Descriptor Privilege level. */
3422 uint32_t u2Dpl : 2;
3423 /** Flags selector present(=1) or not. */
3424 uint32_t u1Present : 1;
3425 /** Target code segment offset - High word.
3426 * Ignored if task-gate. */
3427 uint32_t u16OffsetHigh : 16;
3428 /** Target code segment offset - Top dword.
3429 * Ignored if task-gate. */
3430 uint32_t u32OffsetTop : 32;
3431 /** Reserved / ignored / must be zero.
3432 * For call-gates bits 8 thru 12 must be zero, the other gates ignores this. */
3433 uint32_t u32Reserved : 32;
3434} X86DESC64GATE;
3435AssertCompileSize(X86DESC64GATE, 16);
3436/** Pointer to a Call-, Interrupt-, Trap- or Task-gate descriptor entry. */
3437typedef X86DESC64GATE *PX86DESC64GATE;
3438/** Pointer to a const Call-, Interrupt-, Trap- or Task-gate descriptor entry. */
3439typedef const X86DESC64GATE *PCX86DESC64GATE;
3440
3441#endif /* VBOX_FOR_DTRACE_LIB */
3442
3443/**
3444 * Descriptor table entry.
3445 */
3446#pragma pack(1)
3447typedef union X86DESC64
3448{
3449#ifndef VBOX_FOR_DTRACE_LIB
3450 /** Generic descriptor view. */
3451 X86DESC64GENERIC Gen;
3452 /** System descriptor view. */
3453 X86DESC64SYSTEM System;
3454 /** Gate descriptor view. */
3455 X86DESC64GATE Gate;
3456#endif
3457
3458 /** 8 bit unsigned integer view. */
3459 uint8_t au8[16];
3460 /** 16 bit unsigned integer view. */
3461 uint16_t au16[8];
3462 /** 32 bit unsigned integer view. */
3463 uint32_t au32[4];
3464 /** 64 bit unsigned integer view. */
3465 uint64_t au64[2];
3466} X86DESC64;
3467#ifndef VBOX_FOR_DTRACE_LIB
3468AssertCompileSize(X86DESC64, 16);
3469#endif
3470#pragma pack()
3471/** Pointer to descriptor table entry. */
3472typedef X86DESC64 *PX86DESC64;
3473/** Pointer to const descriptor table entry. */
3474typedef const X86DESC64 *PCX86DESC64;
3475
3476/** @def X86DESC64_BASE
3477 * Return the base of a 64-bit descriptor.
3478 */
3479#define X86DESC64_BASE(a_pDesc) /*ASM-NOINC*/ \
3480 ( ((uint64_t)((a_pDesc)->Gen.u32BaseHigh3) << 32) \
3481 | ((uint32_t)((a_pDesc)->Gen.u8BaseHigh2) << 24) \
3482 | ( (a_pDesc)->Gen.u8BaseHigh1 << 16) \
3483 | ( (a_pDesc)->Gen.u16BaseLow ) )
3484
3485
3486
3487/** @name Host system descriptor table entry - Use with care!
3488 * @{ */
3489/** Host system descriptor table entry. */
3490#if HC_ARCH_BITS == 64
3491typedef X86DESC64 X86DESCHC;
3492#else
3493typedef X86DESC X86DESCHC;
3494#endif
3495/** Pointer to a host system descriptor table entry. */
3496#if HC_ARCH_BITS == 64
3497typedef PX86DESC64 PX86DESCHC;
3498#else
3499typedef PX86DESC PX86DESCHC;
3500#endif
3501/** Pointer to a const host system descriptor table entry. */
3502#if HC_ARCH_BITS == 64
3503typedef PCX86DESC64 PCX86DESCHC;
3504#else
3505typedef PCX86DESC PCX86DESCHC;
3506#endif
3507/** @} */
3508
3509
3510/** @name Selector Descriptor Types.
3511 * @{
3512 */
3513
3514/** @name Non-System Selector Types.
3515 * @{ */
3516/** Code(=set)/Data(=clear) bit. */
3517#define X86_SEL_TYPE_CODE 8
3518/** Memory(=set)/System(=clear) bit. */
3519#define X86_SEL_TYPE_MEMORY RT_BIT_32(4)
3520/** Accessed bit. */
3521#define X86_SEL_TYPE_ACCESSED 1
3522/** Expand down bit (for data selectors only). */
3523#define X86_SEL_TYPE_DOWN 4
3524/** Conforming bit (for code selectors only). */
3525#define X86_SEL_TYPE_CONF 4
3526/** Write bit (for data selectors only). */
3527#define X86_SEL_TYPE_WRITE 2
3528/** Read bit (for code selectors only). */
3529#define X86_SEL_TYPE_READ 2
3530/** The bit number of the code segment read bit (relative to u4Type). */
3531#define X86_SEL_TYPE_READ_BIT 1
3532
3533/** Read only selector type. */
3534#define X86_SEL_TYPE_RO 0
3535/** Accessed read only selector type. */
3536#define X86_SEL_TYPE_RO_ACC (0 | X86_SEL_TYPE_ACCESSED)
3537/** Read write selector type. */
3538#define X86_SEL_TYPE_RW 2
3539/** Accessed read write selector type. */
3540#define X86_SEL_TYPE_RW_ACC (2 | X86_SEL_TYPE_ACCESSED)
3541/** Expand down read only selector type. */
3542#define X86_SEL_TYPE_RO_DOWN 4
3543/** Accessed expand down read only selector type. */
3544#define X86_SEL_TYPE_RO_DOWN_ACC (4 | X86_SEL_TYPE_ACCESSED)
3545/** Expand down read write selector type. */
3546#define X86_SEL_TYPE_RW_DOWN 6
3547/** Accessed expand down read write selector type. */
3548#define X86_SEL_TYPE_RW_DOWN_ACC (6 | X86_SEL_TYPE_ACCESSED)
3549/** Execute only selector type. */
3550#define X86_SEL_TYPE_EO (0 | X86_SEL_TYPE_CODE)
3551/** Accessed execute only selector type. */
3552#define X86_SEL_TYPE_EO_ACC (0 | X86_SEL_TYPE_CODE | X86_SEL_TYPE_ACCESSED)
3553/** Execute and read selector type. */
3554#define X86_SEL_TYPE_ER (2 | X86_SEL_TYPE_CODE)
3555/** Accessed execute and read selector type. */
3556#define X86_SEL_TYPE_ER_ACC (2 | X86_SEL_TYPE_CODE | X86_SEL_TYPE_ACCESSED)
3557/** Conforming execute only selector type. */
3558#define X86_SEL_TYPE_EO_CONF (4 | X86_SEL_TYPE_CODE)
3559/** Accessed Conforming execute only selector type. */
3560#define X86_SEL_TYPE_EO_CONF_ACC (4 | X86_SEL_TYPE_CODE | X86_SEL_TYPE_ACCESSED)
3561/** Conforming execute and write selector type. */
3562#define X86_SEL_TYPE_ER_CONF (6 | X86_SEL_TYPE_CODE)
3563/** Accessed Conforming execute and write selector type. */
3564#define X86_SEL_TYPE_ER_CONF_ACC (6 | X86_SEL_TYPE_CODE | X86_SEL_TYPE_ACCESSED)
3565/** @} */
3566
3567
3568/** @name System Selector Types.
3569 * @{ */
3570/** The TSS busy bit mask. */
3571#define X86_SEL_TYPE_SYS_TSS_BUSY_MASK 2
3572
3573/** Undefined system selector type. */
3574#define X86_SEL_TYPE_SYS_UNDEFINED 0
3575/** 286 TSS selector. */
3576#define X86_SEL_TYPE_SYS_286_TSS_AVAIL 1
3577/** LDT selector. */
3578#define X86_SEL_TYPE_SYS_LDT 2
3579/** 286 TSS selector - Busy. */
3580#define X86_SEL_TYPE_SYS_286_TSS_BUSY 3
3581/** 286 Callgate selector. */
3582#define X86_SEL_TYPE_SYS_286_CALL_GATE 4
3583/** Taskgate selector. */
3584#define X86_SEL_TYPE_SYS_TASK_GATE 5
3585/** 286 Interrupt gate selector. */
3586#define X86_SEL_TYPE_SYS_286_INT_GATE 6
3587/** 286 Trapgate selector. */
3588#define X86_SEL_TYPE_SYS_286_TRAP_GATE 7
3589/** Undefined system selector. */
3590#define X86_SEL_TYPE_SYS_UNDEFINED2 8
3591/** 386 TSS selector. */
3592#define X86_SEL_TYPE_SYS_386_TSS_AVAIL 9
3593/** Undefined system selector. */
3594#define X86_SEL_TYPE_SYS_UNDEFINED3 0xA
3595/** 386 TSS selector - Busy. */
3596#define X86_SEL_TYPE_SYS_386_TSS_BUSY 0xB
3597/** 386 Callgate selector. */
3598#define X86_SEL_TYPE_SYS_386_CALL_GATE 0xC
3599/** Undefined system selector. */
3600#define X86_SEL_TYPE_SYS_UNDEFINED4 0xD
3601/** 386 Interruptgate selector. */
3602#define X86_SEL_TYPE_SYS_386_INT_GATE 0xE
3603/** 386 Trapgate selector. */
3604#define X86_SEL_TYPE_SYS_386_TRAP_GATE 0xF
3605/** @} */
3606
3607/** @name AMD64 System Selector Types.
3608 * @{ */
3609/** LDT selector. */
3610#define AMD64_SEL_TYPE_SYS_LDT 2
3611/** TSS selector - Busy. */
3612#define AMD64_SEL_TYPE_SYS_TSS_AVAIL 9
3613/** TSS selector - Busy. */
3614#define AMD64_SEL_TYPE_SYS_TSS_BUSY 0xB
3615/** Callgate selector. */
3616#define AMD64_SEL_TYPE_SYS_CALL_GATE 0xC
3617/** Interruptgate selector. */
3618#define AMD64_SEL_TYPE_SYS_INT_GATE 0xE
3619/** Trapgate selector. */
3620#define AMD64_SEL_TYPE_SYS_TRAP_GATE 0xF
3621/** @} */
3622
3623/** @} */
3624
3625
3626/** @name Descriptor Table Entry Flag Masks.
3627 * These are for the 2nd 32-bit word of a descriptor.
3628 * @{ */
3629/** Bits 8-11 - TYPE - Descriptor type mask. */
3630#define X86_DESC_TYPE_MASK (RT_BIT_32(8) | RT_BIT_32(9) | RT_BIT_32(10) | RT_BIT_32(11))
3631/** Bit 12 - S - System (=0) or Code/Data (=1). */
3632#define X86_DESC_S RT_BIT_32(12)
3633/** Bits 13-14 - DPL - Descriptor Privilege Level. */
3634#define X86_DESC_DPL (RT_BIT_32(13) | RT_BIT_32(14))
3635/** Bit 15 - P - Present. */
3636#define X86_DESC_P RT_BIT_32(15)
3637/** Bit 20 - AVL - Available for system software. */
3638#define X86_DESC_AVL RT_BIT_32(20)
3639/** Bit 22 - DB - Default operation size. 0 = 16 bit, 1 = 32 bit. */
3640#define X86_DESC_DB RT_BIT_32(22)
3641/** Bit 23 - G - Granularity of the limit. If set 4KB granularity is
3642 * used, if clear byte. */
3643#define X86_DESC_G RT_BIT_32(23)
3644/** @} */
3645
3646/** @} */
3647
3648
3649/** @name Task Segments.
3650 * @{
3651 */
3652
3653/**
3654 * The minimum TSS descriptor limit for 286 tasks.
3655 */
3656#define X86_SEL_TYPE_SYS_286_TSS_LIMIT_MIN 0x2b
3657
3658/**
3659 * The minimum TSS descriptor segment limit for 386 tasks.
3660 */
3661#define X86_SEL_TYPE_SYS_386_TSS_LIMIT_MIN 0x67
3662
3663/**
3664 * 16-bit Task Segment (TSS).
3665 */
3666#pragma pack(1)
3667typedef struct X86TSS16
3668{
3669 /** Back link to previous task. (static) */
3670 RTSEL selPrev;
3671 /** Ring-0 stack pointer. (static) */
3672 uint16_t sp0;
3673 /** Ring-0 stack segment. (static) */
3674 RTSEL ss0;
3675 /** Ring-1 stack pointer. (static) */
3676 uint16_t sp1;
3677 /** Ring-1 stack segment. (static) */
3678 RTSEL ss1;
3679 /** Ring-2 stack pointer. (static) */
3680 uint16_t sp2;
3681 /** Ring-2 stack segment. (static) */
3682 RTSEL ss2;
3683 /** IP before task switch. */
3684 uint16_t ip;
3685 /** FLAGS before task switch. */
3686 uint16_t flags;
3687 /** AX before task switch. */
3688 uint16_t ax;
3689 /** CX before task switch. */
3690 uint16_t cx;
3691 /** DX before task switch. */
3692 uint16_t dx;
3693 /** BX before task switch. */
3694 uint16_t bx;
3695 /** SP before task switch. */
3696 uint16_t sp;
3697 /** BP before task switch. */
3698 uint16_t bp;
3699 /** SI before task switch. */
3700 uint16_t si;
3701 /** DI before task switch. */
3702 uint16_t di;
3703 /** ES before task switch. */
3704 RTSEL es;
3705 /** CS before task switch. */
3706 RTSEL cs;
3707 /** SS before task switch. */
3708 RTSEL ss;
3709 /** DS before task switch. */
3710 RTSEL ds;
3711 /** LDTR before task switch. */
3712 RTSEL selLdt;
3713} X86TSS16;
3714#ifndef VBOX_FOR_DTRACE_LIB
3715AssertCompileSize(X86TSS16, X86_SEL_TYPE_SYS_286_TSS_LIMIT_MIN + 1);
3716#endif
3717#pragma pack()
3718/** Pointer to a 16-bit task segment. */
3719typedef X86TSS16 *PX86TSS16;
3720/** Pointer to a const 16-bit task segment. */
3721typedef const X86TSS16 *PCX86TSS16;
3722
3723
3724/**
3725 * 32-bit Task Segment (TSS).
3726 */
3727#pragma pack(1)
3728typedef struct X86TSS32
3729{
3730 /** Back link to previous task. (static) */
3731 RTSEL selPrev;
3732 uint16_t padding1;
3733 /** Ring-0 stack pointer. (static) */
3734 uint32_t esp0;
3735 /** Ring-0 stack segment. (static) */
3736 RTSEL ss0;
3737 uint16_t padding_ss0;
3738 /** Ring-1 stack pointer. (static) */
3739 uint32_t esp1;
3740 /** Ring-1 stack segment. (static) */
3741 RTSEL ss1;
3742 uint16_t padding_ss1;
3743 /** Ring-2 stack pointer. (static) */
3744 uint32_t esp2;
3745 /** Ring-2 stack segment. (static) */
3746 RTSEL ss2;
3747 uint16_t padding_ss2;
3748 /** Page directory for the task. (static) */
3749 uint32_t cr3;
3750 /** EIP before task switch. */
3751 uint32_t eip;
3752 /** EFLAGS before task switch. */
3753 uint32_t eflags;
3754 /** EAX before task switch. */
3755 uint32_t eax;
3756 /** ECX before task switch. */
3757 uint32_t ecx;
3758 /** EDX before task switch. */
3759 uint32_t edx;
3760 /** EBX before task switch. */
3761 uint32_t ebx;
3762 /** ESP before task switch. */
3763 uint32_t esp;
3764 /** EBP before task switch. */
3765 uint32_t ebp;
3766 /** ESI before task switch. */
3767 uint32_t esi;
3768 /** EDI before task switch. */
3769 uint32_t edi;
3770 /** ES before task switch. */
3771 RTSEL es;
3772 uint16_t padding_es;
3773 /** CS before task switch. */
3774 RTSEL cs;
3775 uint16_t padding_cs;
3776 /** SS before task switch. */
3777 RTSEL ss;
3778 uint16_t padding_ss;
3779 /** DS before task switch. */
3780 RTSEL ds;
3781 uint16_t padding_ds;
3782 /** FS before task switch. */
3783 RTSEL fs;
3784 uint16_t padding_fs;
3785 /** GS before task switch. */
3786 RTSEL gs;
3787 uint16_t padding_gs;
3788 /** LDTR before task switch. */
3789 RTSEL selLdt;
3790 uint16_t padding_ldt;
3791 /** Debug trap flag */
3792 uint16_t fDebugTrap;
3793 /** Offset relative to the TSS of the start of the I/O Bitmap
3794 * and the end of the interrupt redirection bitmap. */
3795 uint16_t offIoBitmap;
3796} X86TSS32;
3797#pragma pack()
3798/** Pointer to task segment. */
3799typedef X86TSS32 *PX86TSS32;
3800/** Pointer to const task segment. */
3801typedef const X86TSS32 *PCX86TSS32;
3802#ifndef VBOX_FOR_DTRACE_LIB
3803AssertCompileSize(X86TSS32, X86_SEL_TYPE_SYS_386_TSS_LIMIT_MIN + 1);
3804AssertCompileMemberOffset(X86TSS32, cr3, 28);
3805AssertCompileMemberOffset(X86TSS32, offIoBitmap, 102);
3806#endif
3807
3808/**
3809 * 64-bit Task segment.
3810 */
3811#pragma pack(1)
3812typedef struct X86TSS64
3813{
3814 /** Reserved. */
3815 uint32_t u32Reserved;
3816 /** Ring-0 stack pointer. (static) */
3817 uint64_t rsp0;
3818 /** Ring-1 stack pointer. (static) */
3819 uint64_t rsp1;
3820 /** Ring-2 stack pointer. (static) */
3821 uint64_t rsp2;
3822 /** Reserved. */
3823 uint32_t u32Reserved2[2];
3824 /* IST */
3825 uint64_t ist1;
3826 uint64_t ist2;
3827 uint64_t ist3;
3828 uint64_t ist4;
3829 uint64_t ist5;
3830 uint64_t ist6;
3831 uint64_t ist7;
3832 /* Reserved. */
3833 uint16_t u16Reserved[5];
3834 /** Offset relative to the TSS of the start of the I/O Bitmap
3835 * and the end of the interrupt redirection bitmap. */
3836 uint16_t offIoBitmap;
3837} X86TSS64;
3838#pragma pack()
3839/** Pointer to a 64-bit task segment. */
3840typedef X86TSS64 *PX86TSS64;
3841/** Pointer to a const 64-bit task segment. */
3842typedef const X86TSS64 *PCX86TSS64;
3843#ifndef VBOX_FOR_DTRACE_LIB
3844AssertCompileSize(X86TSS64, X86_SEL_TYPE_SYS_386_TSS_LIMIT_MIN + 1);
3845#endif
3846
3847/** @} */
3848
3849
3850/** @name Selectors.
3851 * @{
3852 */
3853
3854/**
3855 * The shift used to convert a selector from and to index an index (C).
3856 */
3857#define X86_SEL_SHIFT 3
3858
3859/**
3860 * The mask used to mask off the table indicator and RPL of an selector.
3861 */
3862#define X86_SEL_MASK 0xfff8U
3863
3864/**
3865 * The mask used to mask off the RPL of an selector.
3866 * This is suitable for checking for NULL selectors.
3867 */
3868#define X86_SEL_MASK_OFF_RPL 0xfffcU
3869
3870/**
3871 * The bit indicating that a selector is in the LDT and not in the GDT.
3872 */
3873#define X86_SEL_LDT 0x0004U
3874
3875/**
3876 * The bit mask for getting the RPL of a selector.
3877 */
3878#define X86_SEL_RPL 0x0003U
3879
3880/**
3881 * The mask covering both RPL and LDT.
3882 * This is incidentally the same as sizeof(X86DESC) - 1, so good for limit
3883 * checks.
3884 */
3885#define X86_SEL_RPL_LDT 0x0007U
3886
3887/** @} */
3888
3889
3890/**
3891 * x86 Exceptions/Faults/Traps.
3892 */
3893typedef enum X86XCPT
3894{
3895 /** \#DE - Divide error. */
3896 X86_XCPT_DE = 0x00,
3897 /** \#DB - Debug event (single step, DRx, ..) */
3898 X86_XCPT_DB = 0x01,
3899 /** NMI - Non-Maskable Interrupt */
3900 X86_XCPT_NMI = 0x02,
3901 /** \#BP - Breakpoint (INT3). */
3902 X86_XCPT_BP = 0x03,
3903 /** \#OF - Overflow (INTO). */
3904 X86_XCPT_OF = 0x04,
3905 /** \#BR - Bound range exceeded (BOUND). */
3906 X86_XCPT_BR = 0x05,
3907 /** \#UD - Undefined opcode. */
3908 X86_XCPT_UD = 0x06,
3909 /** \#NM - Device not available (math coprocessor device). */
3910 X86_XCPT_NM = 0x07,
3911 /** \#DF - Double fault. */
3912 X86_XCPT_DF = 0x08,
3913 /** ??? - Coprocessor segment overrun (obsolete). */
3914 X86_XCPT_CO_SEG_OVERRUN = 0x09,
3915 /** \#TS - Taskswitch (TSS). */
3916 X86_XCPT_TS = 0x0a,
3917 /** \#NP - Segment no present. */
3918 X86_XCPT_NP = 0x0b,
3919 /** \#SS - Stack segment fault. */
3920 X86_XCPT_SS = 0x0c,
3921 /** \#GP - General protection fault. */
3922 X86_XCPT_GP = 0x0d,
3923 /** \#PF - Page fault. */
3924 X86_XCPT_PF = 0x0e,
3925 /* 0x0f is reserved (to avoid conflict with spurious interrupts in BIOS setup). */
3926 /** \#MF - Math fault (FPU). */
3927 X86_XCPT_MF = 0x10,
3928 /** \#AC - Alignment check. */
3929 X86_XCPT_AC = 0x11,
3930 /** \#MC - Machine check. */
3931 X86_XCPT_MC = 0x12,
3932 /** \#XF - SIMD Floating-Pointer Exception. */
3933 X86_XCPT_XF = 0x13,
3934 /** \#VE - Virtualization Exception. */
3935 X86_XCPT_VE = 0x14,
3936 /** \#SX - Security Exception. */
3937 X86_XCPT_SX = 0x1f
3938} X86XCPT;
3939/** Pointer to a x86 exception code. */
3940typedef X86XCPT *PX86XCPT;
3941/** Pointer to a const x86 exception code. */
3942typedef const X86XCPT *PCX86XCPT;
3943/** The maximum exception value. */
3944#define X86_XCPT_MAX (X86_XCPT_SX)
3945
3946
3947/** @name Trap Error Codes
3948 * @{
3949 */
3950/** External indicator. */
3951#define X86_TRAP_ERR_EXTERNAL 1
3952/** IDT indicator. */
3953#define X86_TRAP_ERR_IDT 2
3954/** Descriptor table indicator - If set LDT, if clear GDT. */
3955#define X86_TRAP_ERR_TI 4
3956/** Mask for getting the selector. */
3957#define X86_TRAP_ERR_SEL_MASK 0xfff8
3958/** Shift for getting the selector table index (C type index). */
3959#define X86_TRAP_ERR_SEL_SHIFT 3
3960/** @} */
3961
3962
3963/** @name \#PF Trap Error Codes
3964 * @{
3965 */
3966/** Bit 0 - P - Not present (clear) or page level protection (set) fault. */
3967#define X86_TRAP_PF_P RT_BIT_32(0)
3968/** Bit 1 - R/W - Read (clear) or write (set) access. */
3969#define X86_TRAP_PF_RW RT_BIT_32(1)
3970/** Bit 2 - U/S - CPU executing in user mode (set) or supervisor mode (clear). */
3971#define X86_TRAP_PF_US RT_BIT_32(2)
3972/** Bit 3 - RSVD- Reserved bit violation (set), i.e. reserved bit was set to 1. */
3973#define X86_TRAP_PF_RSVD RT_BIT_32(3)
3974/** Bit 4 - I/D - Instruction fetch (set) / Data access (clear) - PAE + NXE. */
3975#define X86_TRAP_PF_ID RT_BIT_32(4)
3976/** Bit 5 - PK - Protection-key violation (AMD64 mode only). */
3977#define X86_TRAP_PF_PK RT_BIT_32(5)
3978/** @} */
3979
3980#pragma pack(1)
3981/**
3982 * 16-bit IDTR.
3983 */
3984typedef struct X86IDTR16
3985{
3986 /** Offset. */
3987 uint16_t offSel;
3988 /** Selector. */
3989 uint16_t uSel;
3990} X86IDTR16, *PX86IDTR16;
3991#pragma pack()
3992
3993#pragma pack(1)
3994/**
3995 * 32-bit IDTR/GDTR.
3996 */
3997typedef struct X86XDTR32
3998{
3999 /** Size of the descriptor table. */
4000 uint16_t cb;
4001 /** Address of the descriptor table. */
4002#ifndef VBOX_FOR_DTRACE_LIB
4003 uint32_t uAddr;
4004#else
4005 uint16_t au16Addr[2];
4006#endif
4007} X86XDTR32, *PX86XDTR32;
4008#pragma pack()
4009
4010#pragma pack(1)
4011/**
4012 * 64-bit IDTR/GDTR.
4013 */
4014typedef struct X86XDTR64
4015{
4016 /** Size of the descriptor table. */
4017 uint16_t cb;
4018 /** Address of the descriptor table. */
4019#ifndef VBOX_FOR_DTRACE_LIB
4020 uint64_t uAddr;
4021#else
4022 uint16_t au16Addr[4];
4023#endif
4024} X86XDTR64, *PX86XDTR64;
4025#pragma pack()
4026
4027
4028/** @name ModR/M
4029 * @{ */
4030#define X86_MODRM_RM_MASK UINT8_C(0x07)
4031#define X86_MODRM_REG_MASK UINT8_C(0x38)
4032#define X86_MODRM_REG_SMASK UINT8_C(0x07)
4033#define X86_MODRM_REG_SHIFT 3
4034#define X86_MODRM_MOD_MASK UINT8_C(0xc0)
4035#define X86_MODRM_MOD_SMASK UINT8_C(0x03)
4036#define X86_MODRM_MOD_SHIFT 6
4037#ifndef VBOX_FOR_DTRACE_LIB
4038AssertCompile((X86_MODRM_RM_MASK | X86_MODRM_REG_MASK | X86_MODRM_MOD_MASK) == 0xff);
4039AssertCompile((X86_MODRM_REG_MASK >> X86_MODRM_REG_SHIFT) == X86_MODRM_REG_SMASK);
4040AssertCompile((X86_MODRM_MOD_MASK >> X86_MODRM_MOD_SHIFT) == X86_MODRM_MOD_SMASK);
4041#endif
4042/** @} */
4043
4044/** @name SIB
4045 * @{ */
4046#define X86_SIB_BASE_MASK UINT8_C(0x07)
4047#define X86_SIB_INDEX_MASK UINT8_C(0x38)
4048#define X86_SIB_INDEX_SMASK UINT8_C(0x07)
4049#define X86_SIB_INDEX_SHIFT 3
4050#define X86_SIB_SCALE_MASK UINT8_C(0xc0)
4051#define X86_SIB_SCALE_SMASK UINT8_C(0x03)
4052#define X86_SIB_SCALE_SHIFT 6
4053#ifndef VBOX_FOR_DTRACE_LIB
4054AssertCompile((X86_SIB_BASE_MASK | X86_SIB_INDEX_MASK | X86_SIB_SCALE_MASK) == 0xff);
4055AssertCompile((X86_SIB_INDEX_MASK >> X86_SIB_INDEX_SHIFT) == X86_SIB_INDEX_SMASK);
4056AssertCompile((X86_SIB_SCALE_MASK >> X86_SIB_SCALE_SHIFT) == X86_SIB_SCALE_SMASK);
4057#endif
4058/** @} */
4059
4060/** @name General register indexes
4061 * @{ */
4062#define X86_GREG_xAX 0
4063#define X86_GREG_xCX 1
4064#define X86_GREG_xDX 2
4065#define X86_GREG_xBX 3
4066#define X86_GREG_xSP 4
4067#define X86_GREG_xBP 5
4068#define X86_GREG_xSI 6
4069#define X86_GREG_xDI 7
4070#define X86_GREG_x8 8
4071#define X86_GREG_x9 9
4072#define X86_GREG_x10 10
4073#define X86_GREG_x11 11
4074#define X86_GREG_x12 12
4075#define X86_GREG_x13 13
4076#define X86_GREG_x14 14
4077#define X86_GREG_x15 15
4078/** @} */
4079
4080/** @name X86_SREG_XXX - Segment register indexes.
4081 * @{ */
4082#define X86_SREG_ES 0
4083#define X86_SREG_CS 1
4084#define X86_SREG_SS 2
4085#define X86_SREG_DS 3
4086#define X86_SREG_FS 4
4087#define X86_SREG_GS 5
4088/** @} */
4089/** Segment register count. */
4090#define X86_SREG_COUNT 6
4091
4092
4093/** @name X86_OP_XXX - Prefixes
4094 * @{ */
4095#define X86_OP_PRF_CS UINT8_C(0x2e)
4096#define X86_OP_PRF_SS UINT8_C(0x36)
4097#define X86_OP_PRF_DS UINT8_C(0x3e)
4098#define X86_OP_PRF_ES UINT8_C(0x26)
4099#define X86_OP_PRF_FS UINT8_C(0x64)
4100#define X86_OP_PRF_GS UINT8_C(0x65)
4101#define X86_OP_PRF_SIZE_OP UINT8_C(0x66)
4102#define X86_OP_PRF_SIZE_ADDR UINT8_C(0x67)
4103#define X86_OP_PRF_LOCK UINT8_C(0xf0)
4104#define X86_OP_PRF_REPZ UINT8_C(0xf2)
4105#define X86_OP_PRF_REPNZ UINT8_C(0xf3)
4106#define X86_OP_REX_B UINT8_C(0x41)
4107#define X86_OP_REX_X UINT8_C(0x42)
4108#define X86_OP_REX_R UINT8_C(0x44)
4109#define X86_OP_REX_W UINT8_C(0x48)
4110/** @} */
4111
4112
4113/** @} */
4114
4115#endif
4116
Note: See TracBrowser for help on using the repository browser.

© 2024 Oracle Support Privacy / Do Not Sell My Info Terms of Use Trademark Policy Automated Access Etiquette