VirtualBox

source: vbox/trunk/include/VBox/vmm/cpumctx-armv8.h@ 104070

Last change on this file since 104070 was 100726, checked in by vboxsync, 16 months ago

VMM/ARM: Add some more system registers to the vCPU state, bugref:10387, bugref:10390 [scm]

  • Property svn:eol-style set to native
  • Property svn:keywords set to Author Date Id Revision
File size: 11.3 KB
Line 
1/** @file
2 * CPUM - CPU Monitor(/ Manager), Context Structures for the ARMv8 emulation/virtualization.
3 */
4
5/*
6 * Copyright (C) 2023 Oracle and/or its affiliates.
7 *
8 * This file is part of VirtualBox base platform packages, as
9 * available from https://www.virtualbox.org.
10 *
11 * This program is free software; you can redistribute it and/or
12 * modify it under the terms of the GNU General Public License
13 * as published by the Free Software Foundation, in version 3 of the
14 * License.
15 *
16 * This program is distributed in the hope that it will be useful, but
17 * WITHOUT ANY WARRANTY; without even the implied warranty of
18 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
19 * General Public License for more details.
20 *
21 * You should have received a copy of the GNU General Public License
22 * along with this program; if not, see <https://www.gnu.org/licenses>.
23 *
24 * The contents of this file may alternatively be used under the terms
25 * of the Common Development and Distribution License Version 1.0
26 * (CDDL), a copy of it is provided in the "COPYING.CDDL" file included
27 * in the VirtualBox distribution, in which case the provisions of the
28 * CDDL are applicable instead of those of the GPL.
29 *
30 * You may elect to license modified versions of this file under the
31 * terms and conditions of either the GPL or the CDDL or both.
32 *
33 * SPDX-License-Identifier: GPL-3.0-only OR CDDL-1.0
34 */
35
36#ifndef VBOX_INCLUDED_vmm_cpumctx_armv8_h
37#define VBOX_INCLUDED_vmm_cpumctx_armv8_h
38#ifndef RT_WITHOUT_PRAGMA_ONCE
39# pragma once
40#endif
41
42#ifndef VBOX_FOR_DTRACE_LIB
43# include <iprt/assertcompile.h>
44# include <VBox/types.h>
45#else
46# pragma D depends_on library arm.d
47#endif
48
49
50RT_C_DECLS_BEGIN
51
52/** @defgroup grp_cpum_ctx The CPUM Context Structures
53 * @ingroup grp_cpum
54 * @{
55 */
56
57/** A general register (union). */
58typedef union CPUMCTXGREG
59{
60 /** X<n> register view. */
61 uint64_t x;
62 /** 32-bit W<n>view. */
63 uint32_t w;
64} CPUMCTXGREG;
65#ifndef VBOX_FOR_DTRACE_LIB
66AssertCompileSize(CPUMCTXGREG, 8);
67#endif
68
69
70/**
71 * V<n> register union.
72 */
73typedef union CPUMCTXVREG
74{
75 /** V Register view. */
76 RTUINT128U v;
77 /** 8-bit view. */
78 uint8_t au8[16];
79 /** 16-bit view. */
80 uint16_t au16[8];
81 /** 32-bit view. */
82 uint32_t au32[4];
83 /** 64-bit view. */
84 uint64_t au64[2];
85 /** Signed 8-bit view. */
86 int8_t ai8[16];
87 /** Signed 16-bit view. */
88 int16_t ai16[8];
89 /** Signed 32-bit view. */
90 int32_t ai32[4];
91 /** Signed 64-bit view. */
92 int64_t ai64[2];
93 /** 128-bit view. (yeah, very helpful) */
94 uint128_t au128[1];
95 /** Single precision floating point view. */
96 RTFLOAT32U ar32[4];
97 /** Double precision floating point view. */
98 RTFLOAT64U ar64[2];
99} CPUMCTXVREG;
100#ifndef VBOX_FOR_DTRACE_LIB
101AssertCompileSize(CPUMCTXVREG, 16);
102#endif
103/** Pointer to an V<n> register state. */
104typedef CPUMCTXVREG *PCPUMCTXVREG;
105/** Pointer to a const V<n> register state. */
106typedef CPUMCTXVREG const *PCCPUMCTXVREG;
107
108
109/**
110 * A system level register.
111 */
112typedef union CPUMCTXSYSREG
113{
114 /** 64-bit view. */
115 uint64_t u64;
116 /** 32-bit view. */
117 uint32_t u32;
118} CPUMCTXSYSREG;
119#ifndef VBOX_FOR_DTRACE_LIB
120AssertCompileSize(CPUMCTXSYSREG, 8);
121#endif
122
123
124/**
125 * A debug register state (control and value), these are held together
126 * because they will be accessed together very often and thus minimizes
127 * stress on the cache.
128 */
129typedef struct CPUMCTXSYSREGDBG
130{
131 /** The control register. */
132 CPUMCTXSYSREG Ctrl;
133 /** The value register. */
134 CPUMCTXSYSREG Value;
135} CPUMCTXSYSREGDBG;
136/** Pointer to a debug register state. */
137typedef CPUMCTXSYSREGDBG *PCPUMCTXSYSREGDBG;
138/** Pointer to a const debug register state. */
139typedef const CPUMCTXSYSREGDBG *PCCPUMCTXSYSREGDBG;
140#ifndef VBOX_FOR_DTRACE_LIB
141AssertCompileSize(CPUMCTXSYSREGDBG, 16);
142#endif
143
144
145/**
146 * A pointer authentication key register state (low and high), these are held together
147 * because they will be accessed together very often and thus minimizes
148 * stress on the cache.
149 */
150typedef struct CPUMCTXSYSREGPAKEY
151{
152 /** The low key register. */
153 CPUMCTXSYSREG Low;
154 /** The high key register. */
155 CPUMCTXSYSREG High;
156} CPUMCTXSYSREGPAKEY;
157/** Pointer to a pointer authentication key register state. */
158typedef CPUMCTXSYSREGPAKEY *PCPUMCTXSYSREGPAKEY;
159/** Pointer to a const pointer authentication key register state. */
160typedef const CPUMCTXSYSREGPAKEY *PCCPUMCTXSYSREGPAKEY;
161#ifndef VBOX_FOR_DTRACE_LIB
162AssertCompileSize(CPUMCTXSYSREGPAKEY, 16);
163#endif
164
165
166/**
167 * CPU context.
168 */
169typedef struct CPUMCTX
170{
171 /** The general purpose register array view. */
172 CPUMCTXGREG aGRegs[31];
173 /** The NEON SIMD & FP register array view. */
174 CPUMCTXVREG aVRegs[32];
175 /** The stack registers (EL0, EL1). */
176 CPUMCTXSYSREG aSpReg[2];
177 /** The program counter. */
178 CPUMCTXSYSREG Pc;
179 /** The SPSR (Saved Program Status Register) (EL1 only). */
180 CPUMCTXSYSREG Spsr;
181 /** The ELR (Exception Link Register) (EL1 only). */
182 CPUMCTXSYSREG Elr;
183 /** The SCTLR_EL1 register. */
184 CPUMCTXSYSREG Sctlr;
185 /** THe TCR_EL1 register. */
186 CPUMCTXSYSREG Tcr;
187 /** The TTBR0_EL1 register. */
188 CPUMCTXSYSREG Ttbr0;
189 /** The TTBR1_EL1 register. */
190 CPUMCTXSYSREG Ttbr1;
191 /** The VBAR_EL1 register. */
192 CPUMCTXSYSREG VBar;
193 /** Breakpoint registers, DBGB{C,V}n_EL1. */
194 CPUMCTXSYSREGDBG aBp[16];
195 /** Watchpoint registers, DBGW{C,V}n_EL1. */
196 CPUMCTXSYSREGDBG aWp[16];
197 /** The MDSCR_EL1 register. */
198 CPUMCTXSYSREG Mdscr;
199 /** APDA key register state. */
200 CPUMCTXSYSREGPAKEY Apda;
201 /** APDB key register state. */
202 CPUMCTXSYSREGPAKEY Apdb;
203 /** APGA key register state. */
204 CPUMCTXSYSREGPAKEY Apga;
205 /** APIA key register state. */
206 CPUMCTXSYSREGPAKEY Apia;
207 /** APIB key register state. */
208 CPUMCTXSYSREGPAKEY Apib;
209 /** The AFSR0_EL1 register. */
210 CPUMCTXSYSREG Afsr0;
211 /** The AFSR1_EL1 register. */
212 CPUMCTXSYSREG Afsr1;
213 /** The AMAIR_EL1 register. */
214 CPUMCTXSYSREG Amair;
215 /** The CNTKCTL_EL1 register. */
216 CPUMCTXSYSREG CntKCtl;
217 /** The CONTEXTIDR_EL1 register. */
218 CPUMCTXSYSREG ContextIdr;
219 /** The CPACR_EL1 register. */
220 CPUMCTXSYSREG Cpacr;
221 /** The CSSELR_EL1 register. */
222 CPUMCTXSYSREG Csselr;
223 /** The ESR_EL1 register. */
224 CPUMCTXSYSREG Esr;
225 /** The FAR_EL1 register. */
226 CPUMCTXSYSREG Far;
227 /** The MAIR_EL1 register. */
228 CPUMCTXSYSREG Mair;
229 /** The PAR_EL1 register. */
230 CPUMCTXSYSREG Par;
231 /** The TPIDRRO_EL0 register. */
232 CPUMCTXSYSREG TpIdrRoEl0;
233 /** The TPIDR_ELn registers. */
234 CPUMCTXSYSREG aTpIdr[2];
235 /** TheMDCCINT_EL1 register. */
236 CPUMCTXSYSREG MDccInt;
237
238 /** Floating point control register. */
239 uint64_t fpcr;
240 /** Floating point status register. */
241 uint64_t fpsr;
242 /** The internal PSTATE state (as given from SPSR_EL2). */
243 uint64_t fPState;
244
245 uint32_t fPadding0;
246
247 /** OS lock status accessed through OSLAR_EL1 and OSLSR_EL1. */
248 bool fOsLck;
249
250 uint8_t afPadding1[7];
251
252 /** Externalized state tracker, CPUMCTX_EXTRN_XXX. */
253 uint64_t fExtrn;
254
255 /** The CNTV_CTL_EL0 register, always synced during VM-exit. */
256 uint64_t CntvCtlEl0;
257 /** The CNTV_CVAL_EL0 register, always synced during VM-exit. */
258 uint64_t CntvCValEl0;
259
260 uint64_t au64Padding2[4];
261} CPUMCTX;
262
263
264#ifndef VBOX_FOR_DTRACE_LIB
265AssertCompileSizeAlignment(CPUMCTX, 64);
266AssertCompileSizeAlignment(CPUMCTX, 32);
267AssertCompileSizeAlignment(CPUMCTX, 16);
268AssertCompileSizeAlignment(CPUMCTX, 8);
269#endif /* !VBOX_FOR_DTRACE_LIB */
270
271
272/** @name CPUMCTX_EXTRN_XXX
273 * Used for parts of the CPUM state that is externalized and needs fetching
274 * before use.
275 *
276 * @{ */
277/** External state keeper: Invalid. */
278#define CPUMCTX_EXTRN_KEEPER_INVALID UINT64_C(0x0000000000000000)
279/** External state keeper: NEM. */
280#define CPUMCTX_EXTRN_KEEPER_NEM UINT64_C(0x0000000000000001)
281/** External state keeper mask. */
282#define CPUMCTX_EXTRN_KEEPER_MASK UINT64_C(0x0000000000000003)
283
284/** The PC register value is kept externally. */
285#define CPUMCTX_EXTRN_PC UINT64_C(0x0000000000000004)
286/** The SPSR register values are kept externally. */
287#define CPUMCTX_EXTRN_SPSR UINT64_C(0x0000000000000008)
288/** The ELR register values are kept externally. */
289#define CPUMCTX_EXTRN_ELR UINT64_C(0x0000000000000010)
290/** The SP register values are kept externally. */
291#define CPUMCTX_EXTRN_SP UINT64_C(0x0000000000000020)
292/** The PSTATE value is kept externally. */
293#define CPUMCTX_EXTRN_PSTATE UINT64_C(0x0000000000000040)
294/** The SCTRL_EL1/TCR_EL1/TTBR{0,1}_EL1 system registers are kept externally. */
295#define CPUMCTX_EXTRN_SCTLR_TCR_TTBR UINT64_C(0x0000000000000080)
296
297/** The X0 register value is kept externally. */
298#define CPUMCTX_EXTRN_X0 UINT64_C(0x0000000000000100)
299/** The X1 register value is kept externally. */
300#define CPUMCTX_EXTRN_X1 UINT64_C(0x0000000000000200)
301/** The X2 register value is kept externally. */
302#define CPUMCTX_EXTRN_X2 UINT64_C(0x0000000000000400)
303/** The X3 register value is kept externally. */
304#define CPUMCTX_EXTRN_X3 UINT64_C(0x0000000000000800)
305/** The LR (X30) register value is kept externally. */
306#define CPUMCTX_EXTRN_LR UINT64_C(0x0000000000001000)
307/** The FP (X29) register value is kept externally. */
308#define CPUMCTX_EXTRN_FP UINT64_C(0x0000000000002000)
309/** The X4 through X28 register values are kept externally. */
310#define CPUMCTX_EXTRN_X4_X28 UINT64_C(0x0000000000004000)
311/** General purpose registers mask. */
312#define CPUMCTX_EXTRN_GPRS_MASK UINT64_C(0x0000000000007f00)
313
314/** The NEON SIMD & FP registers V0 through V31 are kept externally. */
315#define CPUMCTX_EXTRN_V0_V31 UINT64_C(0x0000000000002000)
316/** The FPCR (Floating Point Control Register) is kept externally. */
317#define CPUMCTX_EXTRN_FPCR UINT64_C(0x0000000000004000)
318/** The FPSR (Floating Point Status Register) is kept externally. */
319#define CPUMCTX_EXTRN_FPSR UINT64_C(0x0000000000008000)
320
321/** Debug system registers are kept externally. */
322#define CPUMCTX_EXTRN_SYSREG_DEBUG UINT64_C(0x0000000000010000)
323/** PAuth key system registers are kept externally. */
324#define CPUMCTX_EXTRN_SYSREG_PAUTH_KEYS UINT64_C(0x0000000000020000)
325/** Various system registers (rarely accessed) are kept externally. */
326#define CPUMCTX_EXTRN_SYSREG_MISC UINT64_C(0x0000000000040000)
327
328/** Mask of bits the keepers can use for state tracking. */
329#define CPUMCTX_EXTRN_KEEPER_STATE_MASK UINT64_C(0xffff000000000000)
330
331/** All CPUM state bits, not including keeper specific ones. */
332#define CPUMCTX_EXTRN_ALL UINT64_C(0x00000ffffffffffc)
333/** All CPUM state bits, including keeper specific ones. */
334#define CPUMCTX_EXTRN_ABSOLUTELY_ALL UINT64_C(0xfffffffffffffffc)
335/** @} */
336
337/** @} */
338
339RT_C_DECLS_END
340
341#endif /* !VBOX_INCLUDED_vmm_cpumctx_armv8_h */
342
Note: See TracBrowser for help on using the repository browser.

© 2024 Oracle Support Privacy / Do Not Sell My Info Terms of Use Trademark Policy Automated Access Etiquette