VirtualBox

source: vbox/trunk/include/VBox/dis.h@ 9068

Last change on this file since 9068 was 8999, checked in by vboxsync, 17 years ago

Disassembler updates for 64 bits code

  • Property svn:eol-style set to native
  • Property svn:keywords set to Author Date Id Revision
File size: 22.3 KB
Line 
1/** @file
2 * DIS - The VirtualBox Disassembler.
3 */
4
5/*
6 * Copyright (C) 2006-2007 Sun Microsystems, Inc.
7 *
8 * This file is part of VirtualBox Open Source Edition (OSE), as
9 * available from http://www.virtualbox.org. This file is free software;
10 * you can redistribute it and/or modify it under the terms of the GNU
11 * General Public License (GPL) as published by the Free Software
12 * Foundation, in version 2 as it comes in the "COPYING" file of the
13 * VirtualBox OSE distribution. VirtualBox OSE is distributed in the
14 * hope that it will be useful, but WITHOUT ANY WARRANTY of any kind.
15 *
16 * The contents of this file may alternatively be used under the terms
17 * of the Common Development and Distribution License Version 1.0
18 * (CDDL) only, as it comes in the "COPYING.CDDL" file of the
19 * VirtualBox OSE distribution, in which case the provisions of the
20 * CDDL are applicable instead of those of the GPL.
21 *
22 * You may elect to license modified versions of this file under the
23 * terms and conditions of either the GPL or the CDDL or both.
24 *
25 * Please contact Sun Microsystems, Inc., 4150 Network Circle, Santa
26 * Clara, CA 95054 USA or visit http://www.sun.com if you need
27 * additional information or have any questions.
28 */
29
30#ifndef ___VBox_disasm_h
31#define ___VBox_disasm_h
32
33#include <VBox/cdefs.h>
34#include <VBox/types.h>
35#include <VBox/disopcode.h>
36
37#if defined(__L4ENV__)
38#include <setjmp.h>
39#endif
40
41__BEGIN_DECLS
42
43
44/** CPU mode flags (DISCPUSTATE::mode).
45 * @{
46 */
47typedef enum
48{
49 CPUMODE_16BIT = 1,
50 CPUMODE_32BIT = 2,
51 CPUMODE_64BIT = 3,
52 /** hack forcing the size of the enum to 32-bits. */
53 CPUMODE_MAKE_32BIT_HACK = 0x7fffffff
54} DISCPUMODE;
55/** @} */
56
57/** Prefix byte flags
58 * @{
59 */
60#define PREFIX_NONE 0
61/** non-default address size. */
62#define PREFIX_ADDRSIZE RT_BIT(0)
63/** non-default operand size. */
64#define PREFIX_OPSIZE RT_BIT(1)
65/** lock prefix. */
66#define PREFIX_LOCK RT_BIT(2)
67/** segment prefix. */
68#define PREFIX_SEG RT_BIT(3)
69/** rep(e) prefix (not a prefix, but we'll treat is as one). */
70#define PREFIX_REP RT_BIT(4)
71/** rep(e) prefix (not a prefix, but we'll treat is as one). */
72#define PREFIX_REPNE RT_BIT(5)
73/** REX prefix (64 bits) */
74#define PREFIX_REX RT_BIT(6)
75/** @} */
76
77/** 64 bits prefix byte flags
78 * @{
79 */
80#define PREFIX_REX_OP_2_FLAGS(a) (a - OP_PARM_REX_START)
81#define PREFIX_REX_FLAGS PREFIX_REX_OP_2_FLAGS(OP_PARM_REX)
82#define PREFIX_REX_FLAGS_B PREFIX_REX_OP_2_FLAGS(OP_PARM_REX_B)
83#define PREFIX_REX_FLAGS_X PREFIX_REX_OP_2_FLAGS(OP_PARM_REX_X)
84#define PREFIX_REX_FLAGS_XB PREFIX_REX_OP_2_FLAGS(OP_PARM_REX_XB)
85#define PREFIX_REX_FLAGS_R PREFIX_REX_OP_2_FLAGS(OP_PARM_REX_R)
86#define PREFIX_REX_FLAGS_RB PREFIX_REX_OP_2_FLAGS(OP_PARM_REX_RB)
87#define PREFIX_REX_FLAGS_RX PREFIX_REX_OP_2_FLAGS(OP_PARM_REX_RX)
88#define PREFIX_REX_FLAGS_RXB PREFIX_REX_OP_2_FLAGS(OP_PARM_REX_RXB)
89#define PREFIX_REX_FLAGS_W PREFIX_REX_OP_2_FLAGS(OP_PARM_REX_W)
90#define PREFIX_REX_FLAGS_WB PREFIX_REX_OP_2_FLAGS(OP_PARM_REX_WB)
91#define PREFIX_REX_FLAGS_WX PREFIX_REX_OP_2_FLAGS(OP_PARM_REX_WX)
92#define PREFIX_REX_FLAGS_WXB PREFIX_REX_OP_2_FLAGS(OP_PARM_REX_WXB)
93#define PREFIX_REX_FLAGS_WR PREFIX_REX_OP_2_FLAGS(OP_PARM_REX_WR)
94#define PREFIX_REX_FLAGS_WRB PREFIX_REX_OP_2_FLAGS(OP_PARM_REX_WRB)
95#define PREFIX_REX_FLAGS_WRX PREFIX_REX_OP_2_FLAGS(OP_PARM_REX_WRX)
96#define PREFIX_REX_FLAGS_WRXB PREFIX_REX_OP_2_FLAGS(OP_PARM_REX_WRXB)
97/** @} */
98
99/**
100 * Operand type.
101 */
102#define OPTYPE_INVALID RT_BIT(0)
103#define OPTYPE_HARMLESS RT_BIT(1)
104#define OPTYPE_CONTROLFLOW RT_BIT(2)
105#define OPTYPE_POTENTIALLY_DANGEROUS RT_BIT(3)
106#define OPTYPE_DANGEROUS RT_BIT(4)
107#define OPTYPE_PORTIO RT_BIT(5)
108#define OPTYPE_PRIVILEGED RT_BIT(6)
109#define OPTYPE_PRIVILEGED_NOTRAP RT_BIT(7)
110#define OPTYPE_UNCOND_CONTROLFLOW RT_BIT(8)
111#define OPTYPE_RELATIVE_CONTROLFLOW RT_BIT(9)
112#define OPTYPE_COND_CONTROLFLOW RT_BIT(10)
113#define OPTYPE_INTERRUPT RT_BIT(11)
114#define OPTYPE_ILLEGAL RT_BIT(12)
115#define OPTYPE_RRM_DANGEROUS RT_BIT(14) /**< Some additional dangerouse ones when recompiling raw r0. */
116#define OPTYPE_RRM_DANGEROUS_16 RT_BIT(15) /**< Some additional dangerouse ones when recompiling 16-bit raw r0. */
117#define OPTYPE_RRM_MASK (OPTYPE_RRM_DANGEROUS | OPTYPE_RRM_DANGEROUS_16)
118#define OPTYPE_INHIBIT_IRQS RT_BIT(16) /**< Will or can inhibit irqs (sti, pop ss, mov ss) */
119#define OPTYPE_PORTIO_READ RT_BIT(17)
120#define OPTYPE_PORTIO_WRITE RT_BIT(18)
121#define OPTYPE_INVALID_64 RT_BIT(19) /**< Invalid in 64 bits mode */
122#define OPTYPE_ONLY_64 RT_BIT(20) /**< Only valid in 64 bits mode */
123#define OPTYPE_DEFAULT_64_OP_SIZE RT_BIT(21) /**< Default 64 bits operand size */
124#define OPTYPE_FORCED_64_OP_SIZE RT_BIT(22) /**< Forced 64 bits operand size; regardless of prefix bytes */
125#define OPTYPE_REXB_EXTENDS_OPREG RT_BIT(23) /**< REX.B extends the register field in the opcode byte */
126#define OPTYPE_ALL (0xffffffff)
127
128/** Parameter usage flags.
129 * @{
130 */
131#define USE_BASE RT_BIT_64(0)
132#define USE_INDEX RT_BIT_64(1)
133#define USE_SCALE RT_BIT_64(2)
134#define USE_REG_GEN8 RT_BIT_64(3)
135#define USE_REG_GEN16 RT_BIT_64(4)
136#define USE_REG_GEN32 RT_BIT_64(5)
137#define USE_REG_GEN64 RT_BIT_64(6)
138#define USE_REG_FP RT_BIT_64(7)
139#define USE_REG_MMX RT_BIT_64(8)
140#define USE_REG_XMM RT_BIT_64(9)
141#define USE_REG_CR RT_BIT_64(10)
142#define USE_REG_DBG RT_BIT_64(11)
143#define USE_REG_SEG RT_BIT_64(12)
144#define USE_REG_TEST RT_BIT_64(13)
145#define USE_DISPLACEMENT8 RT_BIT_64(14)
146#define USE_DISPLACEMENT16 RT_BIT_64(15)
147#define USE_DISPLACEMENT32 RT_BIT_64(16)
148#define USE_DISPLACEMENT64 RT_BIT_64(17)
149#define USE_RIPDISPLACEMENT32 RT_BIT_64(18)
150#define USE_IMMEDIATE8 RT_BIT_64(19)
151#define USE_IMMEDIATE8_REL RT_BIT_64(20)
152#define USE_IMMEDIATE16 RT_BIT_64(21)
153#define USE_IMMEDIATE16_REL RT_BIT_64(22)
154#define USE_IMMEDIATE32 RT_BIT_64(23)
155#define USE_IMMEDIATE32_REL RT_BIT_64(24)
156#define USE_IMMEDIATE64 RT_BIT_64(25)
157#define USE_IMMEDIATE64_REL RT_BIT_64(26)
158#define USE_IMMEDIATE_ADDR_0_32 RT_BIT_64(27)
159#define USE_IMMEDIATE_ADDR_16_32 RT_BIT_64(28)
160#define USE_IMMEDIATE_ADDR_0_16 RT_BIT_64(29)
161#define USE_IMMEDIATE_ADDR_16_16 RT_BIT_64(30)
162/** DS:ESI */
163#define USE_POINTER_DS_BASED RT_BIT_64(31)
164/** ES:EDI */
165#define USE_POINTER_ES_BASED RT_BIT_64(32)
166#define USE_IMMEDIATE16_SX8 RT_BIT_64(33)
167#define USE_IMMEDIATE32_SX8 RT_BIT_64(34)
168
169#define USE_IMMEDIATE (USE_IMMEDIATE8|USE_IMMEDIATE16|USE_IMMEDIATE32|USE_IMMEDIATE64|USE_IMMEDIATE8_REL|USE_IMMEDIATE16_REL|USE_IMMEDIATE32_REL|USE_IMMEDIATE64_REL|USE_IMMEDIATE_ADDR_0_32|USE_IMMEDIATE_ADDR_16_32|USE_IMMEDIATE_ADDR_0_16|USE_IMMEDIATE_ADDR_16_16|USE_IMMEDIATE16_SX8|USE_IMMEDIATE32_SX8)
170
171/** @} */
172
173/** index in {"RAX", "RCX", "RDX", "RBX", "RSP", "RBP", "RSI", "RDI", "R8", "R9", "R10", "R11", "R12", "R13", "R14", "R15"}
174 * @{
175 */
176#define USE_REG_RAX 0
177#define USE_REG_RCX 1
178#define USE_REG_RDX 2
179#define USE_REG_RBX 3
180#define USE_REG_RSP 4
181#define USE_REG_RBP 5
182#define USE_REG_RSI 6
183#define USE_REG_RDI 7
184#define USE_REG_R8 8
185#define USE_REG_R9 9
186#define USE_REG_R10 10
187#define USE_REG_R11 11
188#define USE_REG_R12 12
189#define USE_REG_R13 13
190#define USE_REG_R14 14
191#define USE_REG_R15 15
192/** @} */
193
194/** index in {"EAX", "ECX", "EDX", "EBX", "ESP", "EBP", "ESI", "EDI"}
195 * @{
196 */
197#define USE_REG_EAX 0
198#define USE_REG_ECX 1
199#define USE_REG_EDX 2
200#define USE_REG_EBX 3
201#define USE_REG_ESP 4
202#define USE_REG_EBP 5
203#define USE_REG_ESI 6
204#define USE_REG_EDI 7
205/** @} */
206/** index in {"AX", "CX", "DX", "BX", "SP", "BP", "SI", "DI"}
207 * @{
208 */
209#define USE_REG_AX 0
210#define USE_REG_CX 1
211#define USE_REG_DX 2
212#define USE_REG_BX 3
213#define USE_REG_SP 4
214#define USE_REG_BP 5
215#define USE_REG_SI 6
216#define USE_REG_DI 7
217/** @} */
218
219/** index in {"AL", "CL", "DL", "BL", "AH", "CH", "DH", "BH"}
220 * @{
221 */
222#define USE_REG_AL 0
223#define USE_REG_CL 1
224#define USE_REG_DL 2
225#define USE_REG_BL 3
226#define USE_REG_AH 4
227#define USE_REG_CH 5
228#define USE_REG_DH 6
229#define USE_REG_BH 7
230/** @} */
231
232/** index in {ES, CS, SS, DS, FS, GS}
233 * @{
234 */
235#define USE_REG_ES 0
236#define USE_REG_CS 1
237#define USE_REG_SS 2
238#define USE_REG_DS 3
239#define USE_REG_FS 4
240#define USE_REG_GS 5
241/** @} */
242
243#define USE_REG_FP0 0
244#define USE_REG_FP1 1
245#define USE_REG_FP2 2
246#define USE_REG_FP3 3
247#define USE_REG_FP4 4
248#define USE_REG_FP5 5
249#define USE_REG_FP6 6
250#define USE_REG_FP7 7
251
252#define USE_REG_CR0 0
253#define USE_REG_CR1 1
254#define USE_REG_CR2 2
255#define USE_REG_CR3 3
256#define USE_REG_CR4 4
257
258#define USE_REG_DR0 0
259#define USE_REG_DR1 1
260#define USE_REG_DR2 2
261#define USE_REG_DR3 3
262#define USE_REG_DR4 4
263#define USE_REG_DR5 5
264#define USE_REG_DR6 6
265#define USE_REG_DR7 7
266
267#define USE_REG_MMX0 0
268#define USE_REG_MMX1 1
269#define USE_REG_MMX2 2
270#define USE_REG_MMX3 3
271#define USE_REG_MMX4 4
272#define USE_REG_MMX5 5
273#define USE_REG_MMX6 6
274#define USE_REG_MMX7 7
275
276#define USE_REG_XMM0 0
277#define USE_REG_XMM1 1
278#define USE_REG_XMM2 2
279#define USE_REG_XMM3 3
280#define USE_REG_XMM4 4
281#define USE_REG_XMM5 5
282#define USE_REG_XMM6 6
283#define USE_REG_XMM7 7
284
285/** Used by DISQueryParamVal & EMIQueryParamVal
286 * @{
287 */
288#define PARAM_VAL8 RT_BIT(0)
289#define PARAM_VAL16 RT_BIT(1)
290#define PARAM_VAL32 RT_BIT(2)
291#define PARAM_VAL64 RT_BIT(3)
292#define PARAM_VALFARPTR16 RT_BIT(4)
293#define PARAM_VALFARPTR32 RT_BIT(5)
294
295#define PARMTYPE_REGISTER 1
296#define PARMTYPE_ADDRESS 2
297#define PARMTYPE_IMMEDIATE 3
298
299typedef struct
300{
301 uint32_t type;
302 uint32_t size;
303 uint64_t flags;
304
305 union
306 {
307 uint8_t val8;
308 uint16_t val16;
309 uint32_t val32;
310 uint64_t val64;
311
312 struct
313 {
314 uint16_t sel;
315 uint32_t offset;
316 } farptr;
317 } val;
318
319} OP_PARAMVAL;
320/** Pointer to opcode parameter value. */
321typedef OP_PARAMVAL *POP_PARAMVAL;
322
323typedef enum
324{
325 PARAM_DEST,
326 PARAM_SOURCE
327} PARAM_TYPE;
328
329/** @} */
330
331/**
332 * Operand Parameter.
333 */
334typedef struct _OP_PARAMETER
335{
336 int param;
337 uint64_t parval;
338 char szParam[32];
339
340 int32_t disp8, disp16, disp32;
341 uint32_t size;
342
343 int64_t disp64;
344 uint64_t flags;
345
346 union
347 {
348 uint32_t reg_gen;
349 /** ST(0) - ST(7) */
350 uint32_t reg_fp;
351 /** MMX0 - MMX7 */
352 uint32_t reg_mmx;
353 /** XMM0 - XMM7 */
354 uint32_t reg_xmm;
355 /** {ES, CS, SS, DS, FS, GS} */
356 uint32_t reg_seg;
357 /** TR0-TR7 (?) */
358 uint32_t reg_test;
359 /** CR0-CR4 */
360 uint32_t reg_ctrl;
361 /** DR0-DR7 */
362 uint32_t reg_dbg;
363 } base;
364 union
365 {
366 uint32_t reg_gen;
367 } index;
368
369 /** 2, 4 or 8. */
370 uint32_t scale;
371
372} OP_PARAMETER;
373/** Pointer to opcode parameter. */
374typedef OP_PARAMETER *POP_PARAMETER;
375/** Pointer to opcode parameter. */
376typedef const OP_PARAMETER *PCOP_PARAMETER;
377
378
379struct _OPCODE;
380/** Pointer to opcode. */
381typedef struct _OPCODE *POPCODE;
382/** Pointer to const opcode. */
383typedef const struct _OPCODE *PCOPCODE;
384
385typedef DECLCALLBACK(int) FN_DIS_READBYTES(RTUINTPTR pSrc, uint8_t *pDest, uint32_t size, void *pvUserdata);
386typedef FN_DIS_READBYTES *PFN_DIS_READBYTES;
387
388/* forward decl */
389struct _DISCPUSTATE;
390/** Pointer to the disassembler CPU state. */
391typedef struct _DISCPUSTATE *PDISCPUSTATE;
392
393/** Parser callback.
394 * @remark no DECLCALLBACK() here because it's considered to be internal (really, I'm too lazy to update all the functions). */
395typedef unsigned FNDISPARSE(RTUINTPTR pu8CodeBlock, PCOPCODE pOp, POP_PARAMETER pParam, PDISCPUSTATE pCpu);
396typedef FNDISPARSE *PFNDISPARSE;
397
398typedef struct _DISCPUSTATE
399{
400 /* Global setting */
401 DISCPUMODE mode;
402
403 /* Per instruction prefix settings */
404 uint32_t prefix;
405 /** segment prefix value. */
406 uint32_t prefix_seg;
407 /** rex prefix value (64 bits only */
408 uint32_t prefix_rex;
409 /** addressing mode (16 or 32 bits). (CPUMODE_*) */
410 DISCPUMODE addrmode;
411 /** operand mode (16 or 32 bits). (CPUMODE_*) */
412 DISCPUMODE opmode;
413
414 OP_PARAMETER param1;
415 OP_PARAMETER param2;
416 OP_PARAMETER param3;
417
418 /** ModRM fields. */
419 union
420 {
421 /* Bitfield view */
422 struct
423 {
424 unsigned Rm : 4;
425 unsigned Reg : 4;
426 unsigned Mod : 2;
427 } Bits;
428 /* unsigned view */
429 unsigned u;
430 } ModRM;
431
432 /** SIB fields. */
433 union
434 {
435 /* Bitfield view */
436 struct
437 {
438 unsigned Base : 4;
439 unsigned Index : 4;
440 unsigned Scale : 2;
441 } Bits;
442 /* unsigned view */
443 unsigned u;
444 } SIB;
445
446 int32_t disp;
447
448 /** First opcode byte of instruction. */
449 uint8_t opcode;
450 /** Last prefix byte (for SSE2 extension tables) */
451 uint8_t lastprefix;
452 RTUINTPTR opaddr;
453 uint32_t opsize;
454#ifndef DIS_CORE_ONLY
455 /** Opcode format string for current instruction. */
456 const char *pszOpcode;
457#endif
458
459 /** Internal: pointer to disassembly function table */
460 PFNDISPARSE *pfnDisasmFnTable;
461 /** Internal: instruction filter */
462 uint32_t uFilter;
463
464 /** Pointer to the current instruction. */
465 PCOPCODE pCurInstr;
466
467 void *apvUserData[3];
468
469 /** Optional read function */
470 PFN_DIS_READBYTES pfnReadBytes;
471#ifdef __L4ENV__
472 jmp_buf *pJumpBuffer;
473#endif /* __L4ENV__ */
474} DISCPUSTATE;
475
476/** Opcode. */
477#pragma pack(4)
478typedef struct _OPCODE
479{
480#ifndef DIS_CORE_ONLY
481 const char *pszOpcode;
482#endif
483 uint8_t idxParse1;
484 uint8_t idxParse2;
485 uint8_t idxParse3;
486 uint16_t opcode;
487 uint16_t param1;
488 uint16_t param2;
489 uint16_t param3;
490
491 unsigned optype;
492} OPCODE;
493#pragma pack()
494
495
496/**
497 * Disassembles a code block.
498 *
499 * @returns VBox error code
500 * @param pCpu Pointer to cpu structure which have DISCPUSTATE::mode
501 * set correctly.
502 * @param pvCodeBlock Pointer to the strunction to disassemble.
503 * @param cbMax Maximum number of bytes to disassemble.
504 * @param pcbSize Where to store the size of the instruction.
505 * NULL is allowed.
506 *
507 *
508 * @todo Define output callback.
509 * @todo Using signed integers as sizes is a bit odd. There are still
510 * some GCC warnings about mixing signed and unsigend integers.
511 * @todo Need to extend this interface to include a code address so we
512 * can dissassemble GC code. Perhaps a new function is better...
513 * @remark cbMax isn't respected as a boundry. DISInstr() will read beyond cbMax.
514 * This means *pcbSize >= cbMax sometimes.
515 */
516DISDECL(int) DISBlock(PDISCPUSTATE pCpu, RTUINTPTR pvCodeBlock, unsigned cbMax, unsigned *pSize);
517
518/**
519 * Disassembles one instruction
520 *
521 * @returns VBox error code
522 * @param pCpu Pointer to cpu structure which have DISCPUSTATE::mode
523 * set correctly.
524 * @param pu8Instruction Pointer to the instrunction to disassemble.
525 * @param u32EipOffset Offset to add to instruction address to get the real virtual address
526 * @param pcbSize Where to store the size of the instruction.
527 * NULL is allowed.
528 * @param pszOutput Storage for disassembled instruction
529 *
530 * @todo Define output callback.
531 */
532DISDECL(int) DISInstr(PDISCPUSTATE pCpu, RTUINTPTR pu8Instruction, unsigned u32EipOffset, unsigned *pcbSize, char *pszOutput);
533
534/**
535 * Disassembles one instruction
536 *
537 * @returns VBox error code
538 * @param pCpu Pointer to cpu structure which have DISCPUSTATE::mode
539 * set correctly.
540 * @param pu8Instruction Pointer to the strunction to disassemble.
541 * @param u32EipOffset Offset to add to instruction address to get the real virtual address
542 * @param pcbSize Where to store the size of the instruction.
543 * NULL is allowed.
544 * @param pszOutput Storage for disassembled instruction
545 * @param uFilter Instruction type filter
546 *
547 * @todo Define output callback.
548 */
549DISDECL(int) DISInstrEx(PDISCPUSTATE pCpu, RTUINTPTR pu8Instruction, uint32_t u32EipOffset, uint32_t *pcbSize,
550 char *pszOutput, unsigned uFilter);
551
552/**
553 * Parses one instruction.
554 * The result is found in pCpu.
555 *
556 * @returns VBox error code
557 * @param pCpu Pointer to cpu structure which has DISCPUSTATE::mode set correctly.
558 * @param InstructionAddr Pointer to the instruction to parse.
559 * @param pcbInstruction Where to store the size of the instruction.
560 * NULL is allowed.
561 */
562DISDECL(int) DISCoreOne(PDISCPUSTATE pCpu, RTUINTPTR InstructionAddr, unsigned *pcbInstruction);
563
564/**
565 * Parses one guest instruction.
566 * The result is found in pCpu and pcbInstruction.
567 *
568 * @returns VBox status code.
569 * @param InstructionAddr Address of the instruction to decode. What this means
570 * is left to the pfnReadBytes function.
571 * @param enmCpuMode The CPU mode. CPUMODE_32BIT, CPUMODE_16BIT, or CPUMODE_64BIT.
572 * @param pfnReadBytes Callback for reading instruction bytes.
573 * @param pvUser User argument for the instruction reader. (Ends up in apvUserData[0].)
574 * @param pCpu Pointer to cpu structure. Will be initialized.
575 * @param pcbInstruction Where to store the size of the instruction.
576 * NULL is allowed.
577 */
578DISDECL(int) DISCoreOneEx(RTUINTPTR InstructionAddr, DISCPUMODE enmCpuMode, PFN_DIS_READBYTES pfnReadBytes, void *pvUser,
579 PDISCPUSTATE pCpu, unsigned *pcbInstruction);
580
581DISDECL(int) DISGetParamSize(PDISCPUSTATE pCpu, POP_PARAMETER pParam);
582DISDECL(int) DISDetectSegReg(PDISCPUSTATE pCpu, POP_PARAMETER pParam);
583DISDECL(uint8_t) DISQuerySegPrefixByte(PDISCPUSTATE pCpu);
584
585/**
586 * Returns the value of the parameter in pParam
587 *
588 * @returns VBox error code
589 * @param pCtx Exception structure pointer
590 * @param pCpu Pointer to cpu structure which have DISCPUSTATE::mode
591 * set correctly.
592 * @param pParam Pointer to the parameter to parse
593 * @param pParamVal Pointer to parameter value (OUT)
594 * @param parmtype Parameter type
595 *
596 * @note Currently doesn't handle FPU/XMM/MMX/3DNow! parameters correctly!!
597 *
598 */
599DISDECL(int) DISQueryParamVal(PCPUMCTXCORE pCtx, PDISCPUSTATE pCpu, POP_PARAMETER pParam, POP_PARAMVAL pParamVal, PARAM_TYPE parmtype);
600DISDECL(int) DISQueryParamRegPtr(PCPUMCTXCORE pCtx, PDISCPUSTATE pCpu, POP_PARAMETER pParam, void **ppReg, size_t *pcbSize);
601
602DISDECL(int) DISFetchReg8(PCPUMCTXCORE pCtx, unsigned reg8, uint8_t *pVal);
603DISDECL(int) DISFetchReg16(PCPUMCTXCORE pCtx, unsigned reg16, uint16_t *pVal);
604DISDECL(int) DISFetchReg32(PCPUMCTXCORE pCtx, unsigned reg32, uint32_t *pVal);
605DISDECL(int) DISFetchReg64(PCPUMCTXCORE pCtx, unsigned reg64, uint64_t *pVal);
606DISDECL(int) DISFetchRegSeg(PCPUMCTXCORE pCtx, unsigned sel, RTSEL *pVal);
607DISDECL(int) DISFetchRegSegEx(PCPUMCTXCORE pCtx, unsigned sel, RTSEL *pVal, PCPUMSELREGHID *ppSelHidReg);
608DISDECL(int) DISWriteReg8(PCPUMCTXCORE pRegFrame, unsigned reg8, uint8_t val8);
609DISDECL(int) DISWriteReg16(PCPUMCTXCORE pRegFrame, unsigned reg32, uint16_t val16);
610DISDECL(int) DISWriteReg32(PCPUMCTXCORE pRegFrame, unsigned reg32, uint32_t val32);
611DISDECL(int) DISWriteReg64(PCPUMCTXCORE pRegFrame, unsigned reg64, uint64_t val64);
612DISDECL(int) DISWriteRegSeg(PCPUMCTXCORE pCtx, unsigned sel, RTSEL val);
613DISDECL(int) DISPtrReg8(PCPUMCTXCORE pCtx, unsigned reg8, uint8_t **ppReg);
614DISDECL(int) DISPtrReg16(PCPUMCTXCORE pCtx, unsigned reg16, uint16_t **ppReg);
615DISDECL(int) DISPtrReg32(PCPUMCTXCORE pCtx, unsigned reg32, uint32_t **ppReg);
616DISDECL(int) DISPtrReg64(PCPUMCTXCORE pCtx, unsigned reg64, uint64_t **ppReg);
617
618__END_DECLS
619
620#endif
621
Note: See TracBrowser for help on using the repository browser.

© 2024 Oracle Support Privacy / Do Not Sell My Info Terms of Use Trademark Policy Automated Access Etiquette